

# ARC® GCC GNU Compiler Collection

# **Getting Started**

#### **ARC® GCC Getting Started**

#### **Virage Logic Corporation**

47100 Bayside Parkway Fremont, California 94538, USA Tel: +1-510-360-8000

Toll-free: 877-360-6690 www.viragelogic.com

#### **Confidential and Proprietary Information**

© 2010 Virage Logic Corporation. All rights reserved.

#### Notice

This document, material and/or software contains confidential and proprietary information of Virage Logic Corporation and is protected by copyright, trade secret, and other state, federal, and international laws, and may be embodied in patents issued or pending. Its receipt or possession does not convey any rights to use, reproduce, disclose its contents, or to manufacture, or sell anything it may describe. Reverse engineering is prohibited, and reproduction, disclosure, or use without specific written authorization of Virage Logic Corporation is strictly forbidden. Virage Logic and the Virage Logic logotype, ARC and ARC logotype, Sonic Focus and Sonic Focus logotype registered trademarks of Virage Logic Corporation.

The product described in this manual is licensed, not sold, and may be used only in accordance with the terms of a License Agreement applicable to it. Use without a License Agreement, in violation of the License Agreement, or without paying the license fee is unlawful.

Every effort is made to make this manual as accurate as possible. However, Virage Logic Corporation shall have no liability or responsibility to any person or entity with respect to any liability, loss, or damage caused or alleged to be caused directly or indirectly by this manual, including but not limited to any interruption of service, loss of business or anticipated profits, and all direct, indirect, and consequential damages resulting from the use of this manual. Virage Logic Corporation's entire warranty and liability in respect of use of the product are set forth in the License Agreement.

Virage Logic Corporation reserves the right to change the specifications and characteristics of the product described in this manual, from time to time, without notice to users. For current information on changes to the product, users should read the "readme" and/or "release notes" that are contained in the distribution media. Use of the product is subject to the warranty provisions contained in the License Agreement.

Licensee acknowledges that Virage Logic Corporation is the owner of all Intellectual Property rights in such documents and will ensure that an appropriate notice to that effect appears on all documents used by Licensee incorporating all or portions of this Documentation.

The manual may only be disclosed by Licensee as set forth below.

- Manuals marked "Virage Logic Confidential & Proprietary" may be provided to Licensee's subcontractors under NDA. The
  manual may not be provided to any other third parties, including manufacturers. Examples--source code software,
  programmer guide, documentation.
- Manuals marked "Virage Logic Confidential" may be provided to subcontractors or manufacturers for use in Licensed Products. Examples--product presentations, masks, non-RTL or non-source format.
- Manuals marked "Publicly Available" may be incorporated into Licensee's documentation with appropriate Virage Logic permission. Examples--presentations and documentation that do not embody confidential or proprietary information.

The ARCompact instruction set architecture processor and the ARChitect configuration tool are covered by one or more of the following U.S. and international patents: U.S. Patent Nos. 6,178,547, 6,560,754, 6,718,504 and 6,848,074; Taiwan Patent Nos. 155749, 169646, and 176853; and Chinese Patent Nos. ZL 00808459.9 and 00808460.2. U.S., and international patents pending.

Adherence to published standards may require a license to third party patents, including but not limited to standards of the IEEE, MPEG, ATM Forum, the ITU, or the Frame Relay Forum, or those patents which may be considered essential for Licensee products, including but not limited to audio codecs to comply with standards related to audio, video, security, or voice. Licensee is responsible for obtaining the necessary licenses and payment of applicable license fees and royalties including any which may be required as detailed at http://www.m4if.org/patents. Any such fees or royalties are the sole responsibility of Licensee. Certain video or audio products may also require a separate license from Dolby Laboratories, Microsoft Corporation or other similar organizations which Licensee agrees to obtain.

#### U.S. Government Restricted Rights Legend

Use, duplication or disclosure by the U.S. Government is subject to restrictions as set forth in FAR 52.227.19(c)(2) or subparagraph (c)(1)(ii) of the Rights in Technical Data and Computer Software clause at DFARS 252.227-7013 and/or in similar or successor clauses in the FAR, or the DOD or NASA FAR Supplement.

CONTRACTOR/MANUFACTURER IS Virage Logic Corporation, 47100 Bayside Parkway, Fremont, CA 94538, USA.

#### **Trademark Acknowledgments**

All trademarks and registered trademarks are the property of Virage Logic Corporation or their respective owners and are protected herein. © 2010 Virage Logic Corp. All rights reserved.

5975-004 March 2010

# **Contents**

| Chapter 1 — Overview Installation Tutorial                                                                                                        | <b>4</b><br>4<br>5          |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Chapter 2 — Documentation Installation Instructions Online Documentation                                                                          | <b>6</b> 6 6                |
| Chapter 3 — ARC-Specific Features of GCC  Command Line options for ARC  GCC Command-Line Options for ARC                                          | <b>7</b><br>7               |
| Assembler Command-Line options for ARC                                                                                                            | 8                           |
| Assembler Directives Supported for ARC                                                                                                            | 9                           |
| Linker command line options for ARC                                                                                                               | 10                          |
| GNU Runtime environment Data Storage Types                                                                                                        | 11<br>11                    |
| Register usage                                                                                                                                    | 12                          |
| Stack Structure                                                                                                                                   | 12                          |
| Prologue and Epilogue                                                                                                                             | 12                          |
| Parameter Passing                                                                                                                                 | 13                          |
| Return Value                                                                                                                                      | 13                          |
| Position Independent Code                                                                                                                         | 13                          |
| Compiler built-ins and attributes Generic built-ins                                                                                               | 14<br>14                    |
| SIMD Built-ins                                                                                                                                    | 16                          |
| Attributes                                                                                                                                        | 22                          |
| Chapter 4 — Using Inline Assembly                                                                                                                 | 23                          |
| Chapter 5 — Specifying ARC Extensions                                                                                                             | 24                          |
| Chapter 6 — Linker Scripts and Variables  Defining the Symbols  Referencing Linker-Defined Symbols  Symbols Defined by the Default Linker Scripts | <b>27</b><br>27<br>27<br>28 |

# Chapter 1 — Overview

The ARC® GNU toolchain is a complete compiler toolchain for ARC 600 and ARC 700 processors.

The following sections provide further details on building and using the toolchain:

- The Installation section outlines the build and installation requirements.
- The <u>Tutorial</u> section outlines how to compile and execute a simple HelloWorld application.

# Installation

The ARC GCC toolchain is delivered in a source package, so that you can build on your specific host platform (Linux or Cygwin<sup>TM</sup> for Windows)

To build the ARC GCC toolchain from source, the following are required.

- A native GCC for the Host Operating system version 3.4 or above (for example, GCC x86 for Linux)
- Make version 3.80 or greater
- Texinfo version 3.8
- bison version 1.875 or greater
- byacc
- Building Insight (the Graphical Interface of GDB) requires following additional packages.
- qt (or qt-devel)
- libtermcap/termcap (or libtermcap-devel)
- ncurses (or libtermcap-devel)

A set of shell scripts is provided to automate the build process from source. To build the ARC GCC toolchain (ELF32 version) you can use the script build\_elf32.sh as follows:

```
# cd $UNZIP_LOC
# ./build_elf32.sh $INSTALL_DIR
```

Where \$INSTALL DIR is the directory where toolkit is to be installed.

You can also use the script build\_uclibc.sh to build the ARC GCC toolchain (UCLIBC version) as follows:

```
# cd $UNZIP_LOC
# ./build_uclibc.sh $INSTALL_DIR $LINUX_DIR
```

#### Where

• \$INSTALL DIR is the directory where toolkit will be installed.

Overview Tutorial

• \$LINUX DIR is the root directory of ARC Linux sources.

#### **Important Notes**

• ARC Linux sources are not the part of compiler distribution. You must obtain the ARC Linux distribution separately (available from ARC).

• ARC Linux sources in this directory must be built with ELF32 version of ARC GCC toolkit. Otherwise, error messages about missing files occur.

When the build is complete you may like to add toolkit path, that is, \$INSTALL\_DIR/bin to environment variable \$PATH.

# **Tutorial**

After installing the ARC GCC toolkit (or building from source), try compiling and executing hello.c with the ARC GCC toolkit (ELF32 version) as explained below.

#### Example 1 Listing of hello.c

```
#include <stdio.h>
int main()
{
    printf("Hello World \n");
    return 1;
}
```

Invoke the compiler to compile hello.c for ARC 700 (-mA7) with debug information (-g).

```
# arc-elf32-gcc -mA7 -g hello.c -o hello.out
```

The output file named hello.out is created.

Now try executing/debugging hello.out with simulator as follows

```
# arc-elf32-insight hello.out
```

Insight begins by showing hello.c file.

1. Select Run -> Connect to target.

A dialog box opens showing target connections.

- 2. Select Simulator as the target and click OK.
- 3. Place a breakpoint anywhere in main() and run.

You have now compiled and debugged a simple application for ARC 700 using the simulator.

# **Chapter 2** — **Documentation**

The following ARC documents are provided:

- ARC GCC Release Notes: Containing a summary of the release, and changes since the last release.
- ARC GDB-Insight Getting Started: Containing the ARC GNU Debugger with the Insight GUI.

The following online information is available:

- Installation Instructions
- Online Documentation

# **Installation Instructions**

Particular installation instructions for the toolchain and any third party tools are contained in the readme file provided with the installation.

# **Online Documentation**

The ARC GCC toolchain is supplied with built-in on-line documentation (info pages) that is visible after the toolchain is installed.

In addition, PDF documentation is located in \$UNZIP\_DIR/docs. The starting point is contents.pdf.

# Chapter 3 — ARC-Specific Features of GCC

This section describes features which are specific to the ARC GCC toolchain.

- Command Line options for ARC
- GNU Run-Time Environment

# **Command Line options for ARC**

This section details the command line options specific to the ARC GCC toolchain.

- GCC Command-Line Options for ARC
- Assembler Command-Line options for ARC
- Assembler Directives Supported for ARC
- <u>Linker command line options for ARC</u>

## GCC Command-Line Options for ARC

The following options are defined for ARC implementations:

**-EL** Compile code for little-endian mode. This is the default.

-mlittle-endian

**-EB** Compile code for big-endian mode.

-mbig-endian

**-mA6** Generate ARCompact 32-bit code for ARC 600 processor.

-mARC600

-mA7 Generate ARCompact 32-bit code for ARC 700 processor.

-mARC700 This is the default for arc-linux-uclibe-gcc.

**-mmixed-code** Generate ARCompact 16-bit instructions intermixed with 32-bit instructions

for the ARC 600 and ARC 700 processors. With this option, 16-bit instructions

are generated wherever possible.

**-mvolatile-cache** Allow caching of volatile references.

-mno-volatile-

Do not cache volatile references.

cache

-mno-cond-exec Do not generate predicated instructions for conditional execution in

final\_prescan\_insn. The target-independent passes that can generate

conditional execution are not affected by this option.

**-mnorm** Allow generation of **norm** instruction through the use of builtins. For ARC

700, the **-mnorm** option is turned on by default.

-mswap Allow generation of swap instruction through the use of builtins. For ARC

700, the **-mswap** option is turned on by default.

-mmul64 Allow generation of mul64 and mulu64 instructions, through the use of

builtins. Not available for ARC 700.

-mno-mpy Disallow generation of ARC 700 multiplier instructions by the compiler. The

ARC 700 multiplier instructions are enabled by default.

-mEA Generate extended arithmetic instructions. Presently, only the generation of

divaw with the help of compiler builtins is supported.

-msoft-float Instruct the compiler to use software emulation for floating point operations.

This is the default.

-mlong-calls Generate all function calls as register indirect. By default, the compiler

generates **bl** <<s25 offset>> instructions for function calls. This restricts the range of target addresses for a function call to a signed 25-bit offset, unless mno-cond-exec' is in effect, function calls may be conditionalized, reducing s25 offsets to s21 offsets. To call functions placed at a higher offset, a register indirect jump-and-link instruction needs to be used. This switch instructs the compiler to call functions with a register-indirect and thus enables calling functions within the entire 32-bit address space. This flag can be overridden

with the short call function attribute.

-mno-brcc Do not generate BRcc instructions for ARC700 target. The default behavior is

to generate BRcc instructions with -mA7/-mARC7000 switch.

-mno-sdata Do not generate code using the small-data sections. For ARCompact targets,

> the compiler allocates space for externally visible global variables in the smalldata sections and generates GP register based loads/stores to access them.

-mno-millicode Do not generate millicode for saving/restoring registers in functions

prologue/epilogue. This flag is required only with -Os switch. For other

optimization levels millicode thunk generation is disabled by default.

-mdynamic Link with dynamic libraries, if these are available (only for the ARC-LINUX-

UCLIBC build of the toolchain)

-mspfp Generate single-precision FPX instructions. The instruction scheduling is

done assuming latencies for the compact build of the FPX SPFP extensions. -mspfp compact

-mspfp fast Generate single-precision FPX instructions. The instruction scheduling is done

assuming latencies for the fast build of the FPX SPFP extensions.

-mdpfp Generate double-precision FPX instructions. The instruction scheduling is

done assuming latencies for the compact build of the FPX DPFP extensions. -mdpfp compact

Generate double-precision FPX instructions. The instruction scheduling is done assuming latencies for the Fast build of the FPX DPFP extensions.

-msimd Allow generation of vector instructions, through the use of SIMD builtins

provided by the compiler.

## **Assembler Command-Line options for ARC**

The following options are available when GNU assembler as is configured for an ARC processor. For more information on GNU assembler, refer to the GNU GCC toolkit documentation.

-mspfp fast

| Explicitly select a variant of the ARC architecture. By default, as assumes -mA7 and enables the ARC 700 instruction set                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Any ARC configuration of <b>as</b> can select big-endian or little-endian output at run time (unlike most other GNU development tools, which must be configured for one or the other). Use <b>-EB</b> to select big-endian output and <b>-EL</b> for little endian. |
| Disable support for the ARC 700 extension multiplier instructions. Not valid for processor cores prior to ARC 700.                                                                                                                                                  |
| Enable support for the <b>mul64</b> and <b>mulu64</b> instructions and the auxiliary registers used by them.                                                                                                                                                        |
| Enable support for the normalize extension instruction.                                                                                                                                                                                                             |
| Enable support for the <b>swap</b> extension instruction.                                                                                                                                                                                                           |
| Enables support for the extended-arithmetic extension instructions, registers, and condition codes.                                                                                                                                                                 |
| Enable support for single-precision FPX instructions.                                                                                                                                                                                                               |
| Enable support for double-precision FPX instructions.                                                                                                                                                                                                               |
| Enable support for SIMD extension instructions.                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                     |

## **Assembler Directives Supported for ARC**

The following directives are supported by the GNU assembler for ARC processors:

- % A register name can optionally be prefixed by a % character. So register %r0 is equivalent to r0 in the assembly code.
- @ Prefixing an operand with an @ specifies the operand to be a symbol and not a register. This is how the assembler disambiguates the use of an ARC register name as a symbol. So the instruction **mov** r0, @r0 moves the address of symbol r0 into register r0.

The following additional assembler directives have been added for Position Independent Code. These directives are available only with the ARC700 processor. These directives generate relocation entries which are interpreted by he linker in the manner described below.



An alias for GOT Base. These can be used only with @gotpc modifiers.

## **Linker command line options for ARC**

The GNU linker for the ARC processors supports the following command line switches:

**-marcelf** Used for all binaries on ARC600 and standalone binaries on ARC700

(arc-elf32-ld).

**-marcelf-prof** Like **-marcelf**, but preserve special sections used for profiling.

**-marclinux** Used for Linux binaries on ARC 700. This allows linking with shared

libraries. Thus for any program to link shared libraries with the ARC700 options, the -marclinux switch will have to be provided to the linker. This is the default for the ARC-LINUX-UCLIBC build of

the tools (arc-linux-uclibe-ld).

**-marclinux-prof** Like **-marclinux**, but preserve special sections used for profiling.

# **GNU Run-Time Environment**

This section covers the details of the runtime environment followed by GCC for the ARC 600 and ARC 700 processors

The following topics are covered:

- Data Storage Types
- Register usage
- Stack Structure
- Prologue and Epilogue
- Parameter Passing
- Return Value
- Position Independent Code

# **Data Storage Types**

The table below lists the data types, their sizes and range in the ARCtangent runtime environment.

| Туре               | Size (bytes) | Alignment (bytes) | Range                                  |
|--------------------|--------------|-------------------|----------------------------------------|
| char               | 1            | 1                 | 0 to 255                               |
| signed char        | 1            | 1                 | -128 to 127                            |
| short              | 2            | 2                 | -32,768 to 32,767                      |
| unsigned short     | 2            | 2                 | 0 to 65,535                            |
| int                | 4            | 4                 | $-2^{31}$ to $2^{31}$ -1               |
| unsigned int       | 4            | 4                 | 0 to $2^{32}$ -1                       |
| long               | 4            | 4                 | $-2^{31}$ to $2^{31}$ -1               |
| unsigned long      | 4            | 4                 | 0 to $2^{32}$ -1                       |
| long long          | 8            | 4                 | $-2^{63}$ to $2^{63}$ -1               |
| unsigned long long | 8            | 4                 | 0 to 2 <sup>64</sup> -1                |
| float              | 4            | 4                 | $\pm (2^{-149} \text{ to } 2^{127})$   |
| double             | 8            | 4                 | $\pm (2^{-1074} \text{ to } 2^{1023})$ |
| long double        | 8            | 4                 | $\pm (2^{-1074} \text{ to } 2^{1023})$ |

## Register usage

GCC for ARC follows the register usage conventions specified by the ABI (as given in the table below).

| Function                           | Registers    |  |  |  |
|------------------------------------|--------------|--|--|--|
| Result                             | R0-R1        |  |  |  |
| Arguments                          | R0-R7        |  |  |  |
| Caller Saved Registers             | R0-R12       |  |  |  |
| Callee Saved Registers             | R13-R25      |  |  |  |
| Static chain pointer (if required) | R11          |  |  |  |
| 1 /                                | D12          |  |  |  |
| Register for temp calculation      | R12          |  |  |  |
| Global Pointer                     | R26 (GP)     |  |  |  |
| Frame Pointer                      | R27 (FP)     |  |  |  |
| Stack Pointer                      | R28 (SP)     |  |  |  |
| Interrupt Link Register 1          | R29 (ILINK1) |  |  |  |
| Interrupt Link Register 2          | R30 (ILINK2) |  |  |  |
| Branch Link Register               | R31 (BLINK)  |  |  |  |

## Stack Structure

The ARCtangent runtime environment uses a grow-down stack that contains return register, non-volatile registers, frame pointer, local variables, and a routine's parameter information.

## **Prologue and Epilogue**

The called routine is responsible for allocating its own stack frame, making sure to preserve 4-byte alignment on the stack. This action is accomplished by a section of code called the prologue, which the compiler places before the body of the routine. After the body of the routine, the compiler generates an epilogue to restore the registers saved in the prologue code, previous stack frame and to return to the caller.

The compiler-generated prologue code does the following:

- Allocates space for register arguments in case of variadic function (functions with variable argument lists).
- Saves the return address register (BLINK)
- Saves required non-volatile general-purpose registers into the register save area
- Saves the caller's frame pointer (FP), if required, and sets the new frame pointer to this location

- Decrements the stack pointer (SP) to account for the new stack frame At the end of the function, the compiler-generated epilogue does the following:
- Restores the stack pointer (SP) to the beginning of the saved register area
- Restores all non-volatile registers that were saved in the register area
- Restores caller's frame pointer register (FP), if required
- Restores the return address register (BLINK)
- Restores caller's stack pointer register (SP)
- Returns to caller through the address stored in the blink register.

NOTE The return address save/restore is elided for leaf functions

## **Parameter Passing**

Parameters are passed by pushing them onto the stack. The first 8 words (32 bytes) of arguments are loaded into registers r0 to r7. The remaining arguments are passed by storing them into the stack immediately above the stack pointer register (sp).

## **Return Value**

- In the ARCtangent runtime environment, function values are returned in register r0
- A doubleword result (double or long double) is returned in registers r0 to r1
- Structures that can be contained in a single 4-byte register are returned in r0
- All other structures are returned by storing them at an address passed to the function as a hidden first argument
- Sixty-four-bit integers (long long) are returned in registers r0 to r1

# **Position Independent Code**

A different linker emulation mode for ARC700 with Linux for shared libraries is used (-marclinux)

```
[__GLOBAL_OFFSET_TABLE__ ]

contains the address of the dynamic table.

[__GLOBAL_OFFSET_TABLE__ + 4 ]

contains the module information filled in by the dynamic linker.
```

[ GLOBAL OFFSET TABLE +8]

contains the address of the runtime symbol resolver filled in by the dynamic linker at load time.

The PLT0 Entry has been defined as follows.

• Absolute PLT0

```
Id %r11, [_GLOBAL_OFFSET_TABLE__+4]
Id %r10, [_GLOBAL_OFFSET_TABLE__+8]
j [%r10]
__GLOBAL_OFFSET_TABLE__
Position Independent PLT0
Id %r11, [pcl,__GLOBAL_OFFSET_TABLE__@gotpc + 4]
Id %r10, [pcl,__GLOBAL_OFFSET_TABLE__@gotpc + 8]
j [%r10]
__GLOBAL_OFFSET_TABLE__
The PLTn Entry has been defined as follows.
Id %r12, [pcl, func@gotpc]
j_s.d [%r12]
mov s %r12, %pc
```

• DT\_PLTGOT points to the first entry of the PLT table.

For ease of the dynamic linker to find the GOT base for every module the last entry in PLT0 has been fixed as to contain the GOT base address.

For more info on the dynamic linking aspects please refer to the System V ABI extension v 2.0.

# **Compiler Builtins and Attributes**

This section details the language extensions supported for gaining low-level access to the ARC processors:

- Generic built-ins
- SIMD Built-ins
- Attributes

## Generic built-ins

The GNU compiler for ARC processors supports the following built-in functions. The compiler recognizes these as language extensions. The intrinsics can be used in C code to generate the corresponding assembly instructions, as illustrated below:

# void \_\_builtin\_arc\_nop (void) Usage: \_\_builtin\_arc\_nop (); Instruction generated: nop

```
int __builtin_arc_norm (int)
   Usage:
                              dest = builtin arc norm (src);
   Instruction generated:
                              norm dest, src
short int __builtin_arc_normw (short int)
                              dest = builtin arc normw (src);
   Usage:
   Instruction generated:
                             normw dest, src
int __builtin_arc_swap (int)
   Usage:
                              dest = builtin arc swap (src);
   Instruction generated:
                             swap dest, src
void builtin_arc_mul64 (int, int)
                              builtin arc mul64 (a, b);
   Usage:
   Instruction generated:
                             mul64 a, b
   This builtin is not available for ARC700.
void __builtin_arc_mulu64 (unsigned int, unsigned int)
   Usage:
                               builtin arc mulu64 (a, b);
   Instruction generated:
                             mulu64 a, b
   This builtin is not available for ARC700.
int __builtin_arc_divaw (int, int)
   Usage:
                              dest = builtin arc divaw (src1, src2);
   Instruction generated:
                              divaw dest, src1, src2
void __builtin_arc_brk (void)
   Usage:
                              builtin arc brk ();
   Instruction generated:
                              brk
void builtin arc flag (unsigned int)
   Usage:
                              builtin arc flag (a);
   Instruction generated:
                              flag a
void builtin arc sleep (int)
   Usage:
                              builtin arc sleep (a);
   Instruction generated:
                             sleep a
void builtin arc swi (void)
   Usage:
                               builtin arc swi ();
   Instruction generated:
                              swi
unsigned int builtin arc core read (unsigned int)
                              dest = builtin arc core read (a)
   Usage:
   Instruction generated:
                             mov dest, r<<a>>>
   Here, the operand is treated as the register number to be read. The argument 'a' should be a
   compile time constant.
```

## void \_\_builtin\_arc\_core\_write (unsigned int, unsigned int)

Usage: \_\_builtin\_arc\_core\_write (a, b)

Instruction generated: mov r << b>>, a

Here, the first operand is treated as the register number to be written. The second argument should be a compile time constant.

## unsigned int \_\_builtin\_arc\_Ir (unsigned int)

Usage:  $dest = \_builtin\_arc\_lr(a)$ 

Instruction generated: lr dest, [a]

Here, the operand is treated as the auxiliary register address to be read. The argument should be a compile time constant.

## void \_\_builtin\_arc\_sr (unsigned int, unsigned int)

Usage: \_\_builtin\_arc\_sr (a, b)

Instruction generated: sr a, [b]

Here, the first operand is treated as the auxiliary register address to be written. The argument 'b' should be a compile time constant.

NOTE

If an intrinsic is not supported for a particular processor version, the call to the builtin is treated as a normal function call.

NOTE

Out of the above set of builtins, the instructions generated by the following are not considered as candidates for scheduling, i.e. they are not moved around by the compiler during scheduling, and thus can be trusted to appear where they are put in the C code:

```
__builtin_arc_brk
__builtin_arc_flag
__builtin_arc_sleep
__builtin_arc_swi
__builtin_arc_core_read
__builtin_arc_core_write
__builtin_arc_lr
```

## - \_\_builtin\_arc\_sr

## **SIMD Built-ins**

SIMD builtins provided by the compiler can be used to generate the vector instructions. This section describes the available builtins and how to use them in programs.

With the -msimd switch passed, the compiler provides 128-bit vector types, which can be specified using the vector\_size attribute. The header file <arc-simd.h> can be included to use the following predefined types.

```
typedef int __v4si __attribute__((vector_size(16)));
typedef short __v8hi __attribute__((vector_size(16)));
```

These types can be used to define 128-bit variables. The built-in operations listed in the following section can be used on these variables to generate the vector operations.

A list of the SIMD built-ins grouped by their signatures follows:

NOTE

For all built-ins \_\_builtin\_arc\_<someinsn>, the header file arc-simd.h also provides equivalent macros called \_<someinsn> which can be used for programming ease and improved readability. Also provided are the following macros for DMA control

```
#define _setup_dma_in_channel_reg _vdiwr
#define _setup_dma_out_channel_reg _vdowr
```

a) Return type : \_\_v8hi First argument : \_\_v8hi Second argument : \_v8hi

```
_builtin_arc_vaddaw (__v8hi, __v8hi)
__v8hi
_v8hi _
        builtin_arc_vaddw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vavb (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vavrb (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vdifaw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vdifw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vmaxaw (__v8hi, __v8hi)
_v8hi
        _builtin_arc_vmaxw (__v8hi, __v8hi)
_v8hi
        _builtin_arc_vminaw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vminw (__v8hi, __v8hi)
        builtin_arc_vmulaw (__v8hi, __v8hi)
_v8hi _
_v8hi _
        _builtin_arc_vmulfaw (__v8hi, __v8hi)
        builtin_arc_vmulfw (__v8hi, __v8hi)
_v8hi _
_v8hi _
        builtin_arc_vmulw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vsubaw (__v8hi, __v8hi)
v8hi
        _builtin_arc_vsubw (__v8hi, __v8hi)
        builtin_arc_vsummw (__v8hi, __v8hi)
v8hi
        builtin arc vand ( v8hi. v8hi)
v8hi
_v8hi
        _builtin_arc_vandaw (__v8hi, __v8hi)
        _builtin_arc_vbic (__v8hi, __v8hi)
_v8hi _
_v8hi _
        builtin_arc_vbicaw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vor (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vxor (__v8hi, __v8hi)
        builtin_arc_vxoraw (__v8hi, __v8hi)
_v8hi _
_v8hi _
        _builtin_arc_veqw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vlew (__v8hi, __v8hi)
v8hi
        _builtin_arc_vltw (__v8hi, __v8hi)
v8hi
        _builtin_arc_vnew (__v8hi, __v8hi)
        builtin_arc_vmr1aw (__v8hi, __v8hi)
v8hi
        _builtin_arc_vmr1w (__v8hi, __v8hi)
v8hi
v8hi
        _builtin_arc_vmr2aw (__v8hi, __v8hi)
_v8hi
        _builtin_arc_vmr2w (__v8hi, __v8hi)
_v8hi __
        _builtin_arc_vmr3aw (__v8hi, __v8hi)
_v8hi __
        _builtin_arc_vmr3w (__v8hi, __v8hi)
_v8hi __
        _builtin_arc_vmr4aw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vmr4w (__v8hi, __v8hi)
        _builtin_arc_vmr5aw (__v8hi, __v8hi)
_v8hi __
_v8hi __
        _builtin_arc_vmr5w (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vmr6aw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vmr6w (__v8hi, __v8hi)
        _builtin_arc_vmr7aw (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vmr7w (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vmrb (__v8hi, __v8hi)
_v8hi _
        _builtin_arc_vh264f (__v8hi, __v8hi)
_v8hi _
_v8hi __
        _builtin_arc_vh264ft (__v8hi, __v8hi)
```

```
__v8hi __builtin_arc_vvc1f (__v8hi, __v8hi)
__v8hi __builtin_arc_vvc1ft (__v8hi, __v8hi)
b) Return type
                   : __v8hi
                    : _ v8hi
  First argument
  Second argument: int
__v8hi __builtin_arc_vbaddw (__v8hi, int)
__v8hi __builtin_arc_vbmaxw (__v8hi, int)
__v8hi __builtin_arc_vbminw (__v8hi, int)
__v8hi __builtin_arc_vbmulaw (__v8hi, int)
__v8hi __builtin_arc_vbmulfw (__v8hi, int)
 _v8hi __builtin_arc_vbmulw (__v8hi, int)
__v8hi __builtin_arc_vbrsubw (__v8hi, int)
__v8hi __builtin_arc_vbsubw (__v8hi, int)
c) Return type
                : v8hi
                   : v8hi
  First argument
  Second argument : const int
The second argument in these builtins has to be an unsigned 3-bit integer constant, as it
indicates the registers I0-I7:
__v8hi __builtin_arc_vasrw (__v8hi, const int)
__v8hi __builtin_arc_vsr8 (__v8hi, const int)
__v8hi __builtin_arc_vsr8aw (__v8hi, const int)
d) Return type
                    : v8hi
  First argument
                   : v8hi
  Second argument : const int
The second argument in these builtins has to be an unsigned 6-bit integer constant:
__v8hi __builtin_arc_vasrrwi (__v8hi, const int)
 _v8hi __builtin_arc_vasrsrwi (__v8hi, const int)
 _v8hi _builtin_arc_vasrwi (_v8hi, const int)
_v8hi _builtin_arc_vasrpwbi (_v8hi, const int)
 _v8hi __builtin_arc_vsr8awi (__v8hi, const int)
__v8hi __builtin_arc_vsr8i (__v8hi, const int)
e) Return type
                : v8hi
  First argument : v8hi
  Second argument : const int
```

The second argument in these builtins has to be an unsigned 8-bit integer constant:

```
__v8hi __builtin_arc_vmvaw (__v8hi, const int)
 _v8hi __builtin_arc_vmvw (__v8hi, const int)
 _v8hi __builtin_arc_vmvzw (__v8hi, const int)
__v8hi __builtin_arc_vd6tapf (__v8hi, const int)
f) Return type
                    : v8hi
  First argument
                    : int
  Second argument: const int
The second argument in these builtins has to be an unsigned 8-bit integer constant:
        _builtin_arc_vmovaw (int, const int)
__v8hi __
 _v8hi __builtin_arc_vmovw (int, const int)
__v8hi __builtin_arc_vmovzw (int, const int)
g) Return type
                    : v8hi
  First argument
                    : __v8hi
 _v8hi _
         _builtin_arc_vabsaw (__v8hi)
 _v8hi _
         _builtin_arc_vabsw (__v8hi)
 _v8hi __
         _builtin_arc_vaddsuw (__v8hi)
 _v8hi __builtin_arc_vsignw (__v8hi)
 _v8hi __builtin_arc_vexch1 (__v8hi)
 _v8hi __builtin_arc_vexch2 (__v8hi)
 _v8hi __builtin_arc_vexch4 (__v8hi)
 _v8hi __builtin_arc_vupbaw (__v8hi)
 _v8hi __builtin_arc_vupbw (__v8hi)
 _v8hi __builtin_arc_vupsbaw (__v8hi)
__v8hi __builtin_arc_vupsbw (__v8hi)
h) Return type
                    : void
   First argument
                    : int
   Second argument: int
void __builtin_arc_vdirun (int, int)
void __builtin_arc_vdorun (int, int)
i) Return type
                    : void
  First argument
                    : const int
  Second argument: int
```

The first argument in these built-ins has to be an unsigned 3-bit integer constant, as it indicates DR0-DR7 DMA channel setup registers. The file arc-simd.h also provides defines which can be used in place of the DMA register numbers to facilitate better code readability:

```
void __builtin_arc_vdiwr (const int, int)
void __builtin_arc_vdowr (const int, int)

j) Return type : void
   First argument : int

void __builtin_arc_vrec (int)
void __builtin_arc_vrun (int)
void __builtin_arc_vrecrun (int)
void __builtin_arc_vredrec (int)

k) Return type : __v8hi
   First argument : __v8hi
   Second argument : const int
```

The second argument in these built-ins has to be an unsigned 3-bit integer constant, as it indicates I0-I7 registers. The third argument has to be an unsigned 8-bit quantity. The file arc-simd.h also provides defines which can be used in place of the I0-I7 register numbers to facilitate better code readability:

```
__v8hi __builtin_arc_vld32wh (__v8hi, const int, const int)
__v8hi __builtin_arc_vld32wl (__v8hi, const int, const int)
__v8hi __builtin_arc_vld64 (__v8hi, const int, const int)
__v8hi __builtin_arc_vld32 (__v8hi, const int, const int)
```

NOTE

Although the equivalent hardware instructions do not take a SIMD register as an operand, these built-ins overwrite the relevant bits of the \_\_v8hi quantity provided as the first argument with the value loaded from [lb, u8] location in the SDM.

Return type : \_\_v8hiFirst argument : const intSecond argument : const int

Third argument

: const int

The first argument in these built-ins has to be an unsigned 3-bit integer constant, as it indicates I0-I7 registers.

The second argument has to be an unsigned 8-bit quantity. The file arc-simd.h also provides defines which can be used in place of the I0-I7 register numbers to facilitate better code readability:

```
__v8hi __builtin_arc_vld64w (const int, const int)
__v8hi __builtin_arc_vld128 (const int, const int)
```

m) Return type : void
First argument : \_\_v8hi
Second argument : const int
Third argument : const int

The second argument in these built-ins has to be an unsigned 3-bit integer constant, as it indicates I0-I7 registers. The third argument has to be an unsigned 8-bit quantity The file arcsimd.h also provides defines which can be used in place of the I0-I7 register numbers to facilitate better code readability:

```
void __builtin_arc_vst128 (__v8hi, const int, const int)
void __builtin_arc_vst64 (__v8hi, const int, const int)
```

n) Return type : void

First argument : \_\_v8hi

Second argument : const int

Third argument : const int

The second argument has to be an unsigned 3-bit quantity to identify the 16-bit sub-register to be stored.

The third argument in these built-ins has to be an unsigned 3-bit integer constant, as it indicates I0-I7 registers.

The fourth argument has to be an unsigned 8-bit quantity. The file arc-simd.h also provides defines which can be used in place of the I0-I7 register numbers to facilitate better code readability:

```
void __builtin_arc_vst16_n (__v8hi, const int, const int, const int)
void __builtin_arc_vst32_n (__v8hi, const int, const int, const int)
```

o) Return type : void

First argument : const int

The argument has to be an unsigned 6-bit quantity.

```
void __builtin_arc_vinti (const int)
```

## Example

```
/* Add corresponding 16-bit elements of two 128-bit vectors
    Broadcast multiply the result vector by the integer argument.
*/
#include <arc-simd.h>
    __v8hi vector_operand1;
    __v8hi vector_operand2;
    __v8hi vector_result;
int vec_func (int intarg)
{
    vector_result = _vaddw (vector_operand1, vector_operand2);
    vector_result = _vbmulw (vector_result, intarg);
}
```

#### **Attributes**

The following attributes for function names are supported in the ARC backend of GCC:

In the function marked with this attribute are always called using register-indirect jump-and-link instructions, thereby enabling the called function to be placed anywhere within the 32-bit address space.

short\_call This attribute indicates that the called function is close enough to be called with a bl <<s25 offset>> instruction, i.e. within a signed 25-bit offset from the call site.

These attributes override the **-mlongcalls** switch, and thus calls to functions declared with 'short\_call' attribute can use bl <<offset>> even if the **-mlongcalls** switch is passed (please refer to the example below).

**NOTE** Multiple function declarations need to have consistent attribute specification. A failure to do so is reported as an error.

Example of attribute usage:

```
extern void nearfunc() __attribute__((short_call));
extern void farfunc() __attribute__((long_call));
extern void nearfunc(); /* Error: Earlier declared as a short_call function */

void foo()
{
    nearfunc (); /* This can be called as 'bl nearfunc' */
    farfunc (); /* This will be called as 'mov reg, @farfunc jl [reg]' */
}
```

# **Chapter 4 — Using Inline Assembly**

The GNU C compiler allows the user to write assembly code fragments within C code. The user can thus insert handwritten assembly code at the required points.

The generic usage information for inline assembly can be found in sections 5.35-5.38 of the gcc info pages present in the info subdirectory inside the installation location. This section describes the ARC specific constraints that can be used in **asm** instructions.

The following constraint characters can be used, when writing extended inline assembly for ARC:

'q': For registers usable in 16bit ARCompact instructions

'r': Any of the General Purpose registers

'x': The register r0

'I': 12-bit signed integer constant for ARC600 and ARC700

'J' : Any integer constant

'K': 3-bit unsigned integer constant

'L': 6-bit unsigned integer constant

'M': 5-bit unsigned integer constant

'N': Constant integer 1 (one)

'0': 7-bit unsigned integer constant

'P': 8-bit unsigned integer constant

Example: To return the result of norm instruction for a 6-bit configurable immediate constant, the following code can be used:

```
#define NORM_IMM 3
int normalize (void)
{
   asm ("norm %0, %1":"=x" (retval) : /* output */ "L" (NORM_IMM) /* input */);
   return retval;
}
```

The code generated for this function body under optimization is:

```
norm r0, 3
```

The constraint "=x" for retval makes sure that return value register r0 is given to retval, and the constraint "L" for the constant ensures that the immediate passed to the norm instruction is a valid 6-bit unsigned constant integer.

| NOTE | The | norm      | instruction | can | also | be | generated | by | using | the | compiler | provided | builtin |
|------|-----|-----------|-------------|-----|------|----|-----------|----|-------|-----|----------|----------|---------|
|      | bu  | iltin_ard | c_norm.     |     |      |    |           |    |       |     |          |          |         |

# **Chapter 5 — Specifying ARC Extensions**

An extension to the base core can be specified to the assembler by using the extension directives. The directives available on ARC are explained below:

### .extAuxRegister NAME,ADDRESS,MODE

The ARC cores have extensible auxiliary register space. The auxiliary registers can be defined in the assembler source code by using this directive. The first parameter is the NAME of the new auxiliary register. The second parameter is the ADDRESS of the register in the auxiliary register memory map for the variant of the ARC. The third parameter specifies the MODE in which the register can be operated on and it can be one of:

- r (readonly)
- w (write only)
- r|w (read or write)

#### For example:

```
.extAuxRegister mulhi,0x12,w
```

This specifies an extension auxiliary register called \_mulhi\_ which is at address 0x12 in the memory space and which is only writable.

#### .extCondCode SUFFIX,VALUE

The condition codes on the ARC cores are extensible and can be specified by means of this assembler directive. They are specified by the suffix and the value for the condition code. They can be used to specify extra condition codes with any values. For example:

```
.extCondCode is_busy,0x14
add.is_busy r1,r2,r3
b.is_busy _main
```

#### .extCoreRegister NAME,REGNUM,MODE,SHORTCUT

Specifies an extension core register NAME for the application. This allows a register NAME with a valid *REGNUM* between 0 and 60, with the following as valid values for MODE

- r (readonly)
- w (write only)
- r|w (read or write)

The other parameter gives a description of the register having a *SHORTCUT* in the pipeline. The valid values are:

- can shortcut
- cannot shortcut

#### For example:

```
.extCoreRegister mlo,57,r,can_shortcut
```

This defines an extension core register mlo with the value 57 which can shortcut the pipeline.

#### .extInstruction NAME,OPCODE,SUBOPCODE,SUFFIXCLASS,SYNTAXCLASS

The ARC cores allows the user to specify extension instructions. The extension instructions are not macros. The assembler creates encodings for use of these instructions according to the specification by the user. The parameters are:

• NAME Name of the extension instruction. In case of the ARCompact, if the

instruction name Is suffixed with **s** it indicates a 16-bit extension instruction.

• *OPCODE* Opcode to be used. (Bits 27:31 in the encoding). Valid values are 0x10 to 0x1f

or 0x03. In case of the ARCompact; for the 32-bit extension instructions valid values range from 0x04 to 0x07 (inclusive), and for 16-bit instructions valid

values range from 0x08 to 0x0B (inclusive).

• SUBOPCODE Sub-opcode to be used. Valid values are from 0x090x3f. However the correct

value also depends on SYNTAXCLASS.

• SUFFIXCLASS Determines the kinds of suffixes to be allowed. This parameter indicates the

absence or presence of conditional suffixes and flag setting by the extension instruction. Valid values are *SUFFIX\_NONE*, *SUFFIX\_COND*, and *SUFFIX\_FLAG*. It is also possible to specify that an instruction sets the flags

and is conditional by using SUFFIX\_CODE | SUFFIX\_FLAG.

• SYNTAXCLASS Determines the syntax class for the instruction. It can have the following values:

SYNTAX NOP Two-operand instruction with no operands

SYNTAX 10P Two-operand instruction with one source operand

SYNTAX 2OP Two-operand instruction with one source operand and one

destination

SYNTAX 3OP Three-operand Instruction with two source operands and

one destination

The syntax class also permits modifiers as described below:

OP1 MUST BE IMM Modifies syntax class SYNTAX 3OP, specifying

that the first operand of a three-operand instruction must be an immediate (i.e., the result is discarded). *OP1\_MUST\_BE\_IMM* is used by bitwise **OR**ing it with *SYNTAX\_3OP* as given in the example below. This is usually used to set the flags using specific instructions and not retain

results.

OP1\_IMM\_IMPLIED Modifies syntax class SYNTAX\_20P, it specifies

that there is an implied immediate destination operand which does not appear in the syntax.

operand which does not appear in the syntax.

OP1\_DEST\_IGNORED Used with OP1\_MUST\_BE\_IMM and OP1\_IMM\_IMPLIED when the instruction

ignores the destination operand. It allows the assembler to choose a more efficient encoding of the instruction. GAS currently ignores this syntax

class modifier.

For example:

.extInstruction mul64,0x14,0x0,SUFFIX\_COND,SYNTAX\_30P | OP1\_MUST\_BE\_IMM

In this case, the first argument is an implied immediate (that is, the result is discarded). This is as if the source code were inst 0,r1,r2. You use *OP1\_IMM\_IMPLIED* by bitwise **OR**ing it with *SYNTAX 20P*. For example, defining 64-bit multiplier with immediate operands:

```
.extInstruction mul64,0x14,0x0,SUFFIX_COND | SUFFIX_FLAG ,
SYNTAX_30P|OP1_MUST_BE_IMM
```

The above specifies an extension instruction called **mul64** that has 3 operands, sets the flags, and can be used with a condition code, for which the first operand is an immediate (equivalent to discarding the result of the operation).

```
.extInstruction mul64,0x14,0x00,SUFFIX_COND, SYNTAX_20P | OP1_IMM_IMPLIED
```

This describes a Two-operand instruction with an implicit first-immediate operand. The result of this operation is discarded.

# Chapter 6 — Linker Scripts and Variables

The main purpose of the linker script is to describe how the sections in the input files should be mapped into the output file, and to control the memory layout of the output file. A linker script can also be used to instruct the linker to perform many other operations. The commands available for use in these scripts are documented in the **ld** info pages (**info ld**). This section provides an introduction to defining variables using linker scripts and using them in C and assembly code.

# **Defining the Symbols**

Symbol assignments can be written as commands in their own right, or as statements within a **SECTIONS** command, or as part of an output section description in a **SECTIONS** command. The following example shows the three different places that symbol assignments may be used:

```
floating_point = 0;
SECTIONS
{
    .text :
    {
        PROVIDE(__provided_sym=.);
        *(.text)
        _etext = .;
    }
    _bdata = (. + 3) & ~ 3;
    .data : { *(.data) }
}
```

In this example, the symbol floating\_point is defined as zero. The symbol \_etext is given the same address as the location following the last .text input section. The symbol \_bdata is defined as sharing its address with the location following the .text output section aligned upward to a four-byte boundary. In some cases, it is desirable for a linker script to define a symbol only if the sysbol is referenced and is not defined by any object included in the link. The **PROVIDE** keyword defines a symbol only if it is referenced but not defined. In the above example, the symbol \_\_provided\_sym is defined by the linker only if none of the input objects in the link command define it.

# Referencing Linker-Defined Symbols

The linker-defined symbols are actually aliases to address locations, and thus the value assigned to them at link time can be obtained by taking their addresses, as shown in the example below:

```
int get_etext()
{
  return &_etext; /* &_etext = The value defined in the linker script */
}
```

# **Symbols Defined by the Default Linker Scripts**

The following table lists some important symbols defined by the linker scripts, and the locations they alias to.

| Symbol name         | Address assigned to it                                              |  |  |  |  |  |  |
|---------------------|---------------------------------------------------------------------|--|--|--|--|--|--|
| executable_start    | Start address of the executable                                     |  |  |  |  |  |  |
| etext, _etext,etext | End of text section                                                 |  |  |  |  |  |  |
| edata, _edata       | End of data section                                                 |  |  |  |  |  |  |
| bss_start           | Start of bss section                                                |  |  |  |  |  |  |
| _end                | End of the executable                                               |  |  |  |  |  |  |
| start_heap          | Start of the heap                                                   |  |  |  |  |  |  |
| end_heap            | End of the heap                                                     |  |  |  |  |  |  |
| stack               | Start address of the pre-allocated stack for standalone executables |  |  |  |  |  |  |
| stack_top           | End address of the pre-allocated stack for standalone executables   |  |  |  |  |  |  |