| Command            | ras_n | cas_n | we_n |
|--------------------|-------|-------|------|
| No Operation (NOP) | Н     | H     | H    |
| Active             | L     | Н     | Н    |
| Read               | Н     | L     | H    |
| Write              | Н     | L     | L    |
| Burst Terminate    | Н     | Н     | L    |
| Recharge           | L     | Н     | L    |
| Autorefresh        | L     | L     | Н    |
| Load mode Register | L     | L     | L    |

## INITIALIZATION

SDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VDD and the clock is stable, the SDRAM requires a 100  $\mu$ s delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this 100  $\mu$ s period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied.

Once the 100 µs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All device banks must then be precharged, thereby placing the device in the all banks idle state. Once in the idle state, two AUTO REFRESH cycles must be performed. After two refresh cycles are complete, SDRAM ready for mode register programming. Because the mode registers will power up in unknown state, it should be loaded prior to applying any operational command.

durante 100us=#cycles solo command=NOP=HHH

despues de 100us=#cycles y NOP se ejecuto, RECHARGE=LHL despues de Recharged=idle, x2 AUTOREFRESH=LLH

