# 本周汇报

1.13-1.19



Regression

处理数据的方式

AdaGrad优化算法

还需学习下面的视频

花书: 线性代数 两个视频

下周继续学习视频第一周内容

hw1.py - Visual Studio Code hw1.py X D: > research > 李宏毅 > hw1 > ♦ hw1.py > ... import svs import pandas as pd import numpy as np # 读入数据 data = pd.read csv('./train.csv', encoding = 'big5') # 数据预处理 data = data.iloc[:, 3:] data[data == 'NR'] = 0 PROBLEMS OUTPUT DEBUG CONSOLE TERMINAL See the caveats in the documentation: https://pandas.pvdata.org/pandas-doself. where(-key, value, inplace=True) ['id', 'value'] ['id 0', 7.0] ['id 1', 18.0] ['id 2', 24.0] ['id 3', 8.0] ['id 4', 27.0] ['id 5', 22.0] ['id\_6', 24.0] ['id 7', 30.0] ['id 8', 17.0] ['id 9', 60.0] ['id 10', 12.0] ['id 11', 9.0] ['id\_12', 63.0] ['id\_13', 53.0] ['id\_14', 22.0] ['id\_15', 12.0] ['id\_16', 32.0] ['id 17', 67.0] ['id\_18', 0.0] ['id 19', 17.0] ['id 20', 42.0] ['id 21', 72.0] ['id\_22', 9.0]



完成了:

ug888 ug892

I/O Planning:

ug 899 ug471 原理图

Vivado HLS:

ug 998 ug 871 ug902



## ◎ 数电&计组

数电完成至3.1 下周至少完成至4.4之前

计组:第一章

下周至少完成第二章



#### C\Python\Verilog

Verilog:

hdlbits.01xz.net

C:

bilibili.com/video/BV14J4

1U7hj

+ C Primer Plus

Python:

bilibili.com/video/BV1qE4

11d7Zx?p=10

+ Python Crash Course

2<sup>nd</sup> Edition



### **回时间分配**

课题与求职 5:2

• 机器学习

#### 重合部分:

- 数电 & Verilog
- 体系结构
- C & Python
- FPGA

#### IC:

- SystemVerilog
- UVM
- Tcl
- Linux
- EDA Tools
- •