# Low Power Techniques

| 1 | Overview                              | 1 |
|---|---------------------------------------|---|
|   | Power Gating                          |   |
|   | 2.1 Shutdown                          | 2 |
|   | 2.2 Isolation                         |   |
|   | Multi-Voltage Design (Multi-VDD)      |   |
| 4 | Dynamic Voltage and Frequency Scaling | 3 |
|   | Adaptive Body-Biasing (ABB)           |   |
| 6 | Multiple-Vt Library Cells             | 4 |

### 1 Overview

There are several RTL and gate-level design strategies for reducing power. This document describes the power reduction methods in the following sections:

- Power Gating
- Multi-Voltage Design (Multi-VDD)
- Dynamic Voltage and Frequency Scaling
- Adaptive Body-Biasing (ABB)
- Multiple-Vt Library Cells

## 2 Power Gating

Power gating is a power-saving technique in which portions of the chip are shut down temporarily during periods of inactivity, as illustrated in the following figure:



This technique reduces the leakage power of the chip. Power gating with state retention involves switching off an area of a design when its functionality is not required, then restoring power when it is required.

For example, in a cell phone chip, the block that performs voice processing can be shut down when the phone is in standby mode. When the user places a call or receives an outside call, the voice processing block must "wake up" from its powered-down state.

Power gating has the potential to reduce overall power consumption substantially because it lowers leakage power as well as switching power.

### 2.1 Shutdown

In this technique, the power supply of the entire design is shut off when the circuit is not in use. Such designs do not require data to be retained in registers or latches used in the design. Functional verification of the design is still required to make sure that the position of designs that are awake function properly and to ensure that the system would work when power is restored in the sleeping part of the device.

### 2.2 Isolation

When the power is shut off, each power domain must be isolated from the rest of the design, so that it does not corrupt the downstream logic. Power shutdown results in slow output from the power gated blocks. These outputs spend a significant time at the threshold voltage, causing large crowbar currents in the always on blocks. Isolation cells are used to prevent these crowbar currents. The isolation cells are placed between the outputs of the power gated blocks and inputs of the always on blocks.

In a design with power gating, an isolation cell is required where each logic signal crosses from a power domain that can be powered down to a domain that is not powered down. The cell operates as a buffer when input and output sides of the cell are both powered up, but provides a constant output signal during times that the input side is powered down. An enable input controls the operating mode of the cell. An isolation cell is illustrated in the following figure:



# 3 Multi-Voltage Design (Multi-VDD)

In this technique, critical paths and blocks in the design are given access to maximum voltage for the process and the specification, but voltage is reduced for those blocks that need less power.

Different parts of a chip might have different speed requirements. For example, the CPU and RAM blocks might need to be faster than a peripheral block. As mentioned earlier, a lower supply voltage reduces power consumption, but also reduces speed. To get maximum speed and lower power at the same time, CPU and RAM can operate with a higher supply voltage while the peripheral block operates with a lower voltage, as shown in the following figure:



# 4 Dynamic Voltage and Frequency Scaling

In this technique, supply voltage and clock frequency is reduced based on workload that results in a quarter of the power consumption. Voltage scaling techniques can be of the following types:

- Dynamic Here, a larger number of voltage levels are dynamically switched to follow changing workloads.
- Adaptive Here, a closed loop feedback system is used to adjust the voltage.

The following figure illustrates dynamic voltage and frequency scaling:



# 5 Adaptive Body-Biasing (ABB)

This technique is used to control the leakage current during stand-by and active mode. Reverse body bias is used for stand-by mode and zero body bias is used for active mode. ABB method reduces the leakage current exponentially. When body-to-source junction is reversed biased, the voltage threshold increases, thus reducing the leakage.

### 6 Multiple-Vt Library Cells

Some CMOS technologies support the fabrication of transistors with different threshold voltages (Vt values). In that case, the cell library can offer two or more different cells to implement each logic function, each using a different transistor threshold voltage. For example, the library can offer two inverter cells: one using low-Vt transistors and another using high-Vt transistors.

In this technique, a low-threshold-voltage library is used for a first pass through synthesis to get maximum performance and meet timing goals. Thereafter, the critical paths in the design, that is, the path or paths in the design that require the highest performance, are determined. Later, areas that do not require low-threshold-voltage cells are located and low-voltage cells are swapped for high-voltage cells to reduce overall power and leakage of the design.

### **Copyright Notice and Proprietary Information**

© 2019 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com