# ZeBu<sup>®</sup> AMBA Transactor User Manual

**Version Q-2020.12, December 2020** 



## **Copyright Notice and Proprietary Information**

© 2020 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### Third-Party Links

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

# **Contents**

| About   | This Manual                                    | 15          |
|---------|------------------------------------------------|-------------|
|         | Overview                                       | 15          |
| •       | Related Documentation                          | 16          |
| 1. Intr | oduction                                       | 17          |
| 1       | .1. AMBA Master/Slave Transactor Overview      | 17          |
|         | .2. Features                                   |             |
| _       | 1.2.1. Supported AMBA AXI Features             |             |
|         | 1.2.2. Supported AMBA ACE transactor features  |             |
|         | 1.2.3. AMBA Transactor Features                | 19          |
| 1       | .3. Limitations                                | 21          |
| 2       | Ins                                            | tallation23 |
|         | .1. Installing the ZeBu AMBA Master Transactor |             |
| _       | 2.1.1. Prerequisites                           |             |
| 2       | .2. Installing the ZeBu AMBA Slave Transactor  |             |
| _       | 2.2.1. Prerequisites                           |             |
| 2       | .3. Package Description                        |             |
|         | .4. File Tree                                  |             |
|         |                                                |             |
| 3. Har  | dware Interface                                | 45          |
| 3       | .1. AXI Master Interface Description           | 46          |
|         | .2. AXI Slave Interface Description            |             |
|         | .3. ACE Master Description                     |             |
|         | .4. ZeBu AMBA Transactor Clock Distribution    |             |
|         | .5. ZeBu AMBA Interface Description            |             |
| 3       | 3.5.1. Signal List                             |             |
|         | 3.5.2. AXI Master/Slave Driver Parameters      |             |
|         | 3.5.3. Connecting the signals to the Design    |             |

| 4. 9 | Software Interface                            | 65  |
|------|-----------------------------------------------|-----|
|      | 4.1. ZeBu AMBA Master Classes                 | 66  |
|      | 4.2. ZeBu AMBA Slave Classes                  | 72  |
|      | 4.3. ZeBu AMBA AXIData Class                  | 77  |
|      | 4.4. ZeBu AMBA AXIResp Class                  |     |
|      | 4.5. ZeBu AMBA xtor_ace_cache Class           |     |
|      | 4.6. ZeBu AMBA xtor_ace_cache_line Class      |     |
|      | 4.7. Enumerations and Structures              |     |
|      | 4.7.1. Enumerations                           |     |
|      | 4.7.1.1. XtorParam                            |     |
|      | 4.7.1.2. enBurstType                          |     |
|      | 4.7.2. Structures                             |     |
|      | 4.7.2.1. AXIChanInfo                          |     |
|      | 4.7.2.2. ACESnpResp                           |     |
|      | 4.8. Transactor Connection and Initialization |     |
|      | 4.8.2. Configuring the AMBA Transactors       |     |
|      | 4.9. Creating AMBA Bus Transactions           |     |
|      | 4.9.1. Seding Read and Write Transactions     |     |
|      | 4.9.2. Example: Master And Slave Callback     |     |
|      | •                                             |     |
| 5. 9 | SV Interface Support                          | 113 |
|      | 5.1. ZeBu AMBA Master SVI Classes             |     |
|      | 5.2. ZeBu AMBA Slave SVI Classes              |     |
|      | 5.3. Enumerations and Structures              |     |
|      | 5.3.1. Enumerations                           |     |
|      | 5.3.1.1. AMBAXtorParam_e                      | 123 |
|      | 5.3.1.2. enAXIResp_e                          |     |
|      | 5.3.2. Structures                             |     |
|      | 5.3.2.1. AXIChanInfo                          |     |
|      | 5.3.2.2. AMBAData_s<br>5.3.2.3. AMBAResp s    |     |
|      | 5.3.2.4. AMBAXtorSnpResp_S                    |     |
|      | 5.3.2.5. AMBAXtorHwConfig_S                   |     |
|      | 5.4. Transactor Connection and initialization |     |
|      | 5.4.1. Starting a typical testbench           |     |
|      | 5.4.2. Master And Slave Callback Usage        |     |
|      | 5.4.3. Configuring the AMBA Transactors       | 131 |

| 5.4.4. Creating AMBA Bus Transactions | 132 |
|---------------------------------------|-----|
| 6. Tutorial                           | 135 |
| 6.1. Example Structure                | 136 |
| 6.2. Running on ZeBu                  | 137 |
| 6.2.1. Compiling for ZeBu             |     |
| 6.2.2. Running the Test Case          | 137 |
| 6.3. Test Cases on ZeBu               | 138 |

# **List of Tables**

| ZeBu AMBA Master Transactor Signal List                | 50  |
|--------------------------------------------------------|-----|
| ZeBu xtor_amba_slave_svs Transactor Signal List        | 54  |
| ZeBu AMBA Master Transactor Driver Parameters          | 56  |
| Header Files for ZeBu AMBA transactors                 | 65  |
| AMBA Master API List                                   | 66  |
| AMBA Slave API List                                    | 72  |
| AXIData Class API List                                 | 77  |
| AXIResp class                                          | 84  |
| xtor_ace_cache class                                   | 87  |
| xtor_ace_cache_line class                              | 97  |
| Enumerations, Structures used in ZeBu AMBA transactors | 99  |
| enAXIResp_e Enumeration Members                        | 100 |
| enAXIResp_e Enumeration Members                        | 101 |
| AXIChanInfo: Struct Members                            | 102 |
|                                                        | 102 |
| Header Files for ZeBu AMBA transactors                 | 113 |
| AMBA Master and Slave SVI Classes                      | 114 |
| AMBA Slave SVI API list                                | 119 |
| Enumerations, Structures used in ZeBu AMBA transactors | 123 |
| enAXIResp_e Enumeration Members                        | 124 |
| AXIChanInfo: Struct Members                            | 125 |
| AMBAData_s: Struct Members                             | 126 |
| AMBAResp_s: Struct Members                             | 126 |
| AMBAXtorSnpResp_S: Struct Members                      | 127 |
| AMBAXtorHwConfig_S: Struct Members                     | 127 |
| AMBA Master Test Cases on ZeBu                         | 138 |
| xtor_amba_slave_svs Test Cases on ZeBu                 | 139 |

# **List of Figures**

| ZeBu AMBA T | ransactor Overview            | 18 |
|-------------|-------------------------------|----|
| ZeBu AMBA A | XXI Master connection Example | 46 |
| ZeBu AMBA A | XXI Slave connection Example  | 47 |
| ZeBu AMBA A | ACE Master Connection Example | 48 |

# **About This Manual**

#### **Overview**

This manual describes how to use the ZeBu AMBA transactors with your design being emulated in ZeBu.

Synopsys, Inc. Feedback

### **Related Documentation**

For more information about the ZeBu supported features and limitations, see the ZeBu Release Notes in the ZeBu documentation package corresponding to your software version.

For more relevant information about the usage of the present transactor, see Using Transactors in the training material.

# 1 Introduction

#### 1.1 AMBA Master/Slave Transactor Overview

The ARM Advanced Microcontroller Bus Architecture (AMBA) is an open-standard, onchip interconnect specification for the connection and management of functional blocks in system-on-a-chip (SoC) designs. It facilitates development of multiprocessor designs with large numbers of controllers and peripherals with a bus architecture. AMBA is widely used on a range of ASIC and SoC parts including applications processors used in modern portable mobile devices like smartphones. The ZeBu AMBA transactor supports AXI, AXI4, ACELite & ACE protocols. It can acts as a:

- AXI Master
- AXI Slave
- AXI4 Master
- AXI4 Slave
- ACELite Master
- ACELite Slave
- ACE Master

The ZeBu AMBA master/Slave transactor connects, with high performance, the software model.

of the AMBA Master/Slave client to the DUT mapped in ZeBu. It provides an application layer interface compatible with transaction operations on AMBA Master/Slave components.

The transactor API proposes a software layer so that you can easily re-use existing device driver application software to drive the DUT through its AMBA interface. The API supports AMBA traffic generation from the user software C++ test benches.



FIGURE 1. ZeBu AMBA Transactor Overview

#### 1.2 Features

### 1.2.1 Supported AMBA AXI Features

- Compliant with all ARM AMBA AXI data and address widths
- Supports all protocol transfer types, burst types, burst lengths and response types
- Supports phase level APIs for separate address, data and response phases
- Support for burst-based transactions with only start address issued
- Write strobe support to enable sparse data transfer on the write data bus
- Narrow transfer support
- Unaligned address transfer support
- Ability to issue multiple outstanding transactions
- Out of order transaction completion support
- Read data interleaving and write data interleaving (AXI3) supported

## 1.2.2 Supported AMBA ACE transactor features

- Support for receiving snoop requests via callback
- APIs to drive snoop response
- AutoSnoopResponse feature allows transactor to drive snoop responses on its own without user intervention & also manage master level cache data & status
- Software cache model to emulate Master level cache

#### 1.2.3 AMBA Transactor Features

- Supports multiple transactor instances.
- Easy integration with other ZeBu transactors.
- Support Blocking and Non-Blocking version of transactions
- Programmable wait states or delay insertion on different channels

- Support for bus inactivity detection and timeout (configuration parameter and dynamic change of inactivity timer)
- Support for Dynamic Asynchronous Reset
- SystemVerilog Interface/APIs
- Support for DMTCP
- Support for zRci runtime tool

## 1.3 Limitations

- Low power interface not supported yet
- Barrier and DVM transactions not supported yet

Limitations

# 2 Installation

This section explains the steps to install the ZeBu AMBA Master/Slave transactor.

This section explains the following topics:

- Installing the ZeBu AMBA Master Transactor
- Installing the ZeBu AMBA Slave Transactor
- Package Description
- File Tree

## 2.1 Installing the ZeBu AMBA Master Transactor

### 2.1.1 Prerequisites

You must have write permissions to the IP directory and the current directory. Steps

To install the ZeBu AMBA Master transactor, perform the following steps:

- 1. Download the AMBA Master compressed shell archive (.sh).
- 2. Specify the following command on the shell:

\$sh xtor\_amba\_master\_svs.<version>.sh install [ZEBU\_IP\_ROOT]

Note

ZEBU\_IP\_ROOT is the path to the Zebu IP root directory and is used automatically if no path is specified. If the path is specified and a ZEBU\_IP\_ROOT environment variable is set, the transactor is installed at the specified path, and the variable is ignored.

The following message is displayed when the installation process is completed successfully:

```
xtor_amba_master_svs v.<num> has been successfully installed.
```

An error message is displayed, if there is any error during the installation. For example:

```
ERROR: /path/... is not a valid directory.
```

During installation, the symbolic links are created in the following directories for an easy access from all ZeBu tools.

- \$ZEBU\_IP\_ROOT/include
- \$ZEBU\_IP\_ROOT/lib
- \$ZEBU\_IP\_ROOT/vlog

## 2.2 Installing the ZeBu AMBA Slave Transactor

### 2.2.1 Prerequisites

You must have write permissions to the IP directory and the current directory.

#### Steps

To install the ZeBu xtor\_amba\_slave\_svs transactor, perform the following steps:

- 1. Download the xtor\_amba\_slave\_svs compressed shell archive (.sh).
- 2. Specify the following command on the shell:

\$sh xtor\_amba\_slave\_svs.<version>.sh install [ZEBU\_IP\_ROOT]

Note

ZEBU\_IP\_ROOT is the path to the Zebu IP root directory and is used automatically if no path is specified. If the path is specified and a ZEBU\_IP\_ROOT environment variable is set, the transactor is installed at the specified path, and the variable is ignored.

The following message is displayed when the installation process is completed successfully:

```
xtor amba slave svs v.<num> has been successfully installed.
```

An error message is displayed, if there is any error during the installation. For example:

```
ERROR: /path/... is not a valid directory.
```

During installation, the symbolic links are created in the following directories for an easy access from all ZeBu tools.

- \$ZEBU\_IP\_ROOT/include
- \$ZEBU\_IP\_ROOT/lib
- \$ZEBU\_IP\_ROOT/vlog

## 2.3 Package Description

After the ZeBu AMBA Master/Slave transactor is successfully installed, it consists of the following items:

- so library of the ZeBu AMBA Master/AMBA Slave transactor API
- Header files of the ZeBu AMBA Master/AMBA Slave transactor API
- Verilog files for the ZeBu AMBA Master/AMBA Slave transactor
- Basic examples

#### 2.4 File Tree

The following is an sample file tree of the ZeBu AMBA Master/Slave transactors after package installation:

```
./|-- bin
--- bin64 -> bin
- include
    - amba_defines.hh -> ../XTOR/xtor_amba_slave svs.$(RELEASE STRING)/
include/amba defines. $ (RELEASE STRING).hh
    ├─ AXIDefines.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/AXIDefines.$(RELEASE STRING).hh
    - CoRoutine.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/CoRoutine.12.0.hh
    ├── MPXtorBase.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/MPXtorBase.12.0.hh
   - svt cr threading.hh -> ../XTOR/
xtor amba slave svs. $ (RELEASE STRING) / include/svt cr threading. 12.0.hh
   - svt c runtime cfg.hh -> ../XTOR/
xtor amba slave svs. $ (RELEASE STRING) / include/svt c runtime cfg. 12.0.hh
   - svt c threading.hh -> ../XTOR/
xtor amba slave svs. $ (RELEASE STRING) / include/svt c threading. 12.0.hh
   - svt hw platform.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/svt hw platform.12.0.hh
   - svt message port.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/svt message port.12.0.hh
    svt pthread threading.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/
svt pthread threading.12.0.hh
    - svt report.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/svt report.12.0.hh
   - svt report uvm.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/svt report uvm.12.0.hh
    svt simulator platform.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/
svt simulator platform.12.0.hh
```

```
svt systemc threading.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/
svt systemc threading.12.0.hh
   svt systemverilog threading.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/
svt systemverilog threading.12.0.hh
    - svt zebu platform.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/svt zebu platform.12.0.hh
    ├─ TopCoRoutine.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/TopCoRoutine.12.0.hh
    ├─ TopScheduler.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/TopScheduler.12.0.hh
   xtor amba defines svs.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/
xtor amba defines svs. $ (RELEASE STRING).hh
    xtor amba master svs.hh -> ../XTOR/
xtor amba master svs.$(RELEASE STRING)/include/
xtor amba master svs.$(RELEASE STRING).hh
    xtor amba slave svs.hh -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/include/
xtor amba slave svs.$(RELEASE STRING).hh
    — Xtor defines.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/Xtor defines.12.0.hh
   Xtor.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/include/
Xtor.12.0.hh
   — XtorScheduler.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/XtorScheduler.12.0.hh
   ├── ZebuIpRoot.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
include/ZebuIpRoot.12.0.hh
   ___ ZFSDB.hh -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/include/
ZFSDB.12.0.hh
├─ lib
    libxtor amba master.so -> ../XTOR/
xtor amba master svs.$(RELEASE STRING)/lib64/
libxtor amba master.$(RELEASE STRING).so
    libxtor amba slave.so -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/lib64/
libxtor amba slave.$(RELEASE STRING).so
```

```
- libZebuXtorSim.so -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/lib64/libZebuXtorSim.12.0.so
   | libZebuXtor.so -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/
lib64/libZebuXtor.12.0.so
   L libZebuXtorUVM.so -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/lib64/libZebuXtorUVM.12.0.so
-- lib64 -> lib
 - treee
 — version
    └─ Banner
 -- vloa
  - gtech
    gtech lib.v -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/vlog/
gtech lib.12.0.v
   - svt dpi globals.sv -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/svt dpi globals.12.0.sv
   - svt dpi report uvm.sv -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/svt dpi report uvm.12.0.sv
   - svt dpi.sv -> ../XTOR/xtor amba slave svs.$(RELEASE STRING)/vlog/
svt dpi.12.0.sv
   svt systemverilog threading.sv -> ../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/
svt systemverilog threading.12.0.sv
   L vcs
        - vs fifo udpi.sv -> ../../XTOR/
xtor amba slave svs. $(RELEASE STRING)/vlog/vcs/vs fifo udpi.12.0.sv
        -- vs_memory.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/vs memory.12.0.sv
        - xtor amba master acelite svs.sv -> ../../XTOR/
xtor amba master svs.$(RELEASE STRING)/vlog/vcs/
xtor amba master acelite svs.sv
        - xtor amba master ace svs.sv -> ../../XTOR/
xtor amba master svs.$(RELEASE STRING)/vlog/vcs/
xtor amba master ace svs.sv
        -- xtor amba master axi3 svs.sv -> ../../XTOR/
xtor amba master svs.$(RELEASE STRING)/vlog/vcs/
xtor amba master axi3 svs.sv
```

```
- xtor amba master axi4 svs.sv -> ../../XTOR/
xtor_amba_master_svs.$(RELEASE STRING)/vlog/vcs/
xtor amba master axi4 svs.sv
        xtor amba slave acelite svs.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
xtor amba slave acelite svs.sv
        - xtor amba slave axi3 svs.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
xtor amba slave axi3 svs.sv
        - xtor amba slave axi4 svs.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
xtor amba slave axi4 svs.sv
        - zebu vs apb master udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs apb master udpi.12.0.sv
        zebu vs complex hwtosw fifo udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs complex hwtosw fifo udpi.12.0.sv
        zebu vs complex rst and clk udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs complex rst and clk udpi.12.0.sv
        zebu vs complex swtohw fifo udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs complex swtohw fifo udpi.12.0.sv
        - zebu vs from sw fifo.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs from sw fifo.12.0.sv
        zebu vs simple hwtosw fifo udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs simple hwtosw fifo udpi.12.0.sv
        - zebu vs simple rst and clk udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs simple rst and clk udpi.12.0.sv
        - zebu vs simple swtohw fifo udpi.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/
zebu vs simple swtohw fifo udpi.12.0.sv
        ___ zebu vs to sw fifo.sv -> ../../XTOR/
xtor amba slave svs.$(RELEASE STRING)/vlog/vcs/zebu vs to sw fifo.12.0.sv
 - XTOR
```

```
xtor amba master svs.$(RELEASE STRING)
  - doc
    L foss
        ZX-XTOR-Library_20180911_FOSS.PDF
   example
      - acelite master dut slave
          - src
             bench
                 - tb common.hh
                 — tb_top.cc
               L tests
                   - ts.channel delay test.hh
                   - ts.trivial test.hh
                   - ts.trivial test nb.hh
                   ts.trivial test phase.hh
              dut
               - axi slave dut.v
               - axi slave memory ctrl.v
               - hw top.sv
               - tb top.sv
               └─ zebu sram2Mx.v
              - env
               - axi.rc
                designFeatures
                 — designFeatures_sem
               project_sem.utf
               project.utf
          - zebu
            └─ Makefile
       axi4_master_dut_slave
          - src
              - bench
                 - tb common.hh
```

```
- tb top.cc
          - tests
             — ts.channel delay test.hh
             — ts.trivial test.hh
           - ts.trivial test nb.hh
           ts.trivial test phase.hh
     dut
        - axi slave dut.v
        - axi slave memory ctrl.v
        - hw top.sv
        - tb top.sv
        └─ zebu sram2Mx.v
      - env
        - axi.rc
        - designFeatures
        designFeatures sem
        project sem.utf
        project.utf
 — zebu
    └── Makefile
axi master dut slave
  - src
     - bench
         - tb common.hh
         — tb_top.cc
        L tests
           - ts.channel_delay_test.hh
           - ts.randomize test.hh
           - ts.trivial test.hh
           - ts.trivial test nb.hh
           ts.trivial test phase.hh
       dut
          - axi slave dut.v
```



```
L tests

    ts.channel delay test.hh

                  — ts.randomize test.hh
                 - ts.trivial test.hh
                 - ts.trivial test nb.hh
                ts.trivial test phase.hh
          - dut
             - axi slave dut.v
             - axi slave memory ctrl.v
             - hw top.sv
             └─ zebu sram2Mx.v
         L- env
             - axi.rc
             - designFeatures
             project.utf
             └─ zRci.tcl
       - zebu
         └─ Makefile
 L- README
- include
 - AXIDefines.hh -> AXIDefines.$ (RELEASE STRING).hh
 AXIDefines.$(RELEASE_STRING).hh
 CoRoutine.12.0.hh
 - CoRoutine.hh -> CoRoutine.12.0.hh
  - MPXtorBase.12.0.hh
 - MPXtorBase.hh -> MPXtorBase.12.0.hh
 - svt_cr_threading.12.0.hh
 - svt cr threading.hh -> svt cr threading.12.0.hh
 - svt c runtime cfg.12.0.hh
 svt_c_runtime_cfg.hh -> svt_c_runtime_cfg.12.0.hh
 - svt c threading.12.0.hh
  - svt_c_threading.hh -> svt_c_threading.12.0.hh
 - svt hw platform.12.0.hh
```

```
— svt hw platform.hh -> svt hw platform.12.0.hh
               - svt message port.12.0.hh
               - svt message port.hh -> svt message port.12.0.hh

    svt pthread threading.12.0.hh

              — svt pthread threading.hh -> svt pthread threading.12.0.hh
              - svt report.12.0.hh
              — svt report.hh -> svt report.12.0.hh
              - svt report uvm.12.0.hh
               - svt report uvm.hh -> svt report uvm.12.0.hh
                svt simulator platform.12.0.hh
              - svt simulator platform.hh ->
svt_simulator platform.12.0.hh
              — svt_systemc threading.12.0.hh
              - svt systemc threading.hh -> svt systemc threading.12.0.hh
               - svt systemverilog threading.12.0.hh
              — svt systemverilog threading.hh ->
svt systemverilog threading.12.0.hh
               - svt zebu platform.12.0.hh
              - svt zebu platform.hh -> svt zebu platform.12.0.hh
              - TopCoRoutine.12.0.hh
              - TopCoRoutine.hh -> TopCoRoutine.12.0.hh
              - TopScheduler.12.0.hh

    TopScheduler.hh -> TopScheduler.12.0.hh

              — Xtor.12.0.hh
               - xtor amba defines svs.hh ->
xtor_amba_defines_svs.$(RELEASE STRING).hh

    xtor amba defines svs.$(RELEASE STRING).hh

              - xtor amba master svs.hh ->
xtor amba master svs.$(RELEASE STRING).hh

    xtor amba master svs.$(RELEASE STRING).hh

              Xtor defines.12.0.hh
              - Xtor defines.hh -> Xtor defines.12.0.hh
               - Xtor.hh -> Xtor.12.0.hh
              - XtorScheduler.12.0.hh
```

```
- XtorScheduler.hh -> XtorScheduler.12.0.hh
             ZebuIpRoot.12.0.hh
             - ZebuIpRoot.hh -> ZebuIpRoot.12.0.hh
            ___ ZFSDB.12.0.hh
            ___ ZFSDB.hh -> ZFSDB.12.0.hh
          - lib -> lib64
          - lib64
            - libxtor amba master.so ->
libxtor amba master.$(RELEASE STRING).so
            - libxtor amba master.$(RELEASE STRING).so
             — libZebuXtor.12.0.so
             — libZebuXtorSim.12.0.so
            - libZebuXtorSim.so -> libZebuXtorSim.12.0.so
             -- libZebuXtor.so -> libZebuXtor.12.0.so
            - libZebuXtorUVM.12.0.so
            libZebuXtorUVM.so -> libZebuXtorUVM.12.0.so
        └─ vlog
            - gtech
             — gtech lib.12.0.v
              - gtech lib.v -> gtech lib.12.0.v

    svt dpi.12.0.sv

             — svt dpi globals.12.0.sv
             — svt dpi globals.sv -> svt dpi globals.12.0.sv
             — svt_dpi_report_uvm.12.0.sv
             — svt dpi report uvm.sv -> svt dpi report uvm.12.0.sv
            - svt dpi.sv -> svt dpi.12.0.sv

    svt systemverilog threading.12.0.sv

            svt systemverilog threading.sv ->
svt systemverilog threading.12.0.sv
            L vcs
                - vs fifo udpi.12.0.sv
                 — vs fifo udpi.sv -> vs fifo udpi.12.0.sv
                 — vs memory.12.0.sv
```

```
- vs memory.sv -> vs memory.12.0.sv

    xtor amba master acelite svs.sv

    xtor amba master ace svs.sv

               xtor amba master axi3 svs.sv
               - xtor amba master axi4 svs.sv

    zebu vs apb master udpi.12.0.sv

               zebu vs apb master udpi.sv ->
zebu vs apb master udpi.12.0.sv
               zebu vs complex hwtosw fifo udpi.12.0.sv
                zebu vs complex hwtosw fifo udpi.sv ->
zebu vs complex hwtosw fifo udpi.12.0.sv
               - zebu vs complex rst and clk udpi.12.0.sv
               zebu vs complex rst and clk udpi.sv ->
zebu vs complex rst and clk udpi.12.0.sv
               - zebu vs complex swtohw fifo udpi.12.0.sv
                 zebu vs complex swtohw fifo udpi.sv ->
zebu vs complex swtohw fifo udpi.12.0.sv
               - zebu vs from sw fifo.12.0.sv
              - zebu vs from sw fifo.sv -> zebu vs from sw fifo.12.0.sv
               - zebu vs simple hwtosw fifo udpi.12.0.sv
               zebu vs simple hwtosw fifo udpi.sv ->
zebu vs simple hwtosw fifo udpi.12.0.sv
               zebu vs simple rst and clk udpi.12.0.sv
               - zebu vs simple rst and clk udpi.sv ->
zebu vs simple rst and clk udpi.12.0.sv
               zebu vs simple swtohw fifo udpi.12.0.sv
                zebu vs simple swtohw fifo udpi.sv ->
zebu vs simple swtohw fifo udpi.12.0.sv
               - zebu vs to sw fifo.12.0.sv
               __ zebu vs to sw fifo.sv -> zebu vs to sw fifo.12.0.sv
      xtor amba slave svs.$(RELEASE STRING)
         - doc
           L— foss
               L— ZX-XTOR-Library 20180911 FOSS.PDF
```

```
example
    - acelite master slave
       - src
          -- bench
             - tb common.hh
             - tb top.cc
             L tests
                 - ts.multi_txn_test.hh
                 ts.trivial_test.hh
           - dut
             - hw top.sv
             └─ tb top.sv
           - env
             - designFeatures
             designFeatures sem
             project_sem.utf
             - project.utf
     L zebu
         └── Makefile
    - axi4 master slave
       - src
          - bench
             - tb common.hh
             - tb top.cc
             L tests
                 - ts.multi_txn_test.hh
                 L ts.trivial test.hh
          - dut
             - hw top.sv
             └─ tb top.sv
         L- env
             designFeatures
             designFeatures sem
```

```
project sem.utf
           - project.utf
   └─ zebu
         └─ Makefile
 — axi master slave
      - src
         -- bench
            - tb common.hh
            - tb_top.cc
            L tests
                ts.multi txn test.hh
                - ts.out of order txn test.hh
                ts.random txn test.hh
                ts.trivial test.hh
          - dut
            - hw top.sv
           └─ tb top.sv
         L env
            - designFeatures
            designFeatures sem
            project sem.utf
            project.utf
       zebu
         L- Makefile
- include
 - AXIDefines.hh -> AXIDefines.$(RELEASE STRING).hh
 - AXIDefines.$(RELEASE STRING).hh
 CoRoutine.12.0.hh
 - CoRoutine.hh -> CoRoutine.12.0.hh
 ├─ MPXtorBase.12.0.hh
 - MPXtorBase.hh -> MPXtorBase.12.0.hh
 - svt cr threading.12.0.hh
 - svt cr threading.hh -> svt cr threading.12.0.hh
```

```
- svt c runtime cfg.12.0.hh
              - svt c runtime cfg.hh -> svt c runtime cfg.12.0.hh
             — svt c threading.12.0.hh
             — svt c threading.hh -> svt c threading.12.0.hh
            - svt hw platform.12.0.hh
             — svt hw platform.hh -> svt hw platform.12.0.hh
            - svt message port.12.0.hh
             — svt_message_port.hh -> svt_message port.12.0.hh
            - svt pthread threading.12.0.hh
            - svt pthread threading.hh -> svt pthread threading.12.0.hh
            - svt report.12.0.hh
            - svt report.hh -> svt report.12.0.hh
            - svt report uvm.12.0.hh
             - svt report uvm.hh -> svt report uvm.12.0.hh
              - svt simulator platform.12.0.hh
            -- svt simulator platform.hh ->
svt simulator platform.12.0.hh
            - svt systemc threading.12.0.hh
             — svt systemc threading.hh -> svt systemc threading.12.0.hh
              - svt systemverilog threading.12.0.hh
            - svt systemverilog threading.hh ->
svt systemverilog threading.12.0.hh
            - svt zebu platform.12.0.hh
            - svt zebu platform.hh -> svt zebu platform.12.0.hh
            - TopCoRoutine.12.0.hh
            - TopCoRoutine.hh -> TopCoRoutine.12.0.hh
             - TopScheduler.12.0.hh
            - TopScheduler.hh -> TopScheduler.12.0.hh
              - Xtor.12.0.hh
              - xtor amba defines svs.hh ->
xtor amba defines svs.$(RELEASE STRING).hh

    xtor amba defines svs.$(RELEASE STRING).hh

             — xtor amba slave svs.hh ->
xtor amba slave svs.$(RELEASE STRING).hh
```

SYNOPSYS CONFIDENTIAL INFORMATION

```
xtor amba slave svs.$(RELEASE STRING).hh
             — Xtor defines.12.0.hh
           Xtor defines.hh -> Xtor defines.12.0.hh
           -- Xtor.hh -> Xtor.12.0.hh
           - XtorScheduler.12.0.hh
             — XtorScheduler.hh -> XtorScheduler.12.0.hh
           - ZebuIpRoot.12.0.hh
           - ZebuIpRoot.hh -> ZebuIpRoot.12.0.hh
           ___ ZFSDB.12.0.hh
             - ZFSDB.hh -> ZFSDB.12.0.hh
          - lib -> lib64
         - lib64
           - libxtor amba slave.so ->
libxtor amba slave.$(RELEASE STRING).so
           - libxtor amba slave.$(RELEASE STRING).so
             — libZebuXtor.12.0.so
           - libZebuXtorSim.12.0.so
           - libZebuXtorSim.so -> libZebuXtorSim.12.0.so
           - libZebuXtor.so -> libZebuXtor.12.0.so
           - libZebuXtorUVM.12.0.so
           L libZebuXtorUVM.so -> libZebuXtorUVM.12.0.so
        └─ vloa
           - gtech
           gtech lib.12.0.v
           - gtech lib.v -> gtech lib.12.0.v
           ___ svt dpi.12.0.sv
           - svt dpi globals.12.0.sv
           svt_dpi_globals.sv -> svt_dpi_globals.12.0.sv
           - svt dpi report uvm.12.0.sv
           - svt dpi report uvm.sv -> svt dpi report uvm.12.0.sv
           - svt dpi.sv -> svt dpi.12.0.sv
           - svt systemverilog threading.12.0.sv
```

```
svt systemverilog threading.sv ->
svt systemverilog threading.12.0.sv
            L_ vcs
               - vs fifo udpi.12.0.sv
               - vs fifo udpi.sv -> vs fifo udpi.12.0.sv
               -- vs memory.12.0.sv
               - vs memory.sv -> vs memory.12.0.sv
               xtor amba slave acelite svs.sv
               - xtor amba slave axi3 svs.sv
               - xtor amba slave axi4 svs.sv
               - zebu vs apb master udpi.12.0.sv
               - zebu vs apb master udpi.sv ->
zebu vs apb master udpi.12.0.sv
               zebu vs complex hwtosw fifo udpi.12.0.sv
               - zebu vs complex hwtosw fifo udpi.sv ->
zebu vs complex hwtosw fifo udpi.12.0.sv
               - zebu vs complex rst and clk udpi.12.0.sv
                zebu vs complex rst and clk udpi.sv ->
zebu vs complex rst and clk udpi.12.0.sv
               - zebu vs complex swtohw fifo udpi.12.0.sv
               - zebu vs complex swtohw fifo udpi.sv ->
zebu vs complex swtohw fifo udpi.12.0.sv
               - zebu vs from sw fifo.12.0.sv
              - zebu vs from sw fifo.sv -> zebu vs from sw fifo.12.0.sv
               - zebu vs simple hwtosw fifo udpi.12.0.sv
                - zebu vs simple hwtosw fifo udpi.sv ->
zebu vs simple hwtosw fifo udpi.12.0.sv
               - zebu vs simple rst and clk udpi.12.0.sv
               - zebu vs simple rst and clk udpi.sv ->
zebu_vs_simple_rst and clk udpi.12.0.sv
               - zebu vs simple swtohw fifo udpi.12.0.sv
               - zebu vs simple swtohw fifo udpi.sv ->
zebu vs simple swtohw fifo udpi.12.0.sv
               - zebu vs to sw fifo.12.0.sv
               ___ zebu vs to sw fifo.sv -> zebu vs to sw fifo.12.0.sv
```

SYNOPSYS CONFIDENTIAL INFORMATION

```
wtor_amba_master_svs -> XTOR/xtor_amba_master_svs.$(RELEASE_STRING)
wtor_amba_slave_svs -> XTOR/xtor_amba_slave_svs.$(RELEASE_STRING)
```

# 3 Hardware Interface

The ZeBu AMBA transactor connects to the DUT port through a directional interface.

# 3.1 AXI Master Interface Description

The following figure illustrates an example of ZeBu AMBA AXI Master connection:



FIGURE 2. ZeBu AMBA AXI Master connection Example

# 3.2 AXI Slave Interface Description

The following figure illustrates an example of ZeBu AMBA AXI Slave connection:



FIGURE 3. ZeBu AMBA AXI Slave connection Example

### 3.3 ACE Master Description

The following figure illustrates an example of ZeBu ACE Master connection:



FIGURE 4. ZeBu AMBA ACE Master Connection Example

### 3.4 ZeBu AMBA Transactor Clock Distribution

The ZeBu AMBA Master/AMBA Slave controller of the DUT uses a clock source that must be the same as the one used by the transactor reference clock. This clock must be defined as the controlled clock for the transactor.

# 3.5 ZeBu AMBA Interface Description

### 3.5.1 Signal List

The following table lists the signals for the ZeBu AMBA Master Transactor.

TABLE 1 ZeBu AMBA Master Transactor Signal List

| Symbol                                                               | Size in bits                             | Transactor<br>Type | DUT<br>Type        | Description                                                                               |
|----------------------------------------------------------------------|------------------------------------------|--------------------|--------------------|-------------------------------------------------------------------------------------------|
| ACLK                                                                 | 1                                        | Input              | Output or<br>Input | AXI clock                                                                                 |
| ARESETN                                                              | 1                                        | Input              | Output             | AXI reset signal driven by DUT                                                            |
| AWADDR                                                               | ADDR_WIDTH                               | Output             | Input              | AW address                                                                                |
| AWVALID                                                              | 1                                        | Output             | Input              | AW valid                                                                                  |
| AWID, AWLEN,<br>AWSIZE,<br>AWBURST,<br>AWLOCK,<br>AWCACHE,<br>AWPROT | ID_WIDTH,<br>BLEN_WIDTH<br>, 3 , 2, 4 ,3 | Output             | Input              | AW control signals:                                                                       |
| AWREADY                                                              | 1                                        | Input              | Output             | Slave AWREADY<br>signal. Indicates that<br>the<br>Slave is ready to<br>receive AW channel |
| ARADDR                                                               | ADDR_WIDTH                               | Output             | Input              | AR address                                                                                |
| ARVALID                                                              | 1                                        | Output             | Input              | AR valid                                                                                  |

TABLE 1 ZeBu AMBA Master Transactor Signal List

| ARID, ARLEN,<br>ARSIZE,<br>ARBURST,<br>ARLOCK,<br>ARCACHE,<br>ARPROT | ID WIDTH,<br>BLEN_WIDTH<br>, 3 , 2, 4 ,3 | Output | Input  | AR control signals                                                                        |
|----------------------------------------------------------------------|------------------------------------------|--------|--------|-------------------------------------------------------------------------------------------|
| ARREADY                                                              | 1                                        | Input  | Output | Slave ARREADY<br>signal. Indicates that<br>the<br>Slave is ready to<br>receive AR channel |
| WDATA                                                                | DATA_WIDTH                               | Output | Input  | Data to write                                                                             |
| WID                                                                  | ID_WIDTH                                 | Output | Input  | AXI3 only. ID value                                                                       |
| WSTRB                                                                | WSTRB_WIDT<br>H/8                        | Output | Input  | Byte-lane of the data to write                                                            |
| WVALID                                                               | 1                                        | Output | Input  | W valid                                                                                   |
| WLAST                                                                | 1                                        | Output | Input  | Indicates last data of a burst.                                                           |
| WREADY                                                               | 1                                        | Input  | Output | Indicates that the<br>Slave is ready to<br>receive data                                   |
| BRESP                                                                | 2                                        | Input  | Output | Response from the Slave                                                                   |
| BID                                                                  | ID_WIDTH                                 | Input  | Output | ID value of the response                                                                  |
| BVALID                                                               | 1                                        | Input  | Output | W valid                                                                                   |
| BREADY                                                               | 1                                        | Output | Input  | Master indicates if ready to get response                                                 |
| RDATA                                                                | DATA_WIDTH                               | Input  | Output | Read data                                                                                 |

TABLE 1 ZeBu AMBA Master Transactor Signal List

| RID                        | ID_WIDTH   | Input  | Output | ID value of the response                                                         |
|----------------------------|------------|--------|--------|----------------------------------------------------------------------------------|
| RRESP                      | 2          | Input  | Output | Response from the Slave                                                          |
| RVALID                     | 1          | Input  | Output | R valid                                                                          |
| RLAST                      | 1          | Input  | Output | Indicates last data of a burst                                                   |
| RREADY                     | 1          | Output | Input  | Master indicates if ready to get response                                        |
| AWQOS,AWREGIO<br>N         | 4,4        | Output | Input  | AXI4 only. Read<br>address channel QOS<br>& Region control                       |
| ARQOS,ARREGION             | 4,4        | Output | Input  | AXI4 only. Write<br>address channel QOS<br>& Region control                      |
| AWUSER,ARUSER,<br>WUSER    | USER_WIDTH | Output | Input  | AXI4 only. User signal for AW, AR & W channel respectively.                      |
| BUSER, RUSER               | USER_WIDTH | Input  | Output | AXI4 only. User signal for B & R channel respectively                            |
| AWSNOOP,AWDO<br>MAIN,AWBAR | 3,2,2      | Output | Input  | ACELite/ACE only.<br>Write address channel<br>Snoop, Domain &<br>Barrier control |
| ARSNOOP,ARDOM<br>AIN,ARBAR | 4,2,2      | Output | Input  | ACELite/ACE only.<br>Read address channel<br>Snoop, Domain &<br>Barrier control  |

TABLE 1 ZeBu AMBA Master Transactor Signal List

| ACREADY  | 1                        | Output | Input  | ACE only. ACE interconnect ACREADY signal. Indicates that the Master is ready to receive AW channel                    |
|----------|--------------------------|--------|--------|------------------------------------------------------------------------------------------------------------------------|
| AWUNIQUE | 1                        | Output | Input  | ACE only. Can be used with various write transactions to improve the operation of lower levels of the cache hierarchy. |
| ACADDR   | SNOOP_<br>ADDR_<br>WIDTH | Input  | Output | ACE only. Snoop address                                                                                                |
| ACVALID  | 1                        | Input  | Output | ACE only. AC valid                                                                                                     |
| CRREADY  | 1                        | Input  | Output | ACE only. Slave CRREADY signal. Indicates that the interconnect is ready to receive AW channel                         |
| CRRESP   | ADDR_WIDTH               | Output | Input  | ACE only. Snoop<br>Response                                                                                            |
| CRVALID  | 1                        | Output | Input  | ACE only. CR valid                                                                                                     |
| CDREADY  | 1                        | Input  | Output | ACE only. Slave<br>CDREADY signal.<br>Indicates that the<br>Slave is ready to<br>receive AW channel                    |
| CDDATA   | ADDR_WIDTH               | Output | Input  | ACE only. Snoop data                                                                                                   |
| CDVALID  | 1                        | Output | Input  | ACE only. CD valid                                                                                                     |
| RACK     | 1                        | Output | Input  | ACE only. Read<br>acknowledge from<br>Master                                                                           |

**TABLE 1** ZeBu AMBA Master Transactor Signal List

| WACK           | 1  | Output | Input | ACE only. Write<br>acknowledge from<br>Master                   |
|----------------|----|--------|-------|-----------------------------------------------------------------|
| xtor_info_port | 32 | Output | NA    | Transactor info port for master,this port is used for debugging |

The following table lists the signals for the xtor\_amba\_slave\_svs Transactor:

 TABLE 2
 ZeBu xtor\_amba\_slave\_svs
 Transactor Signal List

| Symbol                                                               | Size in<br>bits                         | Transa<br>ctor<br>Type | DUT<br>Type        | Description                                                                            |
|----------------------------------------------------------------------|-----------------------------------------|------------------------|--------------------|----------------------------------------------------------------------------------------|
| ACLK                                                                 | 1                                       | Input                  | Output or<br>Input | AXI clock                                                                              |
| ARESETN                                                              | 1                                       | Input                  | Output             | AXI reset signal driven by DUT                                                         |
| AWADDR                                                               | ADDR_WI<br>DTH                          | Input                  | Output             | AW address                                                                             |
| AWVALID                                                              | 1                                       | Input                  | Output             | AW valid                                                                               |
| AWID, AWLEN,<br>AWSIZE,<br>AWBURST,<br>AWLOCK,<br>AWVACHE,<br>AWPROT | ID_WIDT<br>H,BLEN_<br>WIDTH,3,<br>2,4,3 | Input                  | Output             | AW control signals:                                                                    |
| AWREADY                                                              | 1                                       | Output                 | Input              | Slave AWREADY signal.<br>Indicates that the<br>Slave is ready to receive AW<br>channel |
| ARADDR                                                               | ADDR_WI<br>DTH                          | Input                  | Output             | AR address                                                                             |

**TABLE 2** ZeBu xtor\_amba\_slave\_svs Transactor Signal List

| Symbol                                                               | Size in<br>bits                         | Transa<br>ctor<br>Type | DUT<br>Type | Description                                                                            |
|----------------------------------------------------------------------|-----------------------------------------|------------------------|-------------|----------------------------------------------------------------------------------------|
| ARVALID                                                              | 1                                       | Input                  | Output      | AR valid                                                                               |
| ARID, ARLEN,<br>ARSIZE,<br>ARBURST,<br>ARLOCK,<br>ARVACHE,<br>ARPROT | ID_WIDT<br>H,BLEN_<br>WIDTH,3,<br>2,4,3 | Input                  | Output      | AR control signals:                                                                    |
| ARREADY                                                              | 1                                       | Output                 | Input       | Slave ARREADY signal.<br>Indicates that the<br>Slave is ready to receive AR<br>channel |
| WDATA                                                                | DATA_WI<br>DTH                          | Input                  | Output      | Data to write                                                                          |
| WID                                                                  | ID_WIDT<br>H                            | Input                  | Output      | AXI3 only. ID value                                                                    |
| WSTRB                                                                | DATA_WI<br>DTH/8                        | Input                  | Output      | Byte-lane of the data to write                                                         |
| WVALID                                                               | 1                                       | Input                  | Output      | W valid                                                                                |
| WLAST                                                                | 1                                       | Input                  | Output      | Indicates last data of a burst                                                         |
| WREADY                                                               | 1                                       | Output                 | Input       | Indicates that the Slave is ready to receive data                                      |
| BRESP                                                                | 2                                       | Output                 | Input       | Response from the Slave                                                                |
| BID                                                                  | ID_WIDT<br>H                            | Output                 | Input       | ID value of the response                                                               |
| BVALID                                                               | 1                                       | Output                 | Input       | W valid                                                                                |
| BREADY                                                               | 1                                       | Input                  | Output      | Master indicates if ready to get response                                              |
| RDATA                                                                | DATA_WI<br>DTH                          | Output                 | Input       | Read data                                                                              |

| TABLE 2 | ZeBu xtor | amba | slave | SVS | Transactor | Signal | List |
|---------|-----------|------|-------|-----|------------|--------|------|
|---------|-----------|------|-------|-----|------------|--------|------|

| Symbol                  | Size in<br>bits | Transa<br>ctor<br>Type | DUT<br>Type | Description                                                     |
|-------------------------|-----------------|------------------------|-------------|-----------------------------------------------------------------|
| RID                     | ID_WIDT<br>H    | Output                 | Input       | ID value of the response                                        |
| RRESP                   | 2               | Output                 | Input       | Response from the Slave                                         |
| RVALID                  | 1               | Output                 | Input       | R valid                                                         |
| RLAST                   | 1               | Output                 | Input       | Indicates last data of a burst                                  |
| AWUSER,ARUS<br>ER,WUSER | USER_WI<br>DTH  | Input                  | Output      | AXI4 only. User signal for AW, AR & W channel respectively.     |
| BUSER, RUSER            | USER_WI<br>DTH  | Output                 | Input       | AXI4 only. User signal for B & R channel respectively           |
| xtor_info_port          | 32              | Output                 | NA          | Transactor info port for slave ,this port is used for debugging |

#### 3.5.2 AXI Master/Slave Driver Parameters

The following table lists the parameters for the AXI Master/Slave Driver:

**TABLE 3** ZeBu AMBA Master Transactor Driver Parameters

| Driver Parameter | Allowed values             | Scope | Description                    |
|------------------|----------------------------|-------|--------------------------------|
| DATA_WIDTH       | 32,64,128,256,512,<br>1024 | All   | Width of WDATA/RDATA           |
| ADDR_WIDTH       | 32,64                      | All   | Width of AWADDR/ARADDR         |
| ID_WIDTH         | 4,8,16                     | All   | Width of ARID,AWID,WID,BID,RID |
| WSTRB_WIDTH      | 4,8,16,32,64,128           | All   | Width of WSTRB                 |

| <b>TABLE 3</b> ZeBu AMBA Master Tran | isactor Driver Parameters |
|--------------------------------------|---------------------------|
|--------------------------------------|---------------------------|

| BLEN_WIDTH               | 4,8                        | All                         | Width of AWLEN/ARLEN                                                      |
|--------------------------|----------------------------|-----------------------------|---------------------------------------------------------------------------|
| AXI_INTERLEAVE_D<br>EPTH | 1,2,4,8,16                 | AXI3<br>Master<br>All Slave | Depth of Write Data<br>Interleaving<br>Depth of Read Data<br>Interleaving |
| SNOOP_ADDR_WIDT          | 32,64                      | ACE<br>Master               | Width of ACADDR                                                           |
| SNOOP_DATA_WIDT          | 32,64,128,256,512,<br>1024 | ACE<br>Master               | Width of CDDATA                                                           |
| XTOR_DEBUG_WIDT          | 32                         | All                         | Width of xtor_info_port                                                   |

### 3.5.3 Connecting the signals to the Design

Here is a typical Verilog example showing how to connect an AMBA Master transactor to a xtor\_amba\_slave\_svs transactor. Any of these transactors can be replaced by a DUT:

```
module hw top();
// AXI Bus Signals
// Write Data Channel
wire [DATA WIDTH-1:0]
                         AXI WDATA;
wire [ID WIDTH-1:0]
                         AXI WID;
wire [WSTRB WIDTH-1:0] AXI WSTRB;
wire
                          AXI WLAST;
wire
                          AXI WVALID;
wire
                          AXI WREADY;
// Write Addr Channel
wire [ADDR WIDTH-1:0]
                         AXI AWADDR;
wire [ID WIDTH-1:0]
                         AXI AWID;
wire [3:0]
                          AXI AWLEN;
```

```
wire [2:0]
                          AXI AWSIZE;
wire [2:0]
                          AXI AWPROT;
wire [1:0]
                          AXI AWBURST;
wire [1:0]
                          AXI AWLOCK;
wire [3:0]
                           AXI AWCACHE;
wire
                           AXI AWVALID;
wire
                           AXI AWREADY;
// Write Resp channel
wire [ID_WIDTH-1:0]
                          AXI BID;
wire [1:0]
                          AXI BRESP;
wire
                           AXI BVALID;
wire
                           AXI BREADY;
// Read Addr Channel
wire [ADDR WIDTH-1:0]
                        AXI ARADDR;
wire [ID WIDTH-1:0]
                         AXI ARID;
wire [3:0]
                          AXI ARLEN;
wire [2:0]
                          AXI ARSIZE;
wire [2:0]
                           AXI ARPROT;
wire [1:0]
                          AXI ARBURST;
wire [1:0]
                           AXI ARLOCK;
wire [3:0]
                           AXI ARCACHE;
wire
                           AXI ARVALID;
wire
                           AXI ARREADY;
// Read Resp Channel
wire [DATA WIDTH-1:0]
                         AXI RDATA;
wire [ID WIDTH-1:0]
                          AXI RID;
wire [1:0]
                           AXI RRESP;
wire
                           AXI RLAST;
wire
                           AXI RVALID;
wire
                           AXI RREADY;
```

```
// Clock and reset handling
rea
                          reset;
    wire
                          clk local;
    wire
                          rst local;
    wire
                          resetcounter;
   reg [15:0]
                          resetcnt;
    zceiClockPort zceiClockPort clk i (
        .cclock(clk_local),
       .cresetn(rst local)
      );
    assign resetcounter = ~ rst local;
    always@ (posedge clk local or posedge resetcounter)
    begin
        if(resetcounter) begin
            resetcnt <= 16'h0000;
            reset <= 1'b0;
        end
        else if (resetcnt[6] == 1'b1) begin
           reset <= 1'b1;
        end
        else
        begin
            resetcnt <= resetcnt + 1;
            reset <= 1'b0;
        end
    end
bit [XTOR DEBUG WIDTH MASTER-1 :0] xtor info master;
bit [XTOR DEBUG WIDTH SLAVE-1:0] xtor info slave;
xtor amba master axi3 svs #( .DATA WIDTH (DATA WIDTH),
```

```
.ADDR WIDTH (ADDR WIDTH),
 .ID WIDTH
              (ID WIDTH),
 .WSTRB WIDTH(WSTRB WIDTH),
 .BLEN WIDTH (BLEN WIDTH),
 .AXI INTERLEAVE DEPTH(AXI INTERLEAVE DEPTH),
.XTOR DEBUG WIDTH MASTER(XTOR DEBUG WIDTH MASTER))
            master node i (
            .ACLK(clk local),
            .ARESETn (reset),
           .WDATA(AXI WDATA),
            .WSTRB(AXI WSTRB),
           .WLAST(AXI WLAST),
            .WVALID(AXI WVALID),
            .WID(AXI WID),
            .WREADY (AXI WREADY),
            .AWADDR (AXI AWADDR),
            .AWID(AXI AWID),
            .AWLEN(AXI AWLEN),
            .AWSIZE (AXI AWSIZE),
            .AWPROT(AXI AWPROT),
           .AWBURST(AXI AWBURST),
            .AWLOCK (AXI AWLOCK),
            .AWCACHE (AXI AWCACHE),
            .AWVALID(AXI_AWVALID),
            .AWREADY (AXI AWREADY),
            .BID(AXI BID),
            .BRESP(AXI BRESP),
            .BVALID(AXI BVALID),
           .BREADY (AXI BREADY),
            .ARADDR (AXI ARADDR),
           .ARID(AXI ARID),
           .ARLEN(AXI ARLEN),
```

```
.ARSIZE (AXI ARSIZE),
                                    .ARPROT (AXI ARPROT),
                                    .ARBURST(AXI ARBURST),
                                    .ARLOCK (AXI ARLOCK),
                                    .ARCACHE(AXI ARCACHE),
                                    .ARVALID(AXI ARVALID),
                                    .ARREADY (AXI ARREADY),
                                    .RDATA(AXI RDATA),
                                    .RID(AXI RID),
                                    .RRESP(AXI RRESP),
                                    .RLAST(AXI RLAST),
                                    .RVALID(AXI RVALID),
                                    .RREADY (AXI RREADY),
                                    .xtor info port(xtor info master)
                               );
xtor amba slave axi3 svs #( .DATA WIDTH (DATA WIDTH),
                         .ADDR WIDTH (ADDR WIDTH),
                         .ID WIDTH
                                      (ID WIDTH),
                         .WSTRB WIDTH(WSTRB WIDTH),
                         //.BLEN WIDTH (BLEN WIDTH),
                         .AXI INTERLEAVE DEPTH(AXI INTERLEAVE DEPTH),
                         .XTOR DEBUG WIDTH SLAVE(XTOR DEBUG WIDTH SLAVE))
                                     slave node i (
                                    .ACLK(clk local),
                                    .ARESETn (reset),
                                    .WDATA(AXI WDATA),
                                    .WSTRB(AXI WSTRB),
                                    .WLAST(AXI WLAST),
                                    .WVALID(AXI WVALID),
                                    .WID(AXI WID),
                                    .WREADY (AXI WREADY),
```

```
.AWADDR (AXI AWADDR),
.AWID(AXI AWID),
.AWLEN(AXI AWLEN),
.AWSIZE (AXI AWSIZE),
.AWPROT(AXI AWPROT),
.AWBURST(AXI AWBURST),
.AWLOCK (AXI AWLOCK),
.AWCACHE (AXI AWCACHE),
.AWVALID(AXI AWVALID),
.AWREADY (AXI AWREADY),
.BID(AXI BID),
.BRESP(AXI BRESP),
.BVALID (AXI BVALID),
.BREADY (AXI BREADY),
.ARADDR (AXI ARADDR),
.ARID(AXI ARID),
.ARLEN(AXI ARLEN),
.ARSIZE(AXI ARSIZE),
.ARPROT(AXI ARPROT),
.ARBURST(AXI ARBURST),
.ARLOCK (AXI ARLOCK),
.ARCACHE (AXI ARCACHE),
.ARVALID(AXI ARVALID),
.ARREADY (AXI ARREADY),
.RDATA(AXI RDATA),
.RID(AXI RID),
.RRESP(AXI RRESP),
.RLAST(AXI RLAST),
.RVALID(AXI RVALID),
.RREADY (AXI RREADY),
.xtor info port(xtor info slave)
```

);

| ZeBu AMBA | Interface | Description |
|-----------|-----------|-------------|
|-----------|-----------|-------------|

endmodule

ZeBu AMBA Interface Description

# 4 Software Interface

The ZeBu AMBA transactor provides C++ API's. They are included among the header files located in \$ZEBU IP ROOT/include.

The following table describes the header files for the ZeBu AMBA API:

**TABLE 4** Header Files for ZeBu AMBA transactors

| Header Files             | Description                                                              |
|--------------------------|--------------------------------------------------------------------------|
| xtor_amba_defines_svs.hh | Contains C++ enumerations, structs and defines used in AMBA transactors. |
| xtor_amba_master_svs.hh  | Contains C++ API's that are used for xtor_amba_master_svs_svs.           |
| xtor_amba_slave_svs.hh   | Contains C++ API's that are used for xtor_amba_slave_svs.                |

#### This section explains the following topics:

- ZeBu AMBA Master Classes
- ZeBu AMBA Slave Classes
- ZeBu AMBA AXIData Class
- ZeBu AMBA AXIResp Class
- ZeBu AMBA xtor\_ace\_cache Class
- ZeBu AMBA xtor\_ace\_cache\_line Class
- Enumerations and Structures
- Transactor Connection and Initialization
- Creating AMBA Bus Transactions

#### 4.1 ZeBu AMBA Master Classes

You can configure and transmit/receive on the AMBA bus using the following methods. The class objects are contained in the XTOR\_AMBA\_DEFINES\_SVS namespace that is automatically invoked through the xtor\_amba\_master\_svs.hh and xtor\_amba\_slave\_svs.hh file. Therefore, there is no need to declare this namespace in your testbench.

The following table lists the APIs for AMBA Master:

TABLE 5 AMBA Master API List

| Function                                                                                               | Description                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ~xtor_amba_master_svs ()                                                                               | Destructor of the transactor.                                                                                                                                                                                                                                                                                                               |
| static<br>xtor_amba_master_svs*<br>getInstance(const char*<br>hdl_path,<br>svt_c_runtime_cfg* runtime) | Get the AMBA Master transactor instance for transactor located at the specified path in the hardware platform. It is created using the specified runtime configuration. <b>Parameters:</b> hdl_path: Full HDL path of transactor HW instance runtime: Runtime environment descriptor <b>Returns:</b> Instance of the amba master transactor |
| bool setParam (XtorParam param, uint32_t val)                                                          | Set transactor parameters to a specified value  Parameters: param Name of parameter to be set. val value that is to be assigned to above parameter.  Returns  true: successful, false: failure                                                                                                                                              |
| bool getParam (XtorParam<br>param, uint32_t &val)                                                      | get value of transactor parameter  Parameters: param: name of parameter whose value is required. val: reference to uint32_t that will be updated with required value  Returns  true: successful, false: failure                                                                                                                             |
| bool runUntilReset ()                                                                                  | Blocking call to wait for transactor to come out of reset. <b>Returns</b> true: successful  false: failure                                                                                                                                                                                                                                  |

**TABLE 5** AMBA Master API List

| Function                                                 | Description                                                                                                                                                                                                                          |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool runClk (uint32_t<br>num_clock)                      | Run controlled clock cycles for defined numCycles.  Parameters: numCycles: Number of Xtor clock cycle without activity allowed.  Returns true if ok false if error                                                                   |
| bool setDebugLevel (uint8_t level)                       | Set the verbosity of the display messages to be displayed runtime.  Parameters: level: Verbosity of the messages 4 - Full 3 - High 2 - Medium 1 - Low 0 - NONE Returns true:successful false: failure                                |
| bool setDebugFile (FILE<br>*file_name, int file_control) | Controls the log files to be used for dumping debug messages.  Parameters: file_name: file pointer file_control: Control of File 0 - Create a new file 1 - Append to file 2 - Close the file Returns true: successful false: failure |
| void enableTxnDump (bool enable)                         | Enable transaction dumping on terminal on successful Txn completion.  Parameters: enable: 1: enable dumping 0: disable dumping                                                                                                       |

TABLE 5 AMBA Master API List

| Function                                                                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>void registerBrespCB( void(*BrespCB)(void *ctxt, AXIResp &amp;bresp), void* context = NULL)</pre>                          | Callback for reception of Write Response.  Parameters:  ctxt: pointer to the transactor class object, if the context argument is not set. Else, set to context specified using the context parameter.  bresp: reference to AXIResp class that contains BID, BRESP & BUSER  context: Reference to context that you can set (optional). Will be returned in the ctxt if set.                                          |
| <pre>void registerRrespCB( void(*RrespCB)(void *ctxt, const AXIData&amp; data, AXIResp &amp;rresp), void* context = NULL)</pre> | Callback for reception of Read Response.  Parameters:  ctxt: Pointer to xtor class object if "context" argument is not set. Else, set to "context" provided.  data: reference to AXIData class object holding data received for Read.  rresp: reference to AXIResp class that contains RID, RRESP, and RUSER.  context: Reference to context that you can set (optional). Will be returned in the ctxt as is if set |
| <pre>void registerACreqCB( void(*ACreqCB)(void *ctxt, uint64_t acaddr, int snoop, int prot), void* context = NULL)</pre>        | Callback for reception of Snoop request.  Parameters:  ctxt: Pointer to transactor class object if context argument is not set. Else, set to "context" provided  acaddr: ACADDR received with snoop request.  snoop: ACSNOOP received with snoop request.  prot: ACPROT received with snoop request.  context: Reference to context that you can set (optional). Will be returned in the ctxt if set.               |
| void AutoSnoopResponse ()                                                                                                       | Handles snoop response, can be used only when USE_C_CACHE parameter is set high.                                                                                                                                                                                                                                                                                                                                    |

**TABLE 5** AMBA Master API List

| Function                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| int wrTxnNB (AXIChanInfo<br>addr, AXIData *data)                  | API to send write transaction in non-blocking manner.  Parameters: addr: Address struct for write transaction, refer to xtor_amba_defines_svs.hh for struct definition. data: AXIData class pointer holding data to be sent for Write transaction.  Returns:  O, if transaction was sent  non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.                                                                                                                                                      |
| int rdTxnNB (AXIChanInfo<br>addr)                                 | API to send read transaction in non-blocking manner,response is received by callback.  Parameters: addr: Address struct for read transaction. See xtor_amba_defines_svs.hh for struct definition.  Returns:  O, if transaction was sent non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.                                                                                                                                                                                                        |
| int wrTxn (AXIChanInfo addr,<br>AXIData *data, AXIResp<br>*bresp) | <ul> <li>API to send write transaction in a blocking manner.</li> <li>Parameters:</li> <li>addr: Address struct for write transaction. See xtor_amba_defines_svs.hh for struct definition.</li> <li>data: AXIData class pointer holding data to be sent for Write transaction.</li> <li>bresp: response received. See xtor_amba_defines_svs.hh for class definition.</li> <li>Returns:</li> <li>0, if transaction was sent</li> <li>non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.</li> </ul> |

TABLE 5 AMBA Master API List

| Function                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| int rdTxn (AXIChanInfo addr,<br>AXIData *rdata, AXIResp<br>*rresp) | API to send read transaction in blocking manner.  Parameters:  addr: Address struct for read transaction, refer to xtor_amba_defines_svs.hh for struct definition data: data received, AXIData class pointer holding data received for Write transaction  resp: response received, refer to xtor_amba_defines_svs.hh for enum definition.  Returns:  • 0, if transaction was sent  • non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout. |
| int sendWrAddr (AXIChanInfo<br>addr)                               | Phase API to send write address transaction in non-blocking manner, response is received by callback.  Parameters: addr: Address struct for write transaction, refer to xtor_amba_defines_svs.hh for struct definition.  Returns:  O, if transaction was sent non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.                                                                                                                        |
| int sendWrData (AXIData<br>*data)                                  | API to send write data transaction in non-blocking manner,response is received by callback.  Parameters: data: AXIData class pointer holding data,burst_length & id to be sent for Write transaction.  Returns:  0, if transaction was sent non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.                                                                                                                                          |

**TABLE 5** AMBA Master API List

| Function                                  | Description                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| int sendRdAddr (AXIChanInfo<br>addr)      | API to send read transaction in non-blocking manner, response is received by callback.  Parameters:  addr: Address struct for read transaction, refer to xtor_amba_defines_svs.hh for struct definition.  Returns:  0, if transaction was sent  non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout. |
| void driveRready (bool<br>value)          | API to drive ready signal for Read Response Channel. <b>Parameters</b> : value true: drive RREADY to high, 0: drive RREADY to low.                                                                                                                                                                                                               |
| void driveBready (bool<br>value)          | API to drive ready signal for Write Response Channel.  Parameters:  value true: drive BREADY to high, 0: drive BREADY to low                                                                                                                                                                                                                     |
| int sendSnpResp<br>(ACESnpResp snoopresp) | API to drive CRRESP (snoop response).  Parameters snoopresp structure containing values to drive CRRESP.  Returns:  0, if transaction was sent non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.                                                                                                  |
| int sendSnpData (AXIData<br>*snoopdata)   | API to drive CDDATA (snoop data).  Parameters: value true: drive BREADY to high, 0: drive BREADY to low.  Returns:  0, if transaction was sent non-zero integer, if transaction was not sent due to some reason. See warning printed on stdout.                                                                                                  |

### 4.2 ZeBu AMBA Slave Classes

The following table lists the APIs for AMBA Slave:

TABLE 6 AMBA Slave API List

| Function                                                                                           | Description                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ~xtor_amba_slave_svs ()                                                                            | Destructor of the transactor.                                                                                                                                                                                                                                                                                                          |
| static xtor_amba_slave_svs*<br>getInstance(const char*<br>hdl_path,<br>svt_c_runtime_cfg* runtime) | Get the xtor_amba_slave_svs transactor instance for transactor located at the specified path in the hardware platform. It is created using the specified runtime configuration.  Parameters: hdl_path: Full HDL path of transactor HW instance runtime: Runtime environment descriptor  Returns: Instance of the amba slave transactor |
| bool setParam (XtorParam<br>param, uint32_t val)                                                   | Set transactor parameters to a specified value  Parameters:  param: Name of parameter to be set.  val value that is to be assigned to above parameter.  Returns  true: successful, false: failure                                                                                                                                      |
| bool getParam (XtorParam<br>param, uint32_t &val)                                                  | get value of transactor parameter  Parameters:  param: name of parameter whose value is required.  val: reference to uint32_t that will be updated with required value  Returns  true: successful, false: failure                                                                                                                      |
| bool runUntilReset ()                                                                              | Blocking call to wait for transactor to come out of reset.  Returns true: successful false: failure                                                                                                                                                                                                                                    |

TABLE 6 AMBA Slave API List

| Function                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool runClk (uint32_t<br>num_clock)                                                                        | Run controlled clock cycles for defined numCycles.  Parameters: numCycles: Number of Xtor clock cycle without activity allowed.  Returns true if ok false if error                                                                                                                                                                                        |
| bool setDebugLevel (uint8_t level)                                                                         | Set the verbosity of the display messages to be displayed runtime.  Parameters: level: Verbosity of the messages 4 - Full 3 - High 2 - Medium 1 - Low 0 - NONE Returns true:successful false: failure                                                                                                                                                     |
| bool setDebugFile (FILE<br>*file_name, int file_control)                                                   | Controls the log files to be used for dumping debug messages.  Parameters: file_name: file pointer file_control: Control of File 0 - Create a new file 1 - Append to file 2 - Close the file Returns true: successful false: failure                                                                                                                      |
| <pre>void registerReadAddrCB( void(*ReadAddrCB)(void* ctxt,AXIChanInfo addr ), void* context = NULL)</pre> | Callback for reception of Read request.  Parameters:  ctxt: Pointer to xtor class object if "context" argument is not set. Otherwise set to "context" provided.  addr: channel info received. See xtor_amba_defines_svs.hh for struct definition.  context: Reference to context that user can set (optional). Will be returned in the ctxt as is if set. |

TABLE 6 AMBA Slave API List

| Function                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>void registerWriteTxnCB( void(*WriteTxnCB)(void* ctxt,AXIChanInfo addr, AXIData* data), void* context = NULL)</pre> | Callback for reception of Write Data request.  Parameters:  ctxt: Pointer to xtor class object if context argument is not set. Otherwise set to context provided.  addr: Channel info received. See xtor_amba_defines_svs.hh for enum definition.  data: AXIData holding data received for Write transaction.  context: Reference to context that you can set (optional). Will be returned in the ctxt as is if set |
| <pre>void registerRstAssertCB( void(*rstAssertCB)(void *ctxt), void* context = NULL)</pre>                               | <ul> <li>Callback for reception of reset assertion Parameters:</li> <li>ctxt: pointer to xtor class object if context argument is not set. Otherwise set to context provided.</li> <li>context: Reference to context that you can set (optional). The value of this argument is returned in ctxt, if set.</li> </ul>                                                                                                |
| <pre>void registerRstDeAssertCB( void(*rstDeAssertCB)(void *ctxt), void* context = NULL)</pre>                           | <ul> <li>Callback for reception of reset deassertion.</li> <li>ctxt: Pointer to xtor class object, if "context" argument is not set. Else, use the value specified using the context argument.</li> <li>context: Reference to context that user can set (optional). The value of this argument is returned in ctxt, if set.</li> </ul>                                                                              |
| bool sendWriteResponse ()                                                                                                | API to send write response, sends the responses that were recorded in WriteTxnCB, Responses are sent in First in First out manner.  Returns  True: if response was sent  False: if no response was stored in queue or hardware FIFO is full                                                                                                                                                                         |
| bool sendReadResponse ()                                                                                                 | API to send Read response, sends the responses that were recorded in ReadReqCB, Responses will be sent in First in First out manner.  Returns  True: if response was sent False: if no response was stored in queue or hardware FIFO is full                                                                                                                                                                        |

TABLE 6 AMBA Slave API List

| Function                  | Description                                                                                                                                                                                                                                                                                                                                            |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool sendResponse ()      | API to send Read & Write responses, sends the responses that were recorded in ReadReqCB/WriteTxnCB, Responses will be sent in First in First out manner. Needs to be called outside of ReadReqCB/WriteTxnCB, preferably in a separate thread.  Returns  True: if response was sent False: if no response was stored in queue or hardware FIFO is full. |
| driveARready (bool value) | API to drive ready signal for Read Address Channel.  Parameters: value: true: drive ARREADY to high, 0: drive ARREADY to low                                                                                                                                                                                                                           |
| driveAWready (bool value) | API to drive ready signal for Write Address Channel.  Parameters: value: true: drive AWREADY to high 0: drive AWREADY to low                                                                                                                                                                                                                           |
| driveWready (bool value)  | API to drive ready signal for Write Data Channel.  Parameters: value: true: drive WREADY to high 0: drive WREADY to low                                                                                                                                                                                                                                |
| printStats ()             | API to print statistics of transactions.                                                                                                                                                                                                                                                                                                               |

TABLE 6 AMBA Slave API List

| Function                                              | Description                                                                                                                                                                                                                                     |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| storeWriteResponse (AXIResp<br>*B_resp)               | API to store Write responses in the software FIFO, to be sent later by calling sendWriteResponse API. Responses are sent in First in First out manner.  Parameters: B_resp: write response to store  Returns  true if successful                |
| storeReadResponse (AXIResp<br>*R_resp, AXIData *data) | API to store Read responses in software FIFO, to be sent later by calling sendReadResponse API. Responses are sent in First in First out manner.  Parameters: R_resp:read response to store data: axidata to store  Returns  true if successful |

# 4.3 ZeBu AMBA AXIData Class

The following table lists the APIs for the AXIData class:

TABLE 7 AXIData Class API List

| Function                                                                    | Description                                                                                                                                                                                        |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uint32_t GetLengthByte () const                                             | Function returning the data size in byte.  Returns size in bytes                                                                                                                                   |
| void SetId (uint32_t id)                                                    | Function Set the id.  Parameters: id value of id to be set.                                                                                                                                        |
| uint32_t GetId ()                                                           | Function returning the id.  Returns  size in bytes                                                                                                                                                 |
| void SetBurstLength<br>(uint32_t len)                                       | Function Set the BurstLength.                                                                                                                                                                      |
| uint32_t GetBurstLength ()                                                  | Function Set the BurstLength.  Parameters:  len value of BurstLength to be set                                                                                                                     |
| uint32_t GetLengthWord ()                                                   | Function returning the data size in 32bits word. <b>Returns</b> size in words                                                                                                                      |
| bool FillByte (const uint8_t<br>byte, const axiBE_t<br>be=AXI_BYTE_ENABLED) | Function filling AXIData with dataBlock.  Parameters: byte the data to fill in byte be byte enable value, default is AXI_BYTE_ENABLED  Returns true if ok false if axiData maximum size is reached |

TABLE 7 AXIData Class API List

| Function                                                                                              | Description                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool FillByteArray (const<br>uint8_t *dataBlock, uint32_t<br>numBytes, const axiBE_t<br>*be=0)        | Function filling AXIData with dataBlock.  Parameters: dataBlock: the data to fill in byte numBytes: Number of bytes to fill be array representing byte enable for each byte of dataBlock  Returns true if ok false if axiData maximum size is reached |
| bool FillByteAtIndex (const<br>uint8_t byte, uint32_t index,<br>const axiBE_t<br>be=AXI_BYTE_ENABLED) | Function filling AXIData with dataBlock.  Parameters byte: the data to fill in byte index: index of the data byte be: array giving byte enable values  Returns true if ok, false if axiData maximum size is reached                                   |
| bool FillWord32 (const<br>uint32_t word, const axiBE_t<br>*be=0)                                      | Function filling AXIData with dataBlock with a 32 bits word.  Parameters  word: the data to fill be: array representing byte enable for each byte of the 32bits word  Returns  true if ok, false if axiData maximum size is reached                   |
| bool FillWord64 (const<br>uint64_t word, const axiBE_t<br>*be=0)                                      | Function filling AXIData with dataBlock with 64 bits word.  Parameters word: the data to fill be: array representing byte enable for each byte of the 64bits word  Returns true if ok, false if axiData maximum size is reached                       |

TABLE 7 AXIData Class API List

| Function                                                                                         | Description                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool FillWord32Array (const<br>uint32_t *dataBlock, uint32_t<br>numWord, const axiBE_t<br>*be=0) | Function filling AXIData with dataBlock.  Parameters dataBlock: the data to fill in word numWord: number of 32bits word to fill from the array be: array representing byte enable for each byte of dataBlock  Returns true if ok, false if axiData maximum size is reached  |
| bool FillWord64Array (const<br>uint64_t *dataBlock, uint32_t<br>numWord, const axiBE_t<br>*be=0) | Function filling AXIData with dataBlock.  Parameters  dataBlock: the data to fill in word numWord number of 64bits word to fill from the array be: array representing byte enable for each byte of dataBlock  Returns  true if ok, false if axiData maximum size is reached |
| bool FillWord32AtIndex<br>(const uint32_t dataWord,<br>uint32_t index, const axiBE_t<br>*be=0)   | Function filling AXIData with dataBlock.  Parameters dataWord: the data to fill in byte index: index of the 32bits data word be: array representing byte enable for each byte of the 32bits word  Returns true if ok, false if axiData maximum size is reached.             |

TABLE 7 AXIData Class API List

| Function                                                                                       | Description                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool FillWord64AtIndex<br>(const uint64_t dataWord,<br>uint32_t index, const axiBE_t<br>*be=0) | Function filling AXIData with dataBlock.  Parameters  dataWord: the data to fill in byte index: index of the 64bits data word be: array representing byte enable for each byte of the 64bits word  Returns  true if ok, false if axiData maximum size is reached |
| uint32_t GetBeat (uint32_t<br>sizeBytes) const                                                 | Function returning the number of AXI bus beat needed to transfer this axi data if data is placed at an AXI address boundary.  Parameters: sizeBytes: Number of databytes per chunk  Returns  Number of AXI burst beat                                            |
| uint32_t GetBeatFromAddr<br>(axi_addr_t addr, uint32_t<br>sizeBytes) const                     | Function returning the number of AXI bus beat needed to transfer this axi data if data is placed at the given address.  Parameters: addr: address from which data is written/read sizeBytes: Number of databytes per chunk Returns:Number of AXI burst beat      |
| uint8_t IndexByte (uint32_t index) const                                                       | Function returning the byte at the specified index.  Parameters: index: index on the data block  Returns byte pointer on the data block                                                                                                                          |

TABLE 7 AXIData Class API List

| Function                                                               | Description                                                                                                                                                                                      |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uint8_t * GetDataPt (int32_t index=-1) const                           | Function returning a pointer to the data at specified index.  Parameters: index: index on the data block, if -1, return: pointer at current index  Returns  byte pointer on the data block       |
| uint32_t IndexWord32<br>(uint32_t index) const                         | Function returning the value at the specified index.  Parameters: index: index of the 32bits data word Returns word pointer on the data block                                                    |
| uint64_t IndexWord64<br>(uint32_t index) const                         | Function returning the value at the specified index.  Parameters: index: index of the 64bits data word Returns word pointer on the data block                                                    |
| axiBE_t IndexByteValue<br>(uint32_t index, uint8_t<br>&busvalue) const | Function returning the byte at the specified index.  Parameters index: index on the data block busvalue: the byte value at the specified index  Returns byte enable value at the specified index |

TABLE 7 AXIData Class API List

| Function                                                                               | Description                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| axiBE_t * IndexWordValue32<br>(uint32_t index, uint32_t<br>&busvalue) const            | Function returning the value at the specified index.  Parameters: index: index of the 32bits data word busvalue: the 32bits value at the specified index  Returns pointer to a byte enable array representing byte enables for the 32bits word |
| axiBE_t * IndexWordValue64<br>(uint32_t index, uint64_t<br>&busvalue) const            | Function returning the value at the specified index.                                                                                                                                                                                           |
| axiBE_t ByteEnableIndex<br>(uint32_t index) const                                      | Function returning the value of the byte enable at the specified index.                                                                                                                                                                        |
| const axiBE_t *<br>ByteEnableArray () const                                            | Function returning a pointer to the byte enable array.                                                                                                                                                                                         |
| void Clear ()                                                                          | Function clearing the AXI data content.                                                                                                                                                                                                        |
| void Dump (uint32_t<br>sizeBytes=4) const                                              | Function printing data.                                                                                                                                                                                                                        |
| void DumpAtAddr<br>(axi_addr_t addr, uint32_t<br>sizeBytes=4) const                    | Function printing data if placed at the specified address.                                                                                                                                                                                     |
| bool FillByteUser (const uint8_t byte)                                                 | Function filling AXIData with dataBlockUser.                                                                                                                                                                                                   |
| uint8_t IndexByteUser<br>(uint32_t index) const                                        | Function returning the USER byte at the specified index.                                                                                                                                                                                       |
| uint32_t GetNumBytesUser                                                               | Function returning number of bytes in USER data.                                                                                                                                                                                               |
| static void<br>DumpDataBlockByte (const<br>uint8_t *dataBlock, const<br>uint32_t size) | Function printing data as bytes.                                                                                                                                                                                                               |

TABLE 7 AXIData Class API List

| Function                                                                             | Description                                                |
|--------------------------------------------------------------------------------------|------------------------------------------------------------|
| static void DumpDataBlockWord (const uint32_t *dataBlock, const uint32_t size)       | Function printing data as bytes.                           |
| static void DumpDataBlockByteIndex (const uint8_t *dataBlock, const uint32_t index)  | Function printing data if placed at the specified address. |
| static void DumpDataBlockWordIndex (const uint32_t *dataBlock, const uint32_t index) | Function printing data if placed at the specified address. |

# 4.4 ZeBu AMBA AXIResp Class

The following table lists the APIs for the AXIResp class:

**TABLE 8** AXIResp class

| Function                                             | Description                                                                                                                                        |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| void SetId (axi_id_t id)                             | Function used to set RID.  Parameters: id: ID to set                                                                                               |
| axi_id_t GetId ()                                    | Function returning RID. Returns: RID                                                                                                               |
| void SetACEResp (bool isshared, bool passdirty)      | Function used to set ACEResp.  Parameters: isshared ACEResp IsShared to set. passdirty ACEResp PassDirty to set.                                   |
| void GetACEResp (bool<br>&isshared, bool &passdirty) | Function to get ACEResp.  Parameters: isshared: bool pointer to get ACEResp IsShared passdirty: bool pointer to get ACEResp PassDirty Returns:void |
| bool AddResp (enAXIResp resp)                        | Function adding an element in the array of AXI RRESP.  Parameters: resp: the AXI RRESP to add Returns:true if ok, else false                       |
| bool FillByteUser (const uint8_t byte)               | Function filling AXIData with dataBlockUser.  Parameters: byte: the data to fill in byte Returns:true if ok, false if maximum size is reached.     |
| uint32_t GetNumBytesUser<br>() const                 | Function returning the number of USER data bytes in the array. <b>Returns</b> :number of element                                                   |

**TABLE 8** AXIResp class

| Function                                  | Description                                                                                                                                   |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| uint32_t GetNumResp () const              | Function returning the number of RRESP element in the array. Returns:number of element                                                        |
| enAXIResp * GetResp () const              | Function returning the array of AXI RRESP field (one per beat of DATA). <b>Returns</b> : Pointer to the AXI RResp field                       |
| uint8_t IndexByteUser<br>(uint32_t index) | Function returning the USER byte at the specified index.  Parameters: index: index on the data block  Returns: byte pointer on the data block |
| void SetDuration (uint32_t duration)      | Function used to set the duration of the transaction.                                                                                         |
| uint32_t GetDuration () const             | Function used to set the duration of the transaction.  Parameters: duration: Duration of the transaction in number of clock cycles            |
| void Dump () const                        | Function dumping AXIResp information.                                                                                                         |

# 4.5 ZeBu AMBA xtor\_ace\_cache Class

The following table lists the APIs for the xtor\_ace\_cache class:

**TABLE 9** xtor\_ace\_cache class

Function

#### Desc

bool read\_by\_index (uint32\_t index, axi\_addr\_t &addr, std::deque< uint32\_t > &data, bool &is\_unique, bool &is\_clean, uint64\_t &age) Sparse array of xtor\_ace\_cache\_line objects, used to model the physical storage of this cache. The array is to be indexed only by an expression that evaluates to an address within the bounds of the maximum number of cache lines in the cache. Returns the contents of the cache line at the given index. If the index does not exist this function returns 0, else it returns 1.

#### Parameters:

- **index**: The index of the cache line to be read.
- addr: Assigned with the address stored in the given index. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation.
- data: Assigned with the data stored in the given index.
- **is\_unique**: Returns 1 if the cache line at the given index is not shared with any other cache, else returns 0.
- **is\_clean**: Returns 1 if the cache line at the given index is updated relative to main memory, else returns 0.

**Returns**: If the read is successful, that is, if the given index has an entry in the cache 1 is returned, else returns 0.

bool read\_line\_by\_index (uint32\_t index, axi\_addr\_t &addr, std::deque< uint32\_t > &data, std::deque< bool > &dirty\_byte\_flag, bool &is\_unique, bool &is\_clean, uint64\_t &age) Returns the contents of the cache line at the given index. If the index does not exist this function returns 0, else it returns 1.

#### Parameters:

- index: The index of the cache line to be read.
- addr: Assigned with the address stored in the given index. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation.
- data: Assigned with the data stored in the given index.
- dirty\_byte\_flag: Returns dirty flag associated with each byte in the cache line associated with the given address. '1' indicates data byte is dirty '0' indicates data byte id clean
- is\_unique: Returns 1 if the cache line at the given index is not shared with any other cache, else returns 0.
- is\_clean: Returns 1 if the cache line at the given index is updated relative to main memory, else returns 0.

**Returns**: If the read is successful, that is, if the given index has an entry in the cache 1 is returned, else returns 0.

TABLE 9 xtor ace cache class

#### **Function** Desc bool read\_by\_addr Returns the contents of the cache line at the given address. If (axi addr taddr, uint32 t there is no entry corresponding to this address returns 0, else &index, std::deque< it returns 1. uint32\_t > &data, bool **Parameters:** &is unique, bool addr: The address associated with the cache line that needs to &is clean, uint64 t &age) be read. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation. index: Assigned with the index of the cache line associated with the given address. data: Assigned with the data stored in the cache line associated with the given address. is\_unique: Returns 1 if the cache line for given address is not shared with any other cache, else returns 0. is clean: Returns 1 if the cache line for the given address is updated relative to main memory, else returns 0. **Returns**: If the read is successful, that is, if the given address has an associated entry in the cache 1 is returned, else returns bool read only data Returns only the data(not status) of the cache line at the given (axi\_addr\_t addr, address. If there is no entry corresponding to this address std::deque< uint32\_t > returns 0, else it returns 1. &data o) Parameters: addr: The address associated with the cache line that needs to be read. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation. data: Assigned with the data stored in the cache line associated with the given address. **Returns**: If the read is successful, that is, if the given address has an associated entry in the cache 1 is returned, else returns

**Function** 

#### **TABLE 9** xtor\_ace\_cache class

bool read\_line\_by\_addr
(axi\_addr\_t addr, uint32\_t
&index, std::deque<
uint32\_t > &data,
std::deque< bool >
&dirty\_byte\_flag, bool
&is\_unique, bool
&is\_clean, uint64\_t &age)

Returns the contents of the cache line at the given address. If there is no entry corresponding to this address returns 0, else it returns 1.

#### Parameters:

Desc

addr: The address associated with the cache line that needs to be read. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation.

index: Assigned with the index of the cache line associated with the given address.

data: Assigned with the data stored in the cache line associated with the given address.

dirty\_byte\_flag: Returns dirty flag associated with each byte in the cache line associated with the given address. '1' indicates data byte is dirty '0' indicates data byte id clean

is\_unique: Returns 1 if the cache line for given address is not shared with any other cache, else returns 0.

is\_clean: Returns 1 if the cache line for the given address is updated relative to main memory, else returns 0.

**Returns**: If the read is successful, that is, if the given address has an associated entry in the cache 1 is returned, else returns 0.

**TABLE 9** xtor\_ace\_cache class

| Function                                                                                                                                          | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool write (uint32_t index, axi_addr_t addr, std::deque< uint32_t > data, std::deque< bool > byteen, int8_t is_unique, int8_t is_clean, bool age) | Writes cache line information into a cache line. If the index is a positive value, the addr, data and status information is written in the particular index. Any existing information will be overwritten. If the value of index is passed as -1, the data will be written into any available index based on the cache structure. If there is no available index, data is not written and a failed status (-1) is returned.  Parameters: index: The index to which the cache line information needs to be written. The range of index is between 0 to (svt_axi_port_configuration::num_cache_lines - 1). addr: The main memory address to which the cache line is to be associated. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation. data: The data to be written into this cache line. byteen (Optional): The byte-enables to be applied to this write. A 1 in a given bit position enables the byte in the data corresponding to that bit position. is_unique (Optional): The shared status to be stored in the cache line. If not passed, the status of the line is not changed/updated. is_clean (Optional): The clean status to be stored in the cache line. If not passed, the status of the line is not changed/updated.  Returns: 1 if the write was successful, or 0 if it was not successful. |
| int32_t<br>get_index_for_addr<br>(axi_addr_t addr)                                                                                                | Gets the index of a cache line corresponding to the given address If there is no corresponding entry returns -1.  Parameters: addr: The address whose index is required.  Returns: Returns the index corresponding to the given address. If there is no such entry, returns -1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

**TABLE 9** xtor\_ace\_cache class

| Function                                                                      | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool get_addr_at_index<br>(uint32_t index,<br>axi_addr_t &addr)               | Gets the address stored in the cache line at given index. If there is no corresponding entry returns -1.  Parameters: index: The index of the cache line addr: Assigned with the address stored at given index.  Returns: Returns 1 if there is a cache line at given index, else returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| bool invalidate_addr<br>(axi_addr_t addr)                                     | Invalidates the cache line entry for a given addr. This method removes the cache line from the cache for the given address.  Parameters: addr: The address that needs to be invalidated.  Returns: Returns 1 if the operation is successful, that is, if there is a corresponding entry. Else, returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| bool invalidate_index<br>(uint32_t index)                                     | Invalidates the cache line entry at the given index. This method removes the cache line from the cache for the given index.  Parameters: index The index that needs to be invalidated.  Returns: Returns 1 if the operation is successful, that is, if there is a corresponding entry. Else, returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| bool update_status<br>(axi_addr_t addr, int8_t<br>is_unique, int8_t is_clean) | Updates the status of the cache line for the given address <b>Parameters</b> : addr: The address that needs to be updated. is_unique: The shared status to which the cache line associated with the addres needs to be updated. A value of 1 indicates that the corresponding cache line is not shared with other caches A value of 0 indicates that the corresponding cache line is shared with other caches A value of -1 indicates that the current status need not be changed. is_clean: The clean status to which the cache line associated with the addres needs to be updated. A value of 1 indicates that the corresponding cache line is updated relative to main memory. A value of 0 indicates that the corresponding cache line is not updated with respect to main memory. A value of -1 indicates that the current status need not be changed. <b>Returns</b> : Returns 1 if the operation is successful, that is, there is a corresponding entry in cache, otherwise returns 0. |

**TABLE 9** xtor\_ace\_cache class

| Function                                                                    | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool get_status<br>(axi_addr_t addr, bool<br>&is_unique, bool<br>&is_clean) | Gets the status of the cache line for the given address Parameters: addr: The address whose status is required. is_unique: The shared status of the cache line associated with the address. A value of 1 indicates that the corresponding cache line is not shared with other caches A value of 0 indicates that the corresponding cache line is shared with other caches is_clean: The clean status of the cache line associated with the address. A value of 1 indicates that the corresponding cache line is updated relative to main memory. A value of 0 indicates that the corresponding cache line is not updated with respect to main memory.  Returns: Returns 1 if the operation is successful, that is, there is a corresponding entry in cache, otherwise returns 0. |

**TABLE 9** xtor\_ace\_cache class

| Function                                                                         | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| int32_t get_any_index<br>(uint32_t low_index,<br>uint32_t high_index)            | This method allows the user to get an index in the cache which may either be allocated for a cache line, or not allocated. If user specifies the values of arguments is_unique and is_clean as -1, then an index is returned where no cache line has been allocated. If user specifies the values of arguments is_unique and is_clean as 0 or 1, index is returned where a cache line is allocated, and the cache line state is as specified. The returned index is between values specified by low_index and high_index.  Parameters:  is_unique The shared status of the cache line which needs to be retreived. A value of 1 indicates that the cache line must not be shared with other caches. A value of 0 indicates that the cache line could be shared. A value of -1 indicates that the shared status of the cache line could be in any state.  is_clean The clean status of the cache line that needs to be retreived. A value of 1 indicates that the cache line must be updated relative to main memory. A value of 0 indicates that the cache line must not be updated with respect to main memory. A value of -1 indicates that the clean status of the cache line could be in any state.  low_index The first index at which the operation is to be done. The default value is 0.  high_index The last index at which the operation is to be done. The default value is 0.  high_index The last index at which the operation is to be done. The default value is 0.  high_index The last index at which the operation is to be done. The default value is 0.  high_index The last index at which the operation is to be done. The default value is 0.  high_index The last index at which the operation is to be done. The default value is 0.  high_index The last index at which the operation is to be done. The default value is 0. |  |  |
| int32_t<br>get_least_recently_used<br>(int32_t low_index,<br>int32_t high_index) | Get least recently used cache line.  Parameters: low_index lower index bound high_index higher index bound  Returns: index of least recently used cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

**TABLE 9** xtor\_ace\_cache class

| Function                                                                      | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| bool update_age<br>(axi_addr_t addr, uint64_t<br>age)                         | Update age of cache line at specified address  Parameters: addr: address of cache line age: age to be updated  Returns: true:successfull false:cache line does not exist                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| std::string get_cmd (bool txn, uint32_t snoop, uint32_t domain, uint32_t bar) | Get name of ACE txn name based on address attributes  Parameters:  txn true:read false:write snoop AxSNOOP attribute domain AxDOMAIN attribute bar AXBAR attribute  Returns: string of ACE txn name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| void invalidate_all ()                                                        | Clears the contents of the cache.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| void print_all_cache ()                                                       | Returns the contents of the cache line at the given address. If there is no entry corresponding to this address returns 0, else it returns 1.  Parameters:  addr: The address associated with the cache line that needs to be read. Please note that if the address specified is unaligned to cache line size, an aligned address is computed internally, before doing the operation.  index: Assigned with the index of the cache line associated with the given address.  data: Assigned with the data stored in the cache line associated with the given address.  is_unique: Returns 1 if the cache line for given address is not shared with any other cache, else returns 0.  is_clean: Returns 1 if the cache line for the given address is updated relative to main memory, else returns 0.  Returns: If the read is successful, that is, if the given address has an associated entry in the cache 1 is returned, else returns 0. |  |

**TABLE 9** xtor\_ace\_cache class

| Function                                                     | Desc                                                                                                                                                                                        |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xtor_ace_cache_line<br>get_cache_line<br>(axi_addr_t addr)   | Get the cacheline stored in the specified address.  Parameters: addr: cache line address  Returns: Return the object of single cache line, if there is no such cacheline a null is returned |
| axi_addr_t<br>get_aligned_addr<br>(axi_addr_t addr)          | Get the aligned address computed from input address.  Parameters: addr: cache line address  Returns: Return the aligned address                                                             |
| <pre>void set_log_base_2 (uint32_t cls)</pre>                | Set the log base 2 value of input argument.  Parameters: cls: input whose log base 2 is to be computed.                                                                                     |
| bool cache_lines_exists (axi_addr_t addr)                    | Check if given address has cache line allocated.  Parameters: addr: cache line address  Returns: true:cache line exits false: cache line not present                                        |
| uint32_t<br>cache_line_index<br>(axi_addr_t addr)            | Get index of cache line of specified address.  Parameters: addr: cache line address  Returns: index of cache line                                                                           |
| bool<br>addr_mapped_to_indices_<br>exists (uint32_t index)   | Check if specified index exists.  Parameters: addr: cache line index  Returns: true:cache line exits false: cache line not present                                                          |
| uint32_t<br>addr_mapped_to_indices_<br>next (uint32_t index) | Get next valid index of cache line .  Parameters: addr: cache line address  Returns: index of next cache line                                                                               |

**TABLE 9** xtor\_ace\_cache class

| Function                                                                                       | Desc                                                                                                                                                          |
|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bool cache_lines_delete<br>(axi_addr_t addr)                                                   | Delete cache line at specified address.  Parameters: addr: cache line address  Returns: true:cache line deleted false: cache line not present                 |
| bool<br>addr_mapped_to_indices_<br>delete (uint32_t index)                                     | Delete cache line at specified index.  Parameters: index: cache line index  Returns: true:cache line deleted false: cache line not present                    |
| void merge_data<br>(uint32_t &merged_data,<br>uint32_t first, uint32_t<br>second, uint32_t be) | Merge two data value into single value.  Parameters: merged_data: reference of merged data first: first data value second: second data value be: byte enables |

# 4.6 ZeBu AMBA xtor\_ace\_cache\_line Class

The following table lists the xtor\_ace\_cache\_line class:

**TABLE 10** xtor\_ace\_cache\_line class

| Function                                                                                                                                                       | Desc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>void do_new (uint32_t index, uint32_t cache_line_size, axi_addr_t addr, std::deque &lt; uint32_t &gt; init_data, bool is_unique=0, bool is_clean=0)</pre> | Function to initialize new cache line.  Parameters: cache_line_size size of cache line in bytes. addr: address of cache line init_data: data to initialize cache line /param: is_unique pass true if cache line is unique /param is_clean pass true if cache line is clean.                                                                                                                                                                                                                                                                                                                                                                                |
| <pre>void set_index (uint32_t index_i)</pre>                                                                                                                   | Function to set index /param index_i index to be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| bool read (std::deque<<br>uint32_t > &data_o)                                                                                                                  | Function to get the value of the data word stored in this cacheline /param data_o reference to deque of uint32_t where data is to stored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <pre>bool write (std::deque&lt; uint32_t &gt; data_i, axi_addr_t addr_i, std::deque&lt; bool &gt; byteen_i)</pre>                                              | Returns the status of this cache line  Parameters:  is_unique: Indicates if this line may be shared with other caches.  is_clean: Indicates if this line is updated relative to main memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| void set_status (int8_t<br>is_unique_i, int8_t<br>is_clean_i)                                                                                                  | Sets the status of this cache line  Parameters:  is_unique Sets the shared status of this line A value of -1 indicates that the shared status need not be changed. A value of 0 indicates that this line may be shared with other caches. A value of 1 indicates that this line is not shared with other caches.  is_clean Sets the clean/dirty status of this line that indicates whether this line is updated compared to the memory A value of -1 indicates that the is_clean status need not be changed. A value of 0 indicates that this line is dirty relative to the memory. A value of 1 indicates that this line is clean relative to the memory. |
| axi_addr_t get_addr()                                                                                                                                          | Returns the address associated with this cache line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

**TABLE 10** xtor\_ace\_cache\_line class

| Function                           | Desc                                                                     |  |
|------------------------------------|--------------------------------------------------------------------------|--|
| uint64_t get_age ()                | Function to get age of cache line.                                       |  |
| void set_age (uint64_t<br>new_age) | Function to set age of cache line.  Parameters:  new_age: age to be set. |  |
| void incr_age ()                   | Function to increment age of cache line.                                 |  |

## 4.7 Enumerations and Structures

This section explains the enumerations and structures available in the C++ Software Interface.

#### 4.7.1 Enumerations

Use the setParam API to use the enums.

The following enums are supported for the SV Interface:

- XtorParam
- enBurstType

#### 4.7.1.1 XtorParam

Used to configure parameters/features in AMBA transactors.

TABLE 11 Enumerations, Structures used in ZeBu AMBA transactors

| Enumeration members                                                 | Scope         | Description                                    |
|---------------------------------------------------------------------|---------------|------------------------------------------------|
| AWREADY_TIMEOUT,<br>ARREADY_TIMEOUT,<br>WREADY_TIMEOUT              | Master        | Sets timeout for specified ready signal        |
| INACTIVITY_TIMEOUT                                                  | Master        | Sets timeout for inactivity on AXI bus         |
| AWVALID_DELAY, ARVALID_DELAY, WVALID_DELAY, AWVALID_TO_WVALID_DELAY | Master        | Sets delay while driving transactions          |
| IGNORE_BRESP                                                        | Master        | Write response (BRESP) is ignored if set to 1  |
| BVALID_DELAY,<br>RVALID_DELAY                                       | Slave         | Sets timeout for specified ready signal        |
| CACHE_LINE_SIZE                                                     | ACE<br>Master | Sets size of cache line of ACE Master in bytes |

**TABLE 11** Enumerations, Structures used in ZeBu AMBA transactors

| USE_C_CACHE                      | ACE<br>Master | Snoop response is automatically driven by xtor if set to 1, else it is driven by testbench                                |
|----------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------|
| NUM_CACHE_LINES                  | ACE<br>Master | Number of cache lines in ACE Master cache                                                                                 |
| CRREADY_TIMEOUT,CDREADY_TIMEO UT | ACE<br>Master | Sets timeout value for snoop response and data channel                                                                    |
| CRVALID_DELAY, CDVALID_DELAY     | ACE<br>Master | sets delay while driving transactions on snoop response and data channel                                                  |
| DISABLE_CACHE_CHECK              | ACE<br>Master | Disable sending WriteBack<br>transaction (due to Dirty Cache) in<br>case of CleanInvalid / CleanShared<br>txn if set to 1 |

Contains AXI response type for BRESP/RRESP. The following table lists the enumeration members for the enAXIResp e enum.

**TABLE 12** enAXIResp\_e Enumeration Members

| Enumeration members | Scope        | Description                    |
|---------------------|--------------|--------------------------------|
| AXI_RESP_OKAY       | Master/Slave | Use for Okay Response.         |
| AXI_RESP_EXOKAY     | Master/Slave | Use for ExOkay Response.       |
| AXI_RESP_SLVERR     | Master/Slave | Use for Slave Error Response.  |
| AXI_RESP_DECERR     | Master/Slave | Use for Decode Error Response. |

## 4.7.1.2 enBurstType

Contains AXI Burst type. The following table lists the enumeration members for the enBurstType enum.

**TABLE 13** enAXIResp\_e Enumeration Members

| Enumeration members | Scope        | Description                   |
|---------------------|--------------|-------------------------------|
| AXI_BURST_FIXED     | Master/Slave | Use for Fixed type Burst.     |
| AXI_BURST_INCR      | Master/Slave | Use for Increment type Burst. |
| AXI_BURST_WRAP      | Master/Slave | Use for Wrap type Burst.      |
| AXI_BURST_UNUSED    | Master/Slave | Not Applicable.               |

#### 4.7.2 Structures

The following structures are supported by the transactor C++ software interface:

- AXIChanInfo
- ACESnpResp

#### 4.7.2.1 AXIChanInfo

Stores address information for driving AW or AR transaction and is used in transaction APIs, wrTxnNB, rdTxnNB, wrTxn, and rdTx.

This structure is used in the transaction APIs and is present in xtor\_amba\_defines.hh.

TABLE 14 AXIChanInfo: Struct Members

| Struct members                                                                                                      | Scope        | Description                                |
|---------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------|
| axi_id_t id; axi_addr_t addr; uint16_t size; uint8_t len; uint8_t lock; uint8_t cache; uint8_t prot; uint8_t burst; | Master/Slave | Can be used for AXI3/AXI4/<br>ACELite/ACE. |
| uint8_t qos;<br>uint8_t region;<br>uint64_t user;                                                                   | Master/Slave | Can be used for AXI4/<br>ACELite/ACE.      |
| uint8_t snoop; uint8_t domain; uint8_t bar; boo awunique                                                            | Master/Slave | Can be used for ACELite/ACE.               |

## 4.7.2.2 ACESnpResp

Stores data information for W or R transactions.

**TABLE 15** 

| Structure members |                 | Scope             |  |
|-------------------|-----------------|-------------------|--|
| byte unsigned     | len;            | All               |  |
| int unsigned      | id;             |                   |  |
| byte unsigned     | strb[];         |                   |  |
| byte unsigned     | data[];         |                   |  |
| int unsigned      | num_data_bytes; |                   |  |
| byte unsigned     | user[];         | AXI4/ACELite/ ACE |  |
| int unsigned      | num_user_bytes; |                   |  |

## 4.8 Transactor Connection and Initialization

Perform the following steps to initialize and connect a transactor:

- Starting a Testbench
- Configuring the AMBA Transactors

## 4.8.1 Starting a Testbench

A typical testbench starts with the following lines:

```
#include <stdio.h>
#include <stdlib.h>
#include <iostream>
#include <string.h>
#include <sstream>
#include <queue>
#include "xtor amba slave svs.hh"
#include "xtor amba master svs.hh"
using namespace ZEBU IP;
using namespace XTOR AMBA MASTER SVS;
using namespace XTOR AMBA SLAVE SVS;
using namespace ZEBU;
class trivial test
public:
    svt c threading *m threading;
    svt hw platform *platform;
   xtor amba master svs *master;
   xtor amba slave svs *slave;
   trivial test()
        svt_c_runtime_cfg* runtime = svt_c_runtime_cfg::get_default();
```

```
m_report = svt_report::get_global_api();
    m_threading = runtime->get_threading_api();
    platform = runtime->get_platform();
    m_report->set_verbosity(svt_report::FULL);
    if (!platform->post_elaboration())
    {
        m_report->fatal("TEST/HW/ELAB", "Platform error in post-elaboration");
    }
    master =
xtor_amba_master_svs::getInstance("hw_top.master_node_i",runtime);
    slave =
xtor_amba_slave_svs::getInstance("hw_top.slave_node_i",runtime);
}
```

## 4.8.2 Configuring the AMBA Transactors

ZeBu AMBA transactors can be configured by using configuration API's provided. An example of configuring parameters and registering callbacks is as follows:

**Example 1**: Configuring the transactor and registering callbacks

```
master->enableTxnDump(true);
master->setDebugLevel(0);
master->runUntilReset();
master->runClk(10);

master->setParam(AWVALID_DELAY, 100);
master->setParam(ARVALID_DELAY, 100);
master->setParam(WVALID_DELAY, 20);
master->setParam(AWVALID_DELAY, 20);
//register the callbacks
```

#### Transactor Connection and Initialization

```
master->registerBrespCB(&cb_wresp);
master->registerRrespCB(&cb_rresp);
slave->registerReadAddrCB(&cb_raddr);
slave->registerWriteTxnCB(&cb_wrtxn);
```

## 4.9 Creating AMBA Bus Transactions

The methods described hereafter are used to send and receive transactions on the AMBA Bus.

## 4.9.1 Seding Read and Write Transactions

After configuring ZeBu xtor\_amba\_master\_svs transactor, create and send transactions as shown below:

```
AXIChanInfo axi addr;
       AXIData *axi_data;
       axi addr.id
                      = 0x1;
       axi addr.len
                      = 0x2;
       axi addr.size = 0x1;
       axi addr.addr = 0x2;
       axi addr.prot = 0x0;
       axi addr.lock = 0x0;
       axi addr.cache = 0x0;
       axi addr.burst = AXI BURST INCR;
       uint32 t total num bytes = (axi addr.len + 1)* (1 <<
axi addr.size);
       axi data
                                   = new AXIData();
       axiBE t byte en
                                   = 0xFF;
       for(int i = 0; i < total num bytes; i++)</pre>
           uint8 t data
                       = i;
           axi data->FillByteArray( &data, 1, &byte en);
       }
       axi sent map[axi addr.id].push(axi data);
```

```
master->wrTxnNB(axi addr, axi data);
master->rdTxnNB(axi addr);
```

## 4.9.2 Example: Master And Slave Callback

After a read address is sent from master, slave gets this transaction in it's callback and prepares the response accordingly and calls storeResponse API to push the response in a s/w queue. Send response can then be called from main thread of a testbench or by spawning a pthread. Similar process is followed when slave receives a write transaction and wants to respond to the same. Callbacks are also provided in master to capture the response values in testbench. Following example shows callback usage:

```
// Callback functions to handle responses for Non-blocking and phase APIs
    void cb wresp(void *xtor, AXIResp &resp)
      enAXIResp *axi bresp;
        axi bresp = resp.GetResp();
        if (axi bresp!=NULL)
        {
            if(axi bresp[0] == AXI RESP OKAY)
                std::cout << "TEST :: OKAY: wresp received resp = " <<</pre>
axi bresp[0] << " for id = " << resp.GetId() << "\n";
            else
                std::cout << "TEST :: ERROR: wresp received resp = " <<</pre>
axi bresp[0] << " for id = " << resp.GetId() << "\n";
        }
        else
            std::cout << "TEST :: ERROR: enAXIResp pointer returned by</pre>
GetResp API is NULL \n";
    }
    void cb rresp(void *xtor, const AXIData& data , AXIResp &resp)
```

```
{
        AXIData* axi data sent = axi sent map[resp.GetId()].front();
        axi sent map[resp.GetId()].pop();
        bool matched = true;
        uint32 t num bytes = data.GetLengthByte();
        for (int i = 0; i < num bytes; <math>i++)
            if(axi data sent->ByteEnableIndex(i) != 0)
                if(data.IndexByte(i) != axi data sent->IndexByte(i))
                {
                    printf("TEST :: ERROR: comparision failed at location
= %d ,data rx is %x ,data saved is %x
\n",i,data.IndexByte(i),axi data sent->IndexByte(i));
                    matched = false;
                }
        }
        if ( matched == false)
            all data matched = false;
            printf("TEST :: ERROR: rresp received with read data not
matching with the write data for id = 0x%x \n",resp.GetId());
        }
        else
            printf("TEST :: OKAY: rresp received with read data matching
with the write data for id = 0x%x \ n ", resp.GetId());
    //slave related callbacks
    void cb raddr(void* xtor,AXIChanInfo addr )
        xtor amba slave svs* xtor a = (xtor amba slave svs*) xtor;
        m report->info( "TEST", "Read request received for slave",
svt report::HIGH);
        printf("ID
                                      = 0x%x \n", addr.id);
```

#### Creating AMBA Bus Transactions

```
printf("ADDR
                             = 0x%lx \n'', addr.addr);
                              = 0x%x \n", addr.size);
printf("SIZE
                             = 0x%x \n", addr.len);
printf("LEN
                              = 0x%x \n", addr.lock);
printf("LOCK
//send response here
AXIData *axi rdata = new AXIData();
AXIResp* response = new AXIResp;
response->SetId(addr.id);
axi rdata->SetId(addr.id);
AXIData *axi saved data ;
axi saved data = axi slave data map[addr.addr];
uint32 t total num bytes = (addr.len + 1)* (1 << addr.size);</pre>
axiBE t byte en
                             = 0xFF;
if(axi saved data != NULL)
    for(int i = 0; i < total num bytes; i++)</pre>
    {
        uint8 t data = axi saved data->IndexByte(i) ;
        axi rdata->FillByteArray( &data, 1, &byte en);
        //printf("TEST :: data being sent is %x \n", data);
    for (int i=0; i<(addr.len+1);i++)</pre>
        enAXIResp rresp = AXI RESP OKAY;
        response->AddResp(rresp);
    }
        xtor a->storeReadResponse(response, axi rdata);
        delete response;
        delete axi rdata;
```

```
void cb wrtxn(void* xtor,AXIChanInfo addr, AXIData* data)
       xtor amba slave svs* xtor a = (xtor amba slave svs*) xtor;
       m report->info( "TEST", "Write Txn received for slave",
svt report::HIGH);
                                    = 0x%x \n", addr.id);
       printf("ID
       printf("ADDR
                                   = 0x%lx \n'', addr.addr);
       printf("SIZE
                                   = 0x%x \n", addr.size);
                                   = 0x%x \n", addr.len);
       printf("LEN
       printf("LOCK
                                   = 0x%x \n", addr.lock);
       uint8 t* data ptr = data->GetDataPt(0);
       const uint8 t* be ptr = data->ByteEnableArray();
       uint32 t num bytes = data->GetLengthByte();
       printf("Data ::
                                   = \t");
       for(uint32 t i = 0 ; i < num_bytes ; i++ )</pre>
           printf("0x%x \t", data_ptr[i]);
       printf("\n");
       printf("Byte Enables :: = \t");
       for(uint32 t i = 0; i < num bytes; i++)
           printf("0x%x \t", be ptr[i]);
       printf("\n");
       //send response here
       AXIResp* response = new AXIResp;
       response->SetId(addr.id);
       axi slave data map[addr.addr] = data;
       enAXIResp bresp = AXI RESP OKAY;
       response->AddResp(bresp);
       xtor a->storeWriteResponse(response);
       delete response;
// Spawn a thread to send responses from Slave xtor
void response thread ()
```

#### Creating AMBA Bus Transactions

```
{
    while (!TEST_END)
    {
        slave->sendResponse(); // sends wr/rd responses stored in software
queue
    }
}
```

Creating AMBA Bus Transactions

# 5 SV Interface Support

The ZeBu AMBA transactor provides SystemVerilog Interface (SVI) API's. They are included in the header files located in the \$ZEBU IP ROOT/include.

The following table describes the header files for the ZeBu AMBA SVI API:

**TABLE 16** Header Files for ZeBu AMBA transactors

| Header Files             | Description                                                             |
|--------------------------|-------------------------------------------------------------------------|
| xtor_amba_defines_svs.hh | Contains SV enumerations, structs and defines used in AMBA transactors. |
| xtor_amba_master_svs.hh  | Contains SV API's that are used for xtor_amba_master_svs.               |
| xtor_amba_slave_svs.hh   | Contains SV API's that are used for xtor_amba_slave_svs.                |

#### This section explains the following topics:

- ZeBu AMBA Master SVI Classes
- ZeBu AMBA Slave SVI Classes
- Enumerations and Structures
- Transactor Connection and initialization

# 5.1 ZeBu AMBA Master SVI Classes

You can configure and transmit/receive on the AMBA bus using the following methods.

**TABLE 17** AMBA Master and Slave SVI Classes

| Function                                                        | Description                                                                                                                                                               |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| function new(input string path)                                 | Construct object of SVI class, xtor_amba_master_if_svs Parameters: • path: Full HDL path of transactor HW instance                                                        |
| task runUntilReset()                                            | Blocking call to wait until reset is complete.                                                                                                                            |
| task isResetActive(ref bit status)                              | Non-blocking call to check if the reset is complete.  Parameters:  • status: 1: Xtor is in Reset; 0: Xtor is out of reset                                                 |
| function bit setDebugLevel(input<br>byte unsigned level)        | Set the verbosity of the messages to be displayed.  Parameters: level: Verbosity of the messages 4 - Full 3 - High 2 - Medium 1 - Low 0 - NONE                            |
| task runClk(int unsigned numclocks)                             | Blocking call to wait for specified number of clock cycles  Parameters:  • Numclocks: number of cycles to wait                                                            |
| function void setDebugFile (string filename, int unsigned mode) | Set the file to be used for logging the System verilog Messages  Parameters:  • mode: Control mode of File  0 - Create a new file  1 - Append to file  2 - Close the file |

**TABLE 17** AMBA Master and Slave SVI Classes

| Function                                                       | Description                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| task setParam (AMBAXtorParam_e param, int unsigned value)      | set transactor parameters to a specified value  Parameters:  • param: Name of parameter to be set, refer to xtor_amba_defines_svs.svi for definition of enum  • val: value that is to be assigned to above parameter                                                                                                                                                   |
| task getParam( AMBAXtorParam_e param, ref int unsigned value); | <ul> <li>get value of a specific transactor parameter</li> <li>Parameters:</li> <li>param: Name of parameter to be retrieved, refer to xtor_amba_defines_svs.svi for definition of enum</li> <li>val: value retrieved</li> </ul>                                                                                                                                       |
| task getHwConfig(ref<br>AMBAXtorHwConfig_s hwconfig)           | <ul> <li>get value of HW parameters of transactor</li> <li>Parameters:</li> <li>hwconfig: Struct containing HW config values, refer to xtor_amba_defines_svs.svi for definition of struct</li> </ul>                                                                                                                                                                   |
| task enableTxnDump(bit enable)                                 | Enable transaction dumping on terminal on successful Txn completion  Parameters:  • Enable: 1: enable dumping, 0: disable dumping                                                                                                                                                                                                                                      |
| task wrTxnNB(AMBAChanInfo_s addr, AMBAData_s data);            | <ul> <li>API to send write transaction in non-blocking manner,response is received by callback</li> <li>Parameters:</li> <li>Addr: Address struct for write transaction, refer to xtor_amba_defines_svs.svi for struct definition</li> <li>Data: struct for data to be sent for Write transaction, refer to xtor_amba_defines_svs.svi for struct definition</li> </ul> |
| task rdTxnNB(AMBAChanInfo_s addr);                             | API to send read transaction in non-blocking manner,response is received by callback  Parameters:  • Addr: Address struct for read transaction, refer to xtor_amba_defines_svs.svi for struct definition                                                                                                                                                               |

**TABLE 17** AMBA Master and Slave SVI Classes

| Function                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| task wrTxn(AMBAChanInfo_s addr, AMBAData_s data, ref AMBAResp_s bresp);     | <ul> <li>API to send write transaction in blocking manner</li> <li>Parameters:</li> <li>Addr: Address struct for write transaction, refer to xtor_amba_defines_svs.svi for struct definition</li> <li>Data: struct for write transaction data, refer to xtor_amba_defines_svs.svi for struct definition</li> <li>Resp: response received, refer to xtor_amba_defines_svs.svi for struct definition</li> </ul>   |
| task rdTxn(AMBAChanInfo_s addr, ref AMBAData_s data, ref AMBAResp_s rresp); | <ul> <li>API to send read transaction in blocking manner.</li> <li>Parameters:</li> <li>Addr: Address struct for read transaction, refer to xtor_amba_defines_svs.svi for struct definition.</li> <li>data: data received for read transaction, refer to xtor_amba_defines_svs.svi for struct definition</li> <li>rresp: response received, refer to xtor_amba_defines_svs.svi for struct definition</li> </ul> |
| task sendWrAddr(AMBAChanInfo_s addr);                                       | <ul> <li>Phase API to send write address transaction in non-blocking manner, response is received by callback.</li> <li>Parameters:</li> <li>Addr: Address struct for write transaction, refer to xtor_amba_defines_svs.svi for struct definition</li> </ul>                                                                                                                                                    |
| task sendWrData(AMBAData_s data);                                           | API to send write data transaction in non-blocking manner, response is received by callback.  Parameters:  Data: AMBAData_s struct holding data channel related information, refer to xtor_amba_defines_svs.svi for struct definition.                                                                                                                                                                          |
| task sendRdAddr(AMBAChanInfo_s addr);                                       | API to send read transaction in non-blocking manner, response is received by callback.  Parameters:  • addr Address struct for read transaction, refer to xtor_amba_defines_svs.svi for struct definition                                                                                                                                                                                                       |
| task driveRready(bit value);                                                | <ul> <li>API to drive ready signal for Read Response Channel.</li> <li>Parameters:</li> <li>Value: 1: drive RREADY to high, 0: drive RREADY to low.</li> </ul>                                                                                                                                                                                                                                                  |

**TABLE 17** AMBA Master and Slave SVI Classes

| Function                                                                   | Description                                                                                                                                                                                                                                                      |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| task driveBready(bit value);                                               | API to drive ready signal for Write Response Chanr Parameters:  • Value: 1: drive BREADY to high, 0: drive BREAD to low                                                                                                                                          |  |
| function bit CheckProtocolConsistency(AMBACh anInfo_s addr, bit is_write); | <ul> <li>API to check if AXI transaction is valid as per protocol</li> <li>Parameters:</li> <li>addr: Address struct for AXI transaction, refer to xtor_amba_defines_svs.svi for struct definition.</li> <li>is_write: 1 if write txn, 0 if read txn.</li> </ul> |  |
| task AutoSnoopResponse()                                                   | API to automatically handle snoop response, can be used only when USE_C_CACHE parameter is set high.                                                                                                                                                             |  |
| task wresp_callback(ref<br>AMBAResp_s resp)                                | Callback for reception of write response  Parameters:  Resp: response received, refer to xtor_amba_defines_svs.svi for struct definition                                                                                                                         |  |
| task rresp_callback(ref<br>AMBAData_s data, ref AMBAResp_s<br>resp)        | Callback for reception of read response  Parameters:  • data: data received for read transaction, refer to xtor_amba_defines_svs.svi for struct definition  • resp: response received, refer to xtor_amba_defines_svs.svi for struct definition                  |  |
| task rst_assert_callback()                                                 | Callback for reception of reset assertion                                                                                                                                                                                                                        |  |
| task rst_deassert_callback()                                               | Callback for reception of reset deassertion                                                                                                                                                                                                                      |  |
| task AC_req_callback( bit [63:0] acaddr, int snoop, int prot)              | Callback for reception of Snoop request  Parameters:  acaddr ACADDR received with snoop request  snoop ACSNOOP received with snoop request  prot ACPROT received with snoop request                                                                              |  |

**TABLE 17** AMBA Master and Slave SVI Classes

| Function                                            | Description                                                                                                                                        |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| task<br>sendSnpResp(AMBAXtorSnpResp_s<br>snoopresp) | API to drive CRRESP (snoop response)  Parameters:  • snoopresp structure containing values to drive CRRESP                                         |
| task sendSnpData(AMBAData_s<br>snoopdata)           | API to drive CDDATA (snoop data)  Parameters:  • snoopdata: data struct to be driven, refer to xtor_amba_defines_svs.svi for information on struct |

### 5.2 ZeBu AMBA Slave SVI Classes

The following table lists the AMBA Slave SVI APIs:

TABLE 18 AMBA Slave SVI API list

| Function                                                        | Description                                                                                                                                                                |  |  |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| function new(input string path)                                 | Construct object of SVI class, xtor_amba_slave_if_svs Parameters: • path: Full HDL path of transactor HW instance                                                          |  |  |
| task runUntilReset()                                            | Blocking call blocking call to wait for transactor to come out of reset.                                                                                                   |  |  |
| task isResetActive(ref bit status)                              | Non-blocking call to check if transactorhas come out of reset  Parameters:  • status: 1-Xtor is in Reset, 0: Xtor is out of reset                                          |  |  |
| function bit setDebugLevel(input<br>byte unsigned level)        | Set the verbosity of the display messages to be displayed  Parameters:  • level: Verbosity of the messages  4 - Full  3 - High  2 - Medium  1 - Low  0 - NONE              |  |  |
| task runClk(int unsigned numclocks)                             | blocking call to wait for specified number of clock cycles  Parameters:  Numclocks: number of cycles to wait                                                               |  |  |
| function void setDebugFile (string filename, int unsigned mode) | set the file to be used for logging the System Verilog messages.  Parameters:  • mode: Control mode of File  0 - Create a new file  1 - Append to file  2 - Close the file |  |  |

TABLE 18 AMBA Slave SVI API list

| Function                                                       | Description                                                                                                                                                                                                                                   |  |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| task setParam( AMBAXtorParam_e param, int unsigned value)      | set transactor parameters to a specified value.  Parameters:  • param: Name of parameter to be set, refer to xtor_amba_defines_svs.svi for definition of enum  • val: value that is to be assigned to above parameter                         |  |
| task getParam( AMBAXtorParam_e param, ref int unsigned value); | <ul> <li>get value of a specific transactor parameter.</li> <li>Parameters:</li> <li>param: Name of parameter to be retrieved, refer to xtor_amba_defines_svs.svi for definition of enum.</li> <li>val: value retrieved</li> </ul>            |  |
| task getHwConfig(ref<br>AMBAXtorHwConfig_s hwconfig)           | get value of HW parameters of transactor.  Parameters: hwconfig: Struct containing HW config values, refer to xtor_amba_defines_svs.svi for definition of struct.                                                                             |  |
| task rst_assert_callback()                                     | Callback for reception of reset assertion.                                                                                                                                                                                                    |  |
| task rst_deassert_callback()                                   | Callback for reception of reset deassertion.                                                                                                                                                                                                  |  |
| task sendWriteResponse()                                       | API to send write response, sends the responses that were recorded in WriteTxnCB. Responses are sent in First in First out manner. return true if response was sent, false if no response was stored in queue                                 |  |
| task sendReadResponse()                                        | API to send Read & Write responses, sends the responses that were recorded in ReadReqCB/WriteTxnCB, Responses will be sent in First in First out manner. Needs to be called outside of ReadReqCB/WriteTxnCB, preferably in a separate thread. |  |
|                                                                | <b>Returns</b> true if response was sent , false if no response was stored in queue                                                                                                                                                           |  |

TABLE 18 AMBA Slave SVI API list

| Function                                                                 | Description                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| task sendResponse()                                                      | API to send write and read responses that were recorded in WriteTxnCB and ReadReqCB ,Write responses will be sent first, Read responses will be sent once the write response fifo goes empty return true if response was sent , false if no response was stored in Read/Write queue |
| task driveARready(bit value)                                             | API to drive ready signal for Read Address Channel Parameters:  value: 1: drive ARREADY to high, 0: drive ARREADY to low                                                                                                                                                            |
| task driveAWready(bit value)                                             | API to drive ready signal for Write Address Channel <b>Parameters:</b> value: 1: drive ARREADY to high, 0: drive ARREADY to low                                                                                                                                                     |
| task driveWready(bit value)                                              | API to drive ready signal for Write Data Channel <b>Parameters:</b> value: 1: drive ARREADY to high, 0: drive ARREADY to low                                                                                                                                                        |
| task printStats()                                                        | API to print statistics of transactions                                                                                                                                                                                                                                             |
| task storeWriteResponse(ref<br>AMBAResp_s B_resp)                        | API to store Write responses in s/w fifo , to be sent later by calling sendWriteResponse API ,Responses will be sent in First in First out manner Parameters:  B_resp: write response to store return true if successful                                                            |
| task storeReadResponse(ref<br>AMBAResp_s R_resp, ref<br>AMBAData_s data) | API to store Read responses in s/w fifo , to be sent later by calling sendReadResponse API,Responses will be sent in First in First out manner Parameters:  • R_resp: read response to store • data: axidata to store, return true if successful                                    |

TABLE 18 AMBA Slave SVI API list

| Function                                                                 | Description                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| task rd_addr_callback(ref<br>AMBAChanInfo_s addr)                        | Callback to receive Read address request  Parameters:  • addr: Address struct for read transaction, refer to xtor_amba_defines_svs.svi for struct definition  • data: data received for read transaction, refer to xtor_amba_defines_svs.svi for struct definition                 |
| task wr_txn_callback(ref<br>AMBAChanInfo_s addr, ref<br>AMBAData_s data) | Callback to receive write address request & write data  Parameters:  • addr: Address struct for write transaction, refer to xtor_amba_defines_svs.svi for struct definition  • data: data received for write transaction, refer to xtor_amba_defines_svs.svi for struct definition |

#### 5.3 Enumerations and Structures

This section explains the enumerations and structures available in the SV Interface.

#### 5.3.1 Enumerations

Use the setParam API to use the enums.

The following enums are supported for the SV Interface:

- AMBAXtorParam\_e
- enAXIResp\_e

#### 5.3.1.1 AMBAXtorParam\_e

Used to configure parameters/features in AMBA transactors. The following table lists the enumeration members for the AMBAXtorParam e enum.

**TABLE 19** Enumerations, Structures used in ZeBu AMBA transactors

| Member of the Enum                                                  | Scope         | Description                                    |
|---------------------------------------------------------------------|---------------|------------------------------------------------|
| AWREADY_TIMEOUT,<br>ARREADY_TIMEOUT,<br>WREADY_TIMEOUT              | Master        | Sets timeout for specified ready signal        |
| INACTIVITY_TIMEOUT                                                  | Master        | Sets timeout for inactivity on AXI bus         |
| AWVALID_DELAY, ARVALID_DELAY, WVALID_DELAY, AWVALID_TO_WVALID_DELAY | Master        | Sets delay while driving transactions          |
| IGNORE_BRESP                                                        | Master        | Write response (BRESP) is ignored if set to 1  |
| BVALID_DELAY,<br>RVALID_DELAY                                       | Slave         | Sets timeout for specified ready signal        |
| CACHE_LINE_SIZE                                                     | ACE<br>Master | Sets size of cache line of ACE Master in bytes |

TABLE 19 Enumerations, Structures used in ZeBu AMBA transactors

| USE_C_CACHE                      | ACE<br>Master | Snoop response is automatically driven by xtor if set to 1, else it is driven by testbench                                |
|----------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------|
| NUM_CACHE_LINES                  | ACE<br>Master | Number of cache lines in ACE Master cache                                                                                 |
| CRREADY_TIMEOUT,CDREADY_TIMEO UT | ACE<br>Master | Sets timeout value for snoop response and data channel                                                                    |
| CRVALID_DELAY, CDVALID_DELAY     | ACE<br>Master | sets delay while driving transactions on snoop response and data channel                                                  |
| DISABLE_CACHE_CHECK              | ACE<br>Master | Disable sending WriteBack<br>transaction (due to Dirty Cache) in<br>case of CleanInvalid / CleanShared<br>txn if set to 1 |

#### 5.3.1.2 enAXIResp\_e

Contains AXI response type for BRESP/RRESP. The following table lists the enumeration members for the enAXIResp\_e enum.

**TABLE 20** enAXIResp\_e Enumeration Members

| Enumeration members | Scope        | Description                    |
|---------------------|--------------|--------------------------------|
| AXI_RESP_OKAY       | Master/Slave | Use for Okay Response.         |
| AXI_RESP_EXOKAY     | Master/Slave | Use for ExOkay Response.       |
| AXI_RESP_SLVERR     | Master/Slave | Use for Slave Error Response.  |
| AXI_RESP_DECERR     | Master/Slave | Use for Decode Error Response. |

#### 5.3.2 Structures

The following structures are supported for the SV Interface:

- AXIChanInfo
- AMBAData\_s
- AMBAResp\_s
- AMBAXtorSnpResp\_S
- AMBAXtorHwConfig\_S

#### 5.3.2.1 AXIChanInfo

Stores address information for driving AW or AR transaction and is used in transaction APIs, wrTxnNB, rdTxnNB, wrTxn, and rdTx.

This structure is used in the transaction APIs and is present in xtor\_amba\_defines.hh.

**TABLE 21** AXIChanInfo: Struct Members

| Struct members                                                                                                      | Scope        | Description                                |
|---------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------|
| axi_id_t id; axi_addr_t addr; uint16_t size; uint8_t len; uint8_t lock; uint8_t cache; uint8_t prot; uint8_t burst; | Master/Slave | Can be used for AXI3/AXI4/<br>ACELite/ACE. |
| uint8_t qos;<br>uint8_t region;<br>uint64_t user;                                                                   | Master/Slave | Can be used for AXI4/<br>ACELite/ACE.      |
| uint8_t snoop; uint8_t domain; uint8_t bar; boo awunique                                                            | Master/Slave | Can be used for ACELite/ACE.               |

#### **5.3.2.2 AMBAData\_s**

Stores data information for W or R transactions.

**TABLE 22** AMBAData s: Struct Members

| Structure members                                                                                            | Scope             |  |
|--------------------------------------------------------------------------------------------------------------|-------------------|--|
| byte unsigned len; int unsigned id; byte unsigned strb[]; byte unsigned data[]; int unsigned num_data_bytes; | All               |  |
| <pre>byte unsigned user[]; int unsigned num_user_bytes;</pre>                                                | AXI4/ACELite/ ACE |  |

#### 5.3.2.3 AMBAResp\_s

Stores response information for W or R transactions.

**TABLE 23** AMBAResp\_s: Struct Members

| Structu            | re members                       |                                                        | Scope |
|--------------------|----------------------------------|--------------------------------------------------------|-------|
| int<br>AMBA        | unsigned<br>.Resp_e              | id;<br>resp[];                                         | All   |
| int<br>byte<br>int | unsigned<br>unsigned<br>unsigned | <pre>num_valid_resp;   user[]; / num_user_bytes;</pre> |       |

### 5.3.2.4 AMBAXtorSnpResp\_S

Stores address information for driving CR transactions.

**TABLE 24** AMBAXtorSnpResp\_S: Struct Members

| Structure members                                                                                                                      | Scope |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| byte unsigned dataTransfer;<br>byte unsigned error;<br>byte unsigned passDirty;<br>byte unsigned isShared;<br>byte unsigned wasUnique; | ACE   |  |

#### 5.3.2.5 AMBAXtorHwConfig\_S

Stores address information for driving CR transactions.

**TABLE 25** AMBAXtorHwConfig\_S: Struct Members

| Structure members                                                                                                            |                                                       | Scope             |
|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------|
| byte is_master; int protocol_type; 3:ACE int data_width; int addr_width; int id_width; int blen_width; int interleave_depth; | // slave:0, master:>0<br>// 0:AXI3, 1:AXI4, 2:ACELITE | ACE               |
| int user_width;                                                                                                              |                                                       | AXI4/ACELite only |
| int snoop_data_width int snoop_addr_width                                                                                    | •                                                     | ACE only          |

#### 5.4 Transactor Connection and initialization

# 5.4.1 Starting a typical testbench

A typical testbench starts with the following lines:

### 5.4.2 Master And Slave Callback Usage

Master & Slave callbacks must be extended from xtor\_amba\_master\_cb\_svs & xtor\_amba\_slave\_cb\_svs classes respectively.

```
$display("xtor amba master cb svs :: Received read resp callback");
        //for(int unsigned i = 0; i < data.num data bytes; i++)</pre>
            //$display("Byte %d is 0x%h", i, data.data[i]);
    endtask
 endclass
 class slave callback extends xtor amba slave cb svs;
      virtual task rd addr cb (ref AMBAChanInfo s addr);
          AMBAData s data;
          AMBAResp s resp;
          $display("xtor amba slave cb svs :: Received read addr
callback");
          data.id = addr.id;
          data.num data bytes = (addr.len +1) * (1 << addr.size);</pre>
          data.data = new[data.num data bytes];
          data.num user bytes = (addr.len + 1) * 4; //User width is 32 bit
          data.user = new[data.num_user_bytes];
          for(int unsigned i = 0; i < data.num data bytes; i++)</pre>
          begin
              data.data[i] = memory[addr.addr + i];
             //$display("TEST:: Packing byte = %h \n", memory[addr.addr +
il);
          end
          for(int unsigned i = 0; i < data.num user bytes; i++)</pre>
          begin
              data.user[i] = memory[addr.addr + i] + 5;
          end
          resp.num valid resp = addr.len + 1;
                              = new [resp.num valid resp];
          for (int unsigned i = 0; i < resp. num valid resp ; <math>i++)
          begin
              resp.resp[i] = AMBA RESP OKAY;
          end
```

```
resp.id = addr.id;
          amba s if.storeReadResponse(resp, data);
          ->rd resp avail;
      endtask
     virtual task wr txn cb(ref AMBAChanInfo s addr, ref AMBAData s data);
          AMBAResp s resp;
          $display("xtor amba slave cb svs :: Received write txn
callback");
          for(int unsigned i = 0; i < data.num data bytes; i++)</pre>
          begin
              //$display("TEST:: Received byte = %h \n", data.data[i]);
              memory[addr.addr + i] = data.data[i];
          end
          resp.num valid resp = addr.len + 1;
          resp.resp
                              = new [resp.num valid resp];
          for(int unsigned i = 0; i <resp.num valid resp; i++)</pre>
          begin
              resp.resp[i] = AMBA RESP OKAY;
          end
          resp.id = addr.id;
          amba s if.storeWriteResponse(resp);
          ->wr_resp_avail;
      endtask
  endclass
  task send rd responses (ref xtor amba slave if svs s if);
      while(1)
      begin
          @(rd resp avail);
          s if.sendReadResponse();
      end
  endtask
```

SYNOPSYS CONFIDENTIAL INFORMATION

```
task send wr responses (ref xtor amba slave if svs s if);
    while(1)
    begin
        @(wr resp avail);
        s if.sendWriteResponse();
    end
endtask
master callback
                        master cb;
slave callback
                          slave cb;
AMBAXtorHwConfig s
                       hw config;
AMBAChanInfo s
                          info;
AMBAData s
                          wdata;
AMBAData s
                          rdata;
AMBAResp s
                          wresp;
AMBAResp s
                          rresp;
int unsigned
                         num bytes;
int unsigned
                          num bytes user;
initial begin
  $display("TEST:: Starting Testbench");
 master cb
                         = new();
  slave cb
                         = new();
  amba m if
                         = new ("tb top.hw top inst.master node i");
  amba s if
                         = new ("tb top.hw top inst.slave node i");
```

### 5.4.3 Configuring the AMBA Transactors

ZeBu AMBA transactors can be configured by using configuration API's provided. An example of configuring parameters and registering callbacks is as follows:

```
amba_m_if.callback = master_cb;
amba_s_if.callback = slave_cb;
amba_m_if.setDebugLevel(0);
amba_m_if.enableTxnDump(1);
amba_m_if.runUntilReset();
amba_s_if.runUntilReset();
amba_s_if.setDebugLevel(0);
amba_s_if.runClk(10);
amba_s_if.getHwConfig(hw_config);

// spawn threads to take care of slave responses
fork
    send_rd_responses(amba_s_if);
    send_wr_responses(amba_s_if);
join_none
```

### 5.4.4 Creating AMBA Bus Transactions

The methods described hereafter are used to send and receive transactions on the AMBA Bus.

```
$display("TEST::Starting_transactions \n");

repeat(50)
begin

// Fill the address struct
info.addr = 'h10;
info.len = 'h4;
info.size = 'h2;
info.burst = 'h1;
info.id = 'h6;
```

```
// Fill the Data struct
               = (info.len + 1) * (1 << info.size);
num bytes
num bytes user = (info.len + 1) * ((hw_config.user_width)/8);
 wdata.data
                    = new[num bytes];
 wdata.strb
                    = new[num bytes];
                    = new[num bytes user];
 wdata.user
 wdata.id
                     = info.id;
 wdata.num data bytes = num bytes;
 wdata.num user bytes = num bytes user;
 for (int i = 0; i < num bytes; <math>i++)
 begin
    wdata.data[i] = i;
    wdata.strb[i] = 'hFF;
 end
 for (int i = 0; i < num bytes user; <math>i++)
    wdata.user[i] = i + 5;
 // Initialize the wresp
 wresp.resp = new[info.len + 1];
wresp.user = new[num_bytes_user];
amba m if.wrTxn(info, wdata, wresp);
 rdata.data
                     = new[num bytes];
 rdata.strb
                     = new[num bytes];
                    = new[num bytes user];
 rdata.user
 rresp.resp
                    = new[info.len + 1];
                    = new[num bytes user];
 rresp.user
 amba m if.rdTxn(info, rdata, rresp);
$display("TEST:: Starting with Non Blocking Txn \n");
amba m if.wrTxnNB(info,wdata);
amba m if.rdTxnNB(info);
```

Transactor Connection and initialization

```
//amba m if.runClk(500);
        wdata.data.delete;
        wdata.strb.delete;
        wdata.user.delete;
        rdata.user.delete;
        rdata.data.delete;
        rdata.strb.delete;
        rresp.user.delete;
        rresp.resp.delete;
    end
    amba m if.runClk(5000);
    amba s if.printStats();
    $display("TEST:: Testbench PASSED ");
    $display("TEST:: Finishing Testbench");
    $finish;
  end
endmodule
```

# 6 Tutorial

The transactor package is delivered with several examples, which describe how to use the ZeBu AMBA transactors in conjunction with a DUT. The examples instantiate master and slave node transactors. The testbench is a c++ program driving the transactor which:

- Create ZeBu AMBA by instantiating ZeBu AMBA Master/AMBA Slave objects.
- Configures the transactors
- Sends and receives read and write transactions

This section explains the following topics:

- Example Structure
- Running on ZeBu
- Test Cases on ZeBu

# **6.1 Example Structure**

The following illustrates the Example structure followed in ZeBu AMBA Master/AMBA Slave transactor.

■ Examples can be found for each protocol in their respective directories. Following are the example directories available:

| Master:                                                                                           |  |  |  |  |
|---------------------------------------------------------------------------------------------------|--|--|--|--|
| axi_master_dut_slave                                                                              |  |  |  |  |
| □ axi_zrci                                                                                        |  |  |  |  |
| axi_master_dut_exe                                                                                |  |  |  |  |
| axi4_master_dut_slave                                                                             |  |  |  |  |
| <pre>acelite_master_dut_slave</pre>                                                               |  |  |  |  |
| Slave:                                                                                            |  |  |  |  |
| ☐ axi_master_slave                                                                                |  |  |  |  |
| □ axi4_master_slave                                                                               |  |  |  |  |
| ☐ acelite_master_slave                                                                            |  |  |  |  |
| Each directory further contains the following eg axi_master_slave contains following directories. |  |  |  |  |
| □ src:                                                                                            |  |  |  |  |
| <ul> <li>dut : contains test hardware top files</li> </ul>                                        |  |  |  |  |
| • bench: contains test bench top and common files used by testbench                               |  |  |  |  |
| <ul> <li>tests: contains all tests case files</li> </ul>                                          |  |  |  |  |
| <ul> <li>env: contains the environment files needed for compile</li> </ul>                        |  |  |  |  |
| ☐ <b>ZeBu:</b> contains Makefile                                                                  |  |  |  |  |
|                                                                                                   |  |  |  |  |

## 6.2 Running on ZeBu

To use the example, ensure that your transactor is installed correctly and the ZEBU\_IP\_ROOT environment variable is set accordingly.

Also, you can compile and execute the example on any ZeBu Server system.

#### 6.2.1 Compiling for ZeBu

The compilation flow is available in the Makefile provided in the example/ axi\_master\_slave/zebu directory. You can launch the compilation using the following compilation target:

\$ make ZEBU=1 compile

The project files are available in the example/axi\_master\_slave/src/env directory.

### 6.2.2 Running the Test Case

After successful compilation, use the following command in example/ axi\_master\_slave/zebu directory.

\$ make ZEBU=1 run TESTNAME=<test case name>

**Example**: \$ make ZEBU=1 run TESTNAME=random\_txn\_test

#### 6.3 Test Cases on ZeBu

The directory example/<example\_dir>/src/bench contains test cases of ZeBu AMBA transactors. Following is the description of test cases:

TABLE 26 AMBA Master Test Cases on ZeBu

| Test Case             | Description                                                                                                                                                                                     |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| axi_master_dut_slave  |                                                                                                                                                                                                 |
| channel_delay_test    | This test case involves axi master instance and DUT acting as slave. It involves sending write and read transactions from master. Various channel delay values are configured from testbench.   |
| randomize test        | This test case involves axi master instance and DUT acting as slave. It involves sending write and read transactions from master having randomized values of id, len ,size,cache ,address etc   |
| trivial_test          | This trivial test case involves sending write and read transactions from master. Read data received is compared with data that was sent in write transaction.                                   |
| trivial_test_nb       | This test case involves transmission of non blocking transactions from master                                                                                                                   |
| trivial_test_phase    | This test involves sending transactions from master in a phased manner                                                                                                                          |
| axi4_master_dut_slave |                                                                                                                                                                                                 |
| channel_delay_test    | This test case involves axi 4 master instance and DUT acting as slave. It involves sending write and read transactions from master. Various channel delay values are configured from testbench. |
| trivial_test          | This trivial test case involves sending write and read transactions from master. Read data received is compared with data that was sent in write transaction.                                   |
| trivial_test_nb       | This test case involves transmission of non blocking transactions from master                                                                                                                   |
| trivial_test_phase    | This test involves sending transactions from master in a phased manner                                                                                                                          |

TABLE 26 AMBA Master Test Cases on ZeBu

| trivial_test_phase       | This test involves sending transactions from master in a phased manner                                                                                                                            |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| acelite_master_dut_slave |                                                                                                                                                                                                   |
| channel_delay_test       | This test case involves acelite master instance and DUT acting as slave. It involves sending write and read transactions from master. Various channel delay values are configured from testbench. |
| trivial_test             | This trivial test case involves sending write and read transactions from master. Read data received is compared with data that was sent in write transaction.                                     |
| trivial_test_nb          | This test case involves transmission of non blocking transactions from master                                                                                                                     |
| trivial_test_phase       | This test involves sending transactions from master in a phased manner                                                                                                                            |

**TABLE 27** xtor\_amba\_slave\_svs Test Cases on ZeBu

| Test Case             | Description                                                                                                                                                                                                                                                                 |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| axi_master_slave      |                                                                                                                                                                                                                                                                             |  |
| multi_txn_test        | This test case involves sending multiple read/write transactions from master, a separate thread is used to send responses from slave                                                                                                                                        |  |
| random_txn_test       | This test case involves sending read/write transactions with random attributes from master, a separate thread is used to send responses from slave. Comparison of data sent in write transaction and data received for read transaction is done in master through callback. |  |
| trivial_test          | This trivial test case involves sending write and read transactions from master. Responses are stored in callback for slave and sent through a separate thread.                                                                                                             |  |
| out_of_order_txn_test | This test case involves transmission of read data in an out of order manner from slave. The order in which responses are sent is controlled by calling store response in the same manner.                                                                                   |  |
| axi_master_slave      |                                                                                                                                                                                                                                                                             |  |

**TABLE 27** xtor\_amba\_slave\_svs Test Cases on ZeBu

| multi_txn_test        | This test case involves sending multiple read/write transactions from master, a separate thread is used to send responses from slave                                                                                                                                        |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| random_txn_test       | This test case involves sending read/write transactions with random attributes from master, a separate thread is used to send responses from slave. Comparison of data sent in write transaction and data received for read transaction is done in master through callback. |
| trivial_test          | This trivial test case involves sending write and read transactions from master. Responses are stored in callback for slave and sent through a separate thread.                                                                                                             |
| out_of_order_txn_test | This test case involves transmission of read data in an out of order manner from slave. The order in which responses are sent is controlled by calling store response in the same manner.                                                                                   |
| multi_txn_test        | This test case involves sending multiple read/write transactions from master, a separate thread is used to send responses from slave                                                                                                                                        |
| acelite_master_slave  |                                                                                                                                                                                                                                                                             |
| multi_txn_test        | This test case involves sending multiple read/write transactions from master, a separate thread is used to send responses from slave                                                                                                                                        |
| random_txn_test       | This test case involves sending read/write transactions with random attributes from master, a separate thread is used to send responses from slave. Comparison of data sent in write transaction and data received for read transaction is done in master through callback. |
| trivial_test          | This trivial test case involves sending write and read transactions from master. Responses are stored in callback for slave and sent through a separate thread.                                                                                                             |
| out_of_order_txn_test | This test case involves transmission of read data in an out of order manner from slave. The order in which responses are sent is controlled by calling store response in the same manner.                                                                                   |
|                       |                                                                                                                                                                                                                                                                             |