# ZeBu DFI LPDDR5 Interface User Manual

Version V-2024.03-SP1, February 2025



# **Copyright and Proprietary Information Notice**

© 2025 Synopsys, Inc. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at <a href="https://www.synopsys.com/company/legal/trademarks-brands.html">https://www.synopsys.com/company/legal/trademarks-brands.html</a>.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

# **Contents**

| • | 1. | About This Manual                               |      |  |  |  |
|---|----|-------------------------------------------------|------|--|--|--|
|   |    | Synopsys Statement on Inclusivity and Diversity |      |  |  |  |
| 2 | 2. | Introduction                                    | . 6  |  |  |  |
|   |    | Overview                                        | . 6  |  |  |  |
|   |    | Features                                        | 7    |  |  |  |
|   |    | Limitations                                     | . 8  |  |  |  |
| ; | 3. | Integration Methodology                         | 9    |  |  |  |
|   |    | Integration Process                             | . 9  |  |  |  |
|   |    | Connecting Clocks                               | 10   |  |  |  |
|   |    | Design Topologies                               | . 11 |  |  |  |
|   |    | Independent Channels / Independent Memories     | . 11 |  |  |  |
|   |    | Parallel Channels                               | 12   |  |  |  |
| • | 4. | zDFI Parameters                                 | 14   |  |  |  |
|   |    | zDFI Timing Parameters                          | . 14 |  |  |  |
|   |    | DFI Timing Parameters for 1:2 Clock Ratio       | . 16 |  |  |  |
|   |    | DFI Timing Parameters for 1:4 Clock Ratio       |      |  |  |  |
|   |    | zDFI Memory Timing Parameters                   |      |  |  |  |
|   |    | Timing Constraints                              |      |  |  |  |
|   |    | zDFI Vector Width Parameters                    |      |  |  |  |
| ļ | 5. | DFI Ports                                       |      |  |  |  |
|   |    | DFI Control Interface                           | .21  |  |  |  |
|   |    | WCK Control Interface                           | 22   |  |  |  |
|   |    | DFI Write Data Interface                        | . 22 |  |  |  |



#### Contents

|    | DFI Read Data Interface                  | 23 |
|----|------------------------------------------|----|
|    | DFI Status Interface                     | 23 |
|    | zDFI Memory Interface                    | 24 |
|    | DFI Probe Vector                         | 24 |
| 6. | Debug                                    | 28 |
|    | Timing Debug                             | 28 |
|    | The min_wl Value                         | 28 |
|    | The param_error Value                    | 28 |
|    | The suggested_ctrl_delay_min Value       | 29 |
|    | Memory Interface                         | 29 |
|    | DFI Interface                            | 29 |
| 7. | Appendix: Calculating Timing Constraints | 31 |
|    | Method 1 (T1; Green Path)                | 31 |
|    | Method 2 (T2: Orange Path)               | 32 |

# **About This Manual**

This manual describes how to use the ZeBu DFI interface for easier integration between Memory Controller (MC) and PHY.

#### **Related Documentation**

For more relevant information about each memory protocol associated with the zDFI, please refer to the related JEDEC specifications.

For more relevant information about the DFI protocol, please refer to the latest MIPI DFI specification.

## Synopsys Statement on Inclusivity and Diversity

Synopsys is committed to creating an inclusive environment where every employee, customer, and partner feels welcomed. We are reviewing and removing exclusionary language from our products and supporting customer-facing collateral. Our effort also includes internal initiatives to remove biased language from our engineering and working environment, including terms that are embedded in our software and IPs. At the same time, we are working to ensure that our web content and software applications are usable to people of varying abilities. You may still find examples of non-inclusive language in our software or documentation as our IPs implement industry-standard specifications that are currently under review to remove exclusionary language.

# Introduction

DDR PHY Interface is an industry-standard interface protocol for easier integration between Memory Controller (MC) and PHY. DFI defines the signals and timing parameters required to transfer control information and data. These parameters are constrained by the MC and/or the PHY. Current version is DFI 5.1. It supports DDR3, DDR4, DDR5, GDDR6, HBM2/2E, LPDDR1, LPDDR2, LPDDR3, LPDDR4, LPDDR5.

This section explains the following topics:

- Overview
- Features
- Limitations

#### **Overview**

zDFI is a PHY model, compliant with the DFI standard, for ZeBu DDR Memory Models. It is delivered as an encrypted SystemVerilog file, including a SystemVerilog module called zdfi. One package is delivered for all DDR families.

zDFI supports integration of a custom DFI-compliant Memory Controller (DUT). Replace your current PHY with the zdfi module assigning proper values to the signal width and timing parameters.

The following figure illustrates the DFI Interface:

Figure 1 DFI Interface



#### **Features**

The following are the features supported by DFI:

Table 1 Supported Features

| SDRAM Family                                 | Comment                                                                                                      |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| Read transactions                            | Transmitted to the DDR model.                                                                                |  |  |
| Write transactions                           | Transmitted to the DDR model.                                                                                |  |  |
| Configuration operations (MRW/MRR)           | Transmitted to the DDR model.                                                                                |  |  |
| Configuration operations detection (MRW/MRR) | The zDFI detects these accesses and extracts useful information (Burst length, Write latency, read latency). |  |  |
| Status Interface                             | Only dfi_init_start/complete                                                                                 |  |  |
| Data Bus Inversion (DBI/DMI)                 |                                                                                                              |  |  |

Table 1 Supported Features (Continued)

| SDRAM Family                   | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1:2 clock ratio1:4 clock ratio | LPDDR5 devices can switch from 1:2 to 1:4 mode. Unlike other zDFI, zDFI_LPDDR5_HDR supports both 1:2 and 1:4.Note: In order to switch between clock ratio 1:2 and 1:4, no specific action on the zDFI is required. When a clock ratio switch is sent to the memory by the controller (accessing bit MR18[7]), the zDFI will catch this access on the fly and switch to the new clk ratio at the same time as the memory.Also note that the idfi_freq_ratio input port is not used internally, i.e., the values input to idfi_freq_ratio will be ignored. |  |  |
| Single channel support         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| WriteX support                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Write32 bubble mode support    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Frequency Set Points           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Link ECC                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

#### **Limitations**

The following are the limitations of the DFI interface:

- · DFI update interface.
- DFI optional protocols:
  - Cyclic redundancy check (CRC)
  - System frequency change
  - DFI low power interface
  - Error interface
  - Training interface
- · Multiple channel support.
- The zDFI does not support any change of tWCK2DQO/tWC2DQI/tWCK2CK in the zLPDDR5 device. They must remain at their default values.

# **Integration Methodology**

This section explains how to integrate Memory Controller (MC) and PHY under the following topics:

- Integration Process
- · Connecting Clocks
- Design Topologies

## **Integration Process**

To integrate a Memory Controller (MC) and PHY, perform the following steps:

1. Gather the following information for parameterization of the zDFI model (bus sizes and timing parameters):

If the timing parameters are not available, simulate your design using the zDFI model and the memory simulation model.

Use the default timing parameters in the first stage of the integration process.

Extract the timing parameters from the waveforms. See zDFI Timing Parameters for a methodology to compute DFI\_T\_PHY\_WRDATA and DFI\_T\_PHY\_WRLAT.

Use the memory probe vector to extract MEM\_WRITE\_LATENCY and MEM\_READ\_LATENCY. See *ZeBu LPDDR5 Memory Models User Manual* for more information.

Once the value of DFI\_T\_PHY\_WRDATA, DFI\_T\_PHY\_WRLAT and MEM\_WRITE\_LATENCY is computed, compute DFI\_T\_CTRL\_DELAY as detailed in zDFI Timing Parameters.

Modify your simulation with the new values of the timing parameters, relaunch simulation and check that write and read access are correct.

2. Emulate your design using the zDFI model and the VS DDR model with the same parameter values as above.

#### Note:

The zDFI is intended to work together with the zLPDDR5 model IP. These are simplified models designed for emulation on ZeBu. Trying to run the zDFI with a third-party memory simulation model may be difficult or impossible

## **Connecting Clocks**

The following are the two clock inputs on zDFI:

- dfi clk: Generated by the MC (DFI controller).
- mem\_wck\_1x4: is user-generated.

The mem\_wck\_1x4 4x is faster than dfi\_clk. In clock ratio 1:4, 4-phase zDFI, mem\_wck\_t is a copy of mem\_wck\_1x4. In clock ratio 1:2, 2-phase zDFI, mem\_wck\_t is mem\_wck\_1x4 divided by 2.

The clock domain for mem\_wck\_1x4 should be the same as that for dfi\_clk (derived from the same primary clock). Also, the two clocks must have their rising edges aligned.

In clock ratio 1:4, 4-phase zDFI, mem\_wck\_t is a copy of mem\_wck\_1x4. In clock ratio 1:2, 2-phase zDFI, mem\_wck\_t is mem\_wck\_1x4 divided by 2.

The following is the clock structure inside the zDFI:

Figure 2 Clock Structure



As shown in the above figure, the following are the configuration requirements of the clocks:

- The mem\_wck\_t output is the positive side of the differential clock. Ensure that it is
  connected to the positive clock input of the memory. On the memory model, the input is
  named WCK t.
- The mem\_wck\_c output is the negative side of the differential clock. Ensure that it is connected to the negative clock input of the memory. On the memory model, the input is named WCK c.
- The mem\_ck\_t output is the positive side of the differential clock. Ensure that it is
  connected to the positive clock input of the memory. On the memory model, the input is
  named CK\_t. The mem\_ck\_t signal is a copy of dfi\_clk.
- The mem\_ck\_c output is the negative side of the differential clock. Ensure that it is connected to the negative clock input of the memory. On the memory model, the input is named CK c.

## **Design Topologies**

The following design topologies are available in the zDFI Interface for LPDDR5:

- Independent Channels / Independent Memories
- Parallel Channels

## **Independent Channels / Independent Memories**

In this topology, two channels or two memories do not share the same address bus. In this case, instantiate one DFI per channel.

mem0 z DFIO ĊS cs add ad wrdata dq rddata zDFI1 mem1 CS ĊS add ad wrdata dq rddata

Figure 3 2 Independent Channels / 2 Independent Memories

#### **Parallel Channels**

In this topology, two channels or two memories share the same address buses. They also share the same clock enable. The mem\_dq bus of the zDFI is split in 2 to/from the 2 memories (mem\_dq =  $\{mem1_dq, mem0_dq\}$ ). In this case, instantiate one DFI with double data size.

cs cs add ad wrdata mem\_dq mem1\_dq mem1\_dq

Figure 4 Instantiate One DFI With Double Data Size

However, in this topology, two channels or two memories share the same address bus but not the same chip select (mem\_cs = {mem1\_cs,mem0\_cs}). Also, the data bus is shared (mem\_dq = mem0\_dq = mem1\_dq). In this case, instantiate one DFI with double chip select size.

Figure 5 Instantiate one DFI with Double Chip Select Size



# **zDFI** Parameters

This section explains the following topics:

- zDFI Timing Parameters
- zDFI Vector Width Parameters

#### **zDFI Timing Parameters**

The zDFI memory timing parameters can also be defined at runtime using the zebu\_TCFG register bank.

The following table describes the zDFI timing parameters and corresponding mapping of the zebu\_TCFG register bank:

Table 2 zDFI Timing Parameters

| Parameter        | zebu_TCFG Register<br>Mapping | Description                                                                                     |
|------------------|-------------------------------|-------------------------------------------------------------------------------------------------|
| DFI_T_CTRL_DELAY | Zebu_TCFG[7:0]                | Delay between command on the DFI interface and command reaching the memory. Minimum value is 3. |
| DFI_T_PHY_RDLAT  | Zebu_TCFG[15:8]               | Maximum delay between idfi_rddata_en_pN and odfi_rddata_valid_wN.                               |
| DFI_T_PHY_WRLAT  | Zebu_TCFG[23:16]              | Delay between DFI write command and DFI write_en.                                               |
| DFI_T_PHY_WRDATA | Zebu_TCFG[31:24]              | Delay between DFI write_en and DFI wrdata.                                                      |

DFI\_T\_PHY\_WRDATA, DFI\_T\_PHY\_WRLAT, DFI\_T\_PHY\_RDLAT: All delay value is calculated based on mem\_wck clock unit. This mem\_wck clock is the same frequency as the PHY clock.

DFI\_T\_CTRL\_DELAY: Delay is calculated based on mem\_ck unit.

MEM WRITE LATENCY and MEM READ LATENCY is the lpddr5 protocol latency.

Since, mem\_ck and mem\_wck are generated by zDFI, user doesn't need to worry about it. Details are provided in the section 2.2.

All of the above values are used as default values.

The zDFI memory timing parameters can also be defined at runtime using the zebu\_TCFG register bank. The mapping of this register is as follows:

| DFI_T_CTRL_DELAY                                                                                                                                     | zebu_TCFG[7:0]   |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| DFI_T_PHY_RDLAT                                                                                                                                      | Zebu_TCFG[15:8]  |
| DFI_T_PHY_WRLAT                                                                                                                                      | Zebu_TCFG[23:16] |
| DFI_T_PHY_WRDATA                                                                                                                                     | Zebu_TCFG[31:24] |
| USE_RDDATA_EN: Follow rddata_en shape and consider DFI_T_PHY_RDLAT as strict value number in DFI clock cycle (USE_RDLAT_EN must be set to 1).        | Zebu_TCFG[32]    |
| USE_RDLAT_EN: DFI_T_PHY_RDLAT as strict value number in DFI clock cycle, if USE_RDDATA_EN is not enabled, it will use the rddata_en_p0 as reference. | Zebu_TCFG[33]    |
| Backdoor configuration to select clock ratio. Default value: 1 (1:1x4, 0:1x2)                                                                        | Zebu_TCFG[34]    |
|                                                                                                                                                      |                  |

Each timing parameter is accessible with a backdoor access. The path to the zebu\_TCFG register is the following.

```
<path_to_zDFI_instance>.zebu_TCFG.zebuReg
```

Any update on any timing parameter at runtime is overwriting the parameter value defined at compilation time.

Note: Usage of USE\_RDDATA\_EN and USE\_RDLAT\_EN is very restricted and reserved to a very specific use-case. By default the DFI\_T\_PHY\_RDLAT value is don't care.

This section explains the following topics:

- DFI Timing Parameters for 1:2 Clock Ratio
- DFI Timing Parameters for 1:4 Clock Ratio
- zDFI Memory Timing Parameters
- Timing Constraints

### **DFI Timing Parameters for 1:2 Clock Ratio**

The write latency is computed from the WRITE command. As per the LPDDR5 command truth table, a WRITE is recognized by values 0x2 or 0xA (MASK WRITE), 0x6 or 0xE (WRITE), 0x4 (WRITE32) on the idfi address bus.

The following figures illustrates how to compute DFI\_T\_PHY\_WRLAT and DFI\_T\_PHY\_WRDATA from a reference simulation waveform.

Figure 6 Timing Parameters with Clock Ratio 1:2



#### In the above example:

```
DFI_T_PHY_WRLAT = T_PHY_WRLAT_p0+T_PHY_WRLAT_p1 = 5+4=9
DFI_T_PHY_WRDATA = T_PHY_WRDATA p0+T_PHY_WRDATA p1 = 1+2=3
```

For the above example, calculate the following values:

- T\_PHY\_WRLAT\_p0: number of dfi\_clk cycles between WRITE command and idfi wrdata en p0.
- T\_PHY\_WRLAT\_p1: number of dfi\_clk cycles between WRITE command and idfi wrdata en p1.
- T\_PHY\_WRDATA\_p0: number of dfi\_clk cycles between idfi\_wrdata\_en\_p0 and idfi\_wrdata\_p0.
- T\_PHY\_WRDATA\_p1: number of dfi\_clk cycles between idfi\_wrdata\_en\_p1 and idfi\_wrdata\_p1.

## **DFI Timing Parameters for 1:4 Clock Ratio**

The write latency is computed from the WRITE command. Per the LPDDR5 command truth table, WRITE is recognized by values 0x2 or 0xA (MASK WRITE), 0x6 or 0xE (WRITE), 0x4 (WRITE32) on the idfi\_address bus.

The following figures illustrates how to compute DFI\_T\_PHY\_WRLAT and DFI\_T\_PHY\_WRDATA from a reference simulation waveform:

Figure 7 Timing parameters with clock ratio 1:4



#### In the above example:

```
DFI_T_PHY_WRLAT =

T_PHY_WRLAT_p0+T_PHY_WRLAT_p1+T_PHY_WRLAT_p2+T_PHY_WRLAT_p3 = 2+2+2+3 = 9

DFI_T_PHY_WRDATA =

T_PHY_WRDATA_p0+T_PHY_WRDATA_p1+T_PHY_WRDATA_p2+T_PHY_WRDATA_p3 = 1+2+1+1 = 5
```

For the above example, calculate the following values:

- T\_PHY\_WRLAT\_p0: number of dfi\_clk cycles between WRITE command and idfi wrdata en p0
- T\_PHY\_WRLAT\_p1: number of dfi\_clk cycles between WRITE command and idfi wrdata en p1
- T\_PHY\_WRLAT\_p2: number of dfi\_clk cycles between WRITE command and idfi wrdata en p2
- T\_PHY\_WRLAT\_p3: number of dfi\_clk cycles between WRITE command and idfi wrdata en p3
- T\_PHY\_WRDATA\_p0: number of dfi\_clk cycles between idfi\_wrdata\_en\_p0 and idfi wrdata\_p0
- T\_PHY\_WRDATA\_p1: number of dfi\_clk cycles between idfi\_wrdata\_en\_p1 and idfi wrdata p1
- T\_PHY\_WRDATA\_p2: number of dfi\_clk cycles between idfi\_wrdata\_en\_p2 and idfi wrdata p2)
- T\_PHY\_WRDATA\_p3: number of dfi\_clk cycles between idfi\_wrdata\_en\_p3 and idfi wrdata p3)

#### **zDFI Memory Timing Parameters**

You can define the zDFI memory timing parameters at compile time.

The memory timing parameter values are default values. They are overridden by MRW commands sent to the memory through the DFI. This helps the controller perform the MRW command to set the latency.

Any mismatch between the actual latencies programmed in the LPDDR5 memory and the related parameters of the zDFI lead to an incorrect behavior.

The following table describes the parameters for zDFI memory timing:

Table 3 Memory Timing Parameters

| Parameter         | Description                                      |
|-------------------|--------------------------------------------------|
| MEM_WRITE_LATENCY | Must match the LPPDDR5 settings (lowest value).  |
| MEM_READ_LATENCY  | Must match the LPDDR5 settings (lowest value).   |
| MEM_BURST_LENGTH  | Must match the LPDDR5 settings.0= on-the-fly BL. |

#### **Timing Constraints**

The following lists the general timing constraint:

```
CKR*(DFI_T_CTRL_DELAY+MEM_WRITE_LATENCY) ≥DFI_T_PHY_WRLAT+DFI_T_PHY_WRDATA + zDFI_LATENCY

DFI_T_CTRL_DELAY ≥ 3

1:2 clock ratio: CKR=2, zDFI_LATENCY=4

1:4 clock ratio: CKR=4, zDFI_LATENCY=5
```

For more details about how this equation is computed, see Appendix: Calculating Timing Constraints.

zDFI\_LATENCY: It is an internal delay of zDFI model and user doesn't need to know in which clock unit.

It is advised to use the smallest possible write latency of the memory (according to the JEDEC specification) as MEM\_WRITE\_LATENCY. For LPDDR5, this value is 4 in 1:2 clock ratio and 2 in 1:4 clock ratio.

The simplified equations are:

#### For 1:2 clock ratio

```
2*DFI_T_CTRL_DELAY ≥ DFI_T_PHY_WRLAT+DFI_T_PHY_WRDATA -4
DFI_T_CTRL_DELAY ≥ 3
```

#### For 1:4 clock ratio

```
4*DFI_T_CTRL_DELAY ≥ DFI_T_PHY_WRLAT+DFI_T_PHY_WRDATA-3
DFI_T_CTRL_DELAY ≥ 3
```

In the majority of cases, due to the CKR multiplying factor, the constraint on 1:2 clock ratio is stronger than on 1:4. It is not required to meet the constraint on 1:2, if only 1:4 write access operations are performed during the run.

#### **zDFI Vector Width Parameters**

The following table describes the zDFI width parameters and their default value:

Table 4 Width Parameters

| Parameter              | Default Value (1:2 Clock Ratio) |  |  |
|------------------------|---------------------------------|--|--|
| DFI_ADDRESS_WIDTH      | 14                              |  |  |
| DFI_CHIP_SELECT_WIDTH  | 2                               |  |  |
| DFI_DATA_ENABLE_WIDTH  | 4                               |  |  |
| DFI_DATA_WIDTH         | 32                              |  |  |
| DFI_READ_DATA_VALID_WI | 1                               |  |  |

The default values are suitable for a zDFI connected to a dual channel LPDDR5 device with 16 data bits per channel.

The following are the constraints regarding bus sizes:

- idfi\_cs, idfi\_reset\_n / mem\_cs and mem\_reset\_n all have the same size parameterized by DFI\_CHIP\_SELECT\_WIDTH.
- mem\_ca is a DDR signal. Therefore, it has half the size of idfi\_address, parameterized by DFI\_ADDRESS\_WIDTH.
- mem\_dq is a DDR signal. Therefore, it has half the size of idfi\_wrdata\_pN/ odfi\_rddata\_wN, parameterized by DFI\_DATA\_WIDTH
- mem\_rdqs\_t, mem\_rdqs\_c, mem\_wck\_t, mem\_wck\_c and mem\_dmi are 8 times smaller than mem\_dq (1 bit per mem\_dq byte).

- idfi\_wrdata\_mask\_pN and odfi\_rddata\_dbi\_wN are 8 times smaller than idfi\_wrdata\_pN/odfi\_rddata\_wN(1 bit per idfi\_wrdata\_pN/odfi\_rddata\_wN).
- All of them are parameterized by DFI\_DATA\_WIDTH.

# **DFI Ports**

When a port is not used with a given memory type, input ports should be tied to 0 and output ports should be left unconnected.

This section describes the following DFI interfaces:

- · DFI Control Interface
- · DFI Write Data Interface
- DFI Read Data Interface
- DFI Status Interface
- zDFI Memory Interface
- DFI Probe Vector

#### **DFI Control Interface**

The following table lists the DFI control interface:

Table 5 DFI Control Interface

| Interface Type | Size                      | Signal Name  | Description                       |
|----------------|---------------------------|--------------|-----------------------------------|
| input          | 1                         | rst_n        | global hardware reset, active low |
| input          | 1                         | dfi_clk      | dfi clock input                   |
| input          | 1                         | mem_wck_1x4  | memory clock input                |
| input          | DFI_ROW_WIDTH             | idfi_address | row address input                 |
| input          | DFI_CHIP_SELECT<br>_WIDTH | idfi_cs      | chip select input                 |

#### **WCK Control Interface**

The following table lists the WCK control interface:

Table 6 DFI Control Interface

| Interface Type | Size                | Signal Name        | Description                             |
|----------------|---------------------|--------------------|-----------------------------------------|
| input          | 1                   | idfi_wck_cs_pN     | WCK select per phase. Unused internally |
| input          | 1                   | idfi_wck_en_pN     | WCK enable per phase. Unused internally |
| input          | MEM_DQS_<br>WIDTH*2 | idfi_wck_toggle_pN | WCK enable toggling per phase           |

#### **DFI Write Data Interface**

The following table lists the DFI write data interface:

Table 7 DFI Write Data Interface

| Interface Type | Size                                                     | Signal Name             | Description                                            |
|----------------|----------------------------------------------------------|-------------------------|--------------------------------------------------------|
| input          | DFI_DATA_ENABL<br>E_WIDTH                                | idfi_wrdata_en<br>_pN   | write data enable input per phase.                     |
| input          | DFI_DATA_WIDTH                                           | idfi_wrdata_pN          | write data input per phase                             |
| input          | DFI_DATA_WID<br>TH/8                                     | idfi_wrdata_mas<br>k_pN | write data mask input per phase.<br>Also used for DBI. |
| input          | DFI_CHIP_SELECT<br>_WIDTH *<br>DFI_DATA_ENABL<br>E_WIDTH | idfi_wrdata_cs<br>_pN   | Unused internally                                      |

#### **DFI Read Data Interface**

The following table lists the DFI read data interface:

Table 8 DFI Read Data Interface

| Interface Type | Size                                                     | Signal Name           | Description                       |
|----------------|----------------------------------------------------------|-----------------------|-----------------------------------|
| input          | DFI_DATA_ENABL                                           | idfi_rddata_en        | read data enable input per        |
|                | E_WIDTH                                                  | _pN                   | phase.                            |
| output         | DFI_DATA_WIDTH                                           | odfi_rddata_wN        | read data output per phase        |
| output         | DFI_READ_DATA_                                           | odfi_rddata_vali      | read data valid output per phase. |
|                | VALID_WIDTH                                              | d_wN                  | All bits are identical            |
| Output         | DFI_DATA_WIDT                                            | odfi_rddata_dbi       | read data bus inversion per       |
|                | H /8                                                     | _wN                   | phase                             |
| Input          | DFI_CHIP_SELECT<br>_WIDTH *<br>DFI_DATA_ENABL<br>E_WIDTH | idfi_rddata_cs<br>_pN | Unused internally                 |

#### **DFI Status Interface**

The following table lists the DFI status interface:

Table 9 DFI Status Interface

| Size | Signal Name           | Description                                                                                          |
|------|-----------------------|------------------------------------------------------------------------------------------------------|
| 1    | idfi_dram_clk_disable | clock disable. Not used in zDFI.<br>Expect optimization at synthesis                                 |
| 1    | odfi_init_complete    | init complete output                                                                                 |
| 1    | idfi_init_start       | init start input                                                                                     |
| 2    | idfi_freq_ratio       | unused internally                                                                                    |
| 2    | idfi_freq_fsp         | unused internally                                                                                    |
| 2    | idfi_freq_fsp         | unused internally                                                                                    |
|      | 1<br>1<br>1<br>2<br>2 | 1 idfi_dram_clk_disable  1 odfi_init_complete  1 idfi_init_start  2 idfi_freq_ratio  2 idfi_freq_fsp |

# **zDFI Memory Interface**

The following table lists the interface of zDFI on the memory side:

Table 10 zDFI Memory Interface

| Interface Type | Size                      | Signal Name | Description                                                        |
|----------------|---------------------------|-------------|--------------------------------------------------------------------|
| output         | MEM_CK_WIDTH              | mem_ck_t    | memory clock differential input, positive side of the pair         |
| output         | MEM_CK_WIDTH              | mem_ck_c    | memory clock differential input, negative side of the pair         |
| output         | DFI_CHIP_SELECT_<br>WIDTH | mem_cs      | memory chip select                                                 |
| output         | DFI_COL_WIDTH/2           | mem_ca      | memory address.                                                    |
| inout tri0     | DFI_DATA_WIDT<br>H /2     | mem_dq      | memory data width (pull down).                                     |
| output         | DFI_DATA_WID<br>TH/64     | mem_wck_t   | memory write clock differential output, positive side of the pair. |
| output         | DFI_DATA_WID<br>TH/64     | mem_wck_c   | memory write clock differential output, negative side of the pair. |
| input          | DFI_DATA_WID<br>TH/64     | mem_rdqs_t  | memory data strobe differential input, positive side of the pair.  |
| input          | DFI_DATA_WID<br>TH/64     | mem_rdqs_c  | memory data strobe differential input, negative side of the pair.  |
| inout          | DFI_DATA_WIDTH /<br>16    | mem_dmi     | memory data mask / data bus inversion.                             |
| output         | DFI_CHIP_SELECT_<br>WIDTH | mem_reset_n | memory reset. Active low.                                          |

## **DFI Probe Vector**

The following table describes the complete mapping of the debug vector.

Table 11 DFI Probe Vector

| Probe Vector | Signal Name       |
|--------------|-------------------|
| dfi_probe[0] | dfi_write_command |

Table 11 DFI Probe Vector (Continued)

| Probe Vector      | Signal Name                           |
|-------------------|---------------------------------------|
| dfi_probe[1]      | dfi_read_command                      |
| dfi_probe[2]      | dfi_mrw1_command                      |
| dfi_probe[3]      | dfi_mrw2_command                      |
| dfi_probe[4]      | mem_write_command                     |
| dfi_probe[5]      | mem_write32_command                   |
| dfi_probe[6]      | mem_read_command                      |
| dfi_probe[7]      | mem_read32_command                    |
| dfi_probe[15: 8]  | burst_length_otf[7:0]                 |
| dfi_probe[23: 16] | burst_length_otf_delay[7:0]           |
| dfi_probe[31: 24] | burst_length_actual[7:0]              |
| dfi_probe[39: 32] | write_latency_detected[7:0]           |
| dfi_probe[47: 40] | read_latency_detected[7:0]            |
| dfi_probe[48]     | wrecc_en                              |
| dfi_probe[49]     | rdecc_en                              |
| dfi_probe[50]     | mem_wrdata_out_cnt_start              |
| dfi_probe[59: 51] | mem_wrdata_out_cnt                    |
| dfi_probe[60]     | write_in_progress[-2]                 |
| dfi_probe[61]     | write_in_progress[-1]                 |
| dfi_probe[62]     | write_in_progress[0]                  |
| dfi_probe[63]     | write_in_progress[1]                  |
| dfi_probe[64]     | mem_dq_enable                         |
| dfi_probe[65]     | mem_dqs_enable                        |
| dfi_probe[66]     | phy_wrdata_en_del_r                   |
| dfi_probe[67]     | mem_wrdata_enable                     |
|                   | · · · · · · · · · · · · · · · · · · · |

Table 11 DFI Probe Vector (Continued)

| Probe Vector       | Signal Name                         |
|--------------------|-------------------------------------|
| dfi_probe[68]      | ~empty_resynch_data_fifo_1_2        |
| dfi_probe[69]      | ~empty_resynch_data_en_fifo_1_4     |
| dfi_probe[70]      | ~empty_resynch_data_fifo_1_2        |
| dfi_probe[71]      | ~empty_resynch_data_en_fifo_1_4     |
| dfi_probe[73:72]   | FSP_OP                              |
| dfi_probe[74]      | request_read                        |
| dfi_probe[75]      | ckratio_1_2_detected (0:1x4, 1:1x2) |
| dfi_probe[76]      | rddata_fifo_en_1_2                  |
| dfi_probe[77]      | rddata_fifo_en_1_4                  |
| dfi_probe[78]      | rddata_p1_first_out                 |
| dfi_probe[79]      | rddata_p2_first_out                 |
| dfi_probe[80]      | rddata_p3_first_out                 |
| dfi_probe[88: 81]  | min_wl[7:0]                         |
| dfi_probe[91: 89]  | param_error[2:0]                    |
| dfi_probe[97: 92]  | suggested_ctrl_delay_min[5:0]       |
| dfi_probe[99: 98]  | Reserve                             |
| dfi_probe[163:100] | mem_wrdata                          |
| dfi_probe[291:164] | mem_rddata                          |
| dfi_probe[299:292] | Reserve                             |
| dfi_probe[303:300] | Mem read DBI                        |
| dfi_probe[304]     | Read DBI enabled                    |
| dfi_probe[329:305] | Reserve                             |
| dfi_probe[330]     | MRR Detected                        |
| dfi_probe[331]     | Reserve                             |
| -                  |                                     |

Table 11 DFI Probe Vector (Continued)

| Probe Vector        | Signal Name                                 |
|---------------------|---------------------------------------------|
| dfi_probe[332]      | MRW-1 (Mode register write detected on MR3) |
| dfi_probe[333]      | MRW-2 (Mode register write detected on MR3) |
| probe[482:334]      | Reserve                                     |
| dfi_probe [488:483] | DFI_T_PHY_WRDATA                            |
| dfi_probe [494:489] | DFI_T_PHY_WRLAT                             |
| dfi_probe [500:495] | DFI_T_PHY_RDLAT                             |
| dfi_probe [506:501] | DFI_T_CTRL_DELAY                            |
| dfi_probe[507]      | Reserve                                     |
| dfi_probe[508]      | zebuCFG[32]                                 |
| dfi_probe[509]      | zebuCFG[33]                                 |
| dfi_probe[511:510]  | FSP_WR                                      |

# **Debug**

This section provides information on debugging and troubleshooting the following:

- · Timing Debug
- Memory Interface
- DFI Interface

## **Timing Debug**

The block that checks the timing parameters in the zDFI interface has the following outputs:

- min\_wl
- · param error
- · suggested ctrl delay min

## The min\_wl Value

The min\_wl output value is always equal to MEM\_WRITE\_LATENCY.

As defined in section 3.1, the MEM\_WRITE\_LATENCY parameter defines the write latency used in the memory. This parameter is important to compute DFI\_T\_CTRL\_DELAY.

## The param\_error Value

The param error is a 3-bit vector. Possible error codes are:

- 3'b000: No error
- 3'b001: The zDFI timing condition is not met. Parameters must be recomputed.

- 3'b010 / 3'b011: The zDFI timing condition is not met. DFI\_T\_CTRL\_DELAY is too small.
- 3'b101: DFI T CTRL DELAY is lower than 3.

## The suggested\_ctrl\_delay\_min Value

The suggested\_ctrl\_delay\_min is a suggested value for T\_CTRL\_DELAY in case of error (param\_error not equal to 3'b000).

If no parameter error is found, suggested\_ctrl\_delay\_min is 0 and the T\_CTRL\_DELAY is correct.

If no error is detected and the data is not written/read correctly, then DFI\_T\_PHY\_WRLAT and/or DFI\_T\_PHY\_WRDATA might be erroneous.

## **Memory Interface**

To check the correct behavior of the memory, LPDDR5 memory interface provides a debug vector, as well as an alias file to apply in Verdi.

Also, a part of the probe displays the zrm interface. It is used to understand if the write or the read is failing. None of the mem\_\* signals on the zDFI should be left unconnected.

For more information, see ZeBu LPDDR5 Memory Models Manual.

#### **DFI** Interface

Compared to older revisions, all signals that do not apply to LPDDR5 and the non-supported interfaces have been removed from the zDFI interface. As a result, all signals (idfi \*/odfi \*) of the DFI interface are connected to the controller.

#### Note:

To identify the commands received by the zDFI, see the Command truth table of LPDDR5 memory, either from the JEDEC specification or from the data sheet provided by memory vendors.

Per this truth table, a valid command is identified by CS high.

Table 12 ROW Command Truth Table

| Command | Value on idfi_address_pN |
|---------|--------------------------|
| NOP     | 0x**00 or 0x**80         |

Table 12 ROW Command Truth Table (Continued)

| Command               | Value on idfi_address_pN             |
|-----------------------|--------------------------------------|
| POWER DOWN ENTRY      | 0x**40 or 0x**C0                     |
| ACTIVATE 1            | 0x***7 or 0x***F                     |
| ACTIVATE 2            | 0x***3 or 0x***B                     |
| PRECHARGE             | 0x**78 or 0x**F8                     |
| REFRESH               | 0x**38 or 0x**B8                     |
| MASK WRITE            | 0x***2 or 0x***A                     |
| WRITE                 | 0x***6 or 0x***E                     |
| WRITE32               | 0x***4                               |
| READ                  | 0x***1 or 0x***9                     |
| READ32                | 0x***5 or 0x***D                     |
| CAS                   | 0x***C                               |
| MUTLI PURPOSE COMMAND | 0x**30 or 0x**70 or 0x**B0 or 0x**F0 |
| SELF REFRESH ENTRY    | 0x**68 or 0x**E8                     |
| SELF REFRESH EXIT     | 0x**28 or 0x**A8                     |
| MODE REGISTER WRITE 1 | 0x**58 or 0x**D8                     |
| MODE REGISTER WRITE 2 | 0x**08 or 0x**48 or 0x**88 or 0x**C8 |
| MODE REGISTER READ    | 0x**18 or 0x**98                     |
| WRITE FIFO            | 0x**60 or 0x**E0                     |
| READ FIFO             | 0x**20 or 0x**A0                     |
| READ DQ CALIBRATION   | 0x**50 or 0x**D0                     |
|                       |                                      |

# **Appendix: Calculating Timing Constraints**

You can compute the time between a DFI write command and the data reaching the memory interface as described in the following figure:

Figure 8 Timing constraints in the zDFI



## Method 1 (T1; Green Path)

Per the MIPI DFI spec, the write command reaches the memory interface, DFI T CTRL DELAY, after the command reaches the DFI interface.

In addition, per the LPDDR5 JEDEC specification, the data reaches the memory interface, mem\_WL (as set in mode register), after the command.

Therefore, the timing constraint is calculated as:

Note that mem WL can change during the run or from one run to another.

## Method 2 (T2; Orange Path)

By definition in MIPI DFI Spec, the data reaches the DFI interface (DFI\_T\_PHY\_WRLAT + DFI T PHY WRDATA) after the command reached the DFI interface.

In addition, by construction (zDFI), the data uses zDFI\_adjusted\_latency to go through the zDFI (that is, from the DFI interface to the memory interface).

Therefore, the timing constraint is calculated as:

```
T2 = DFI_T_PHY_WRLAT + DFI_T_PHT_WRDATA + zDFI_adjusted_latency

T1=T2 \( \delta \) DFI_T_CTRL_DELAY + mem_WL = DFI_T_PHY_WRLAT +

DFI_T_PHY_WRLAT + zDFI_adjusted_latency
```

#### Note:

Mem WL can change, from run to run, or even during the same run.

The zDFI detects the MEM\_WRITE\_LATENCY as mem\_WL value (when a Mode register write is performed), and automatically adapts the zDFI\_adjusted\_latency accordingly, in order to comply with T1=T2.

#### Points to Consider

If the mem\_WL decreases, then the zDFI\_adjusted\_latency decreases accordingly so
that T1 and T2 remain equal. If mem\_WL is small enough, the zDFI\_adjusted\_latency
reaches the minimum possible value, called zDFI\_LATENCY. For LPDDR5, this value
is 4 or 5 depending on the clock ratio. Ensure that the following is true:

```
DFI_T_CTRL_DELAY + MEM_WRITE_LATENCY = DFI_T_PHY_WRLAT +
   DFI_T_PHT_WRDATA + zDFI_LATENCY
```

 If MEM\_WRITE\_LATENCY is too small, modify the value of the DFI\_T\_CTRL\_DELAY parameter to ensure that T1=T2.

Increasing the DFI\_T\_CTRL\_DELAY reduces the performance (the zDFI is holding the command instead of transmitting it to the memory ASAP).

This results in the following equation:

```
DFI_T_CTRL_DELAY + MEM_WRITE_LATENCY > DFI_T_PHY_WRLAT + DFI_T_PHY_WRDATA + zDFI LATENCY, with zDFI LATENCY=4 or 5
```

- The minimum time between command detection on the zDFI interface and command transmission to the memory interface is used by the zDFI to decode the DFI command. This minimum time is 3 CK. That is, DFI T CTRL DELAY(min)=3
- DFI\_T\_CTRL\_DELAY and MEM\_WRITE\_LATENCY signify number of memory clock cycles, mem\_ck. Also, DFI\_T\_PHY\_WRLAT, DFI\_T\_PHY\_WRDATA and zDFI\_LATENCY signify number of PHY clock, which is synchronous with mem\_wck. There is a difference in clock ratio for both mem\_ck and mem\_wck.