# Hardware/Software Co-Design Introductory Laboratory Report

### Dot product using axil\_macc IP

- 1. Consider the C-based synthesis of the axil macc IP.
- a) Indicate the performance (latency and minimum clock period) estimates for your IP. How many clock cycles does the synthesized multiplier take?

As shown in Figure 1, the estimated minimum clock period is 6.912 ns, the total latency is 30 ns and the number of cycles is three.

b) List the main I/O ports of your IP and relate them to the AXI-Lite interface channels.

As shown in Figure 2, the main I/O ports are a, b, c and instr. These ports are accessible to the processor as memory-mapped registers via the AXI interface s\_axi\_BUS1, whose addresses are listed in the **SW-to-HW Mapping** table. Additionally, Vitis added an extra memory-mapped register c\_crt1, which can be used by the processor to verify if the computation of c has completed.

- 2. Consider the C/RTL co-simulation of the axil\_macc IP and the RTL waveforms obtained.
- a) Explain briefly how the AXI-Lite interface works and which AXI-Lite signals are active when the input data and control values are written to the IP, for the first multiplication-accumulation of the simulation.

The AXI-Lite interface supports read and write transactions, each following a simple handshake protocol using valid/ready signaling. The valid signal is asserted by the source to indicate the information is available, while the ready signal is asserted by the destination to show it is ready to accept the information. A handshake completes when both valid and ready are high simultaneously.

The Write Transaction is composed of 3 parts: Write Address Phase, Write Data Phase and Write Response Phase - each one has a separated channel for realize the handshake - which sends address, write data and write response as information. Only in the Write Response Phase the slave acts as the source, otherwise it works as the destination.

The Read Transaction is composed of 2 parts: *Read Address Phase*, *Read Data Phase*. Each phase uses a separate channel to perform a handshake, transferring the write address, data, and response, respectively. Only in the *Read Data Phase* the slave acts as the source, otherwise it works as the destination.

As shown in Figure 3, a write transfer begins with the master setting the write address and asserting the address valid signal. The slave then responds by asserting the address ready signal. Once the address has been accepted, the master proceeds to place the write data on the bus and asserts the write data valid signal. Then, the slave responds by asserting the write data ready signal. After, the slave asserts the valid and response signals as 1 and 00, respectively, showing that the transaction succeeds. After the master responds with a ready signal equal to 1, finishing the entire transaction.

This process is repeated three times in the figure, corresponding to the transmission of the values for a, b, and instr.



Figure 1: Timing and Resource Estimation in Vitis



Figure 2: I/O Ports of the IP in Vitis



Figure 3: AXI-Lite Write Transaction Handshake

# b) Indicate at which time the read transaction of the first partial result value is accomplished. What are the signals (and signal values) that define when the transfer takes place?

The master receives the first data at 595 ns. As shown in Figure 4, this read transaction involves the use of the Read Address and Read Data channels, specifically the valid, ready, and data/address signals. The transaction happens when both valid and ready are equal to 1.

# c) Indicate at which time the read transaction of the final done control signal is accomplished. What are the signals (and signal values) that define this transaction?

The master receives the final data at 5095 ns. As shown in Figure 5, this read transaction involves the use of the Read Address and Read Data channels, specifically the valid, ready, data/address signals, the same signals of the previous question. The transaction happens when both valid and ready are equal to 1.

### 3. Consider your PS+PL system

#### a) Which base address has been assigned to the axil\_macc IP?

The axil\_macc IP base address is 0x4000\_0000.



Figure 4: Read Transaction of the first partial result



Figure 5: Read Transaction of the final result



Figure 6: Timing and Resource Utilization in Vivado

b) Indicate the number (total and per component) of resources needed to implement your PL design (in terms of LUTs, FFs and DSPs).

As shown in Figure 6, the number of LUTs, FFs and DSPs utilized are 612 (two implemented as LUTRAM for shift-logic), 838 and 3, respectively. No BRAMs are used.

c) Compare the real resource consumption of the axil\_macc IP with the high-level estimate (from Vitis HLS).

From Figure 1, the Vitis estimation are 3 DSPs, 486 FFs and 481 LUTs. This difference happens because Vivado considerates the device's physical limitations, meaning the digital architecture might need to be spread out and decomposed into multiple sections of the LUT in order to meet demands. While Vitis performs only out-of-context synthesis, which does not take the target board's characteristics into account. The number of DSP's stays the same, because our core logic - the multiply and accumulate - is the same.

d) Could your PL system use a faster clock frequency? Justify briefly.

As shown in Figure 6, the design has a Worst Negative Slack (WNS) of 4.159 ns, indicating that the clock period could theoretically be reduced to approximately 6 ns. However, to operate at this higher frequency, the board must support generating such a clock using PLLs.

### Matrix product IP

- 4. Consider the HLS matprod IP for full matrix multiplication, with an AXI-Lite interface using 3 BRAM\_36K = 6 BRAM\_18K local memories. Consider the matrix elements as 32-bit integers. In one execution, the new IP does a full matrix multiplication. The dimensions of the matrices are configurable, up to the defined MEM\_SIZE (per matrix).
- a) Do a C/RTL Co-simulation, using the  $4\times4$  matrices in file m4.bin (add the input matrix file as a project testbench file) and using MEM\_SIZE = 16. Indicate at which time the read transaction of the data read of the last element of the result matrix is accomplished.

The last read transaction finishes at 5.505 ns.

Implement the IP (using MEM\_SIZE = 1024) in a PS+PL system.

b) Indicate the number (total and per component) of resources needed to implement the PL part of the design.

As shown in Figure 7, the total number of LUTs, FFs, DSPs and BRAMs utilized are 849, 1081, 6 and 3, respectively. The AXI-Lite interface spends 381 LUTs and 564 FFs. The Matrix-Product circuit uses 452 LUTs, 484 FFs, 6 DSPs and 3 BRAMs. The System Reset utilizes 17 LUTs and 33 FFs.



Figure 7: Resource Utilization per Component in Vivado



Figure 8: Timing and Resource Estimation in Vitis

# c) Compare the real resource consumption of the axil\_matprod IP with the high-level estimate (from Vitis HLS).

From Figure 8, the Vitis estimation are 6 DSPs, 1152 FFs and 1129 LUTs. This difference happens because Vivado considerates the device's physical limitations, meaning the digital architecture might need to be spread out and decomposed into multiple sections of the LUT in order to meet demands. The number of DSP's stays the same, because our core logic - the matrix multiplication - is the same.

### d) Estimate the maximum clock frequency that can be used in the PL.

By 7, the PL has a Setup Worst Negative Slack (WNS) of 3.537 ns, so the estimated maximum clock frequency is 6.463 ns.

Complete the C application to execute the matrix multiplication on your HW/SW system.

Add a function to compare the results between the software-only and the HW/SW application.

Place all the sections of your program on the OCM.

e) Measure the execution time of the HW/SW application (executing on the Zynq device on your board) for  $25 \times 25$  matrices.

```
Console Output ⇒ Run in Zybo

Execution took 1009744 clock cycles.

SW Execution took 1553.45 us.

Execution took 470040 clock cycles.

(25) HW Execution took 723.14 us.
```

#### f) Compare the measured performance with that of the software-only 25×25 matrix multiplication.

As we can see from the output above, there is a speed-up of 2.15 when comparing to the software version - which runs on the on-board processor - this speed-up is due to having a custom hardware accelerator dedicated to the matrix multiplication, instead of relying in a general purpose processor to run a set of instruction. We could further speed-up the process if we used DMA, where the PL would directly fetch the matrix values from memory with a High Performance AXI-Lite Bus instead of have the processor feeding us said values with a General Purpose AXI-Lite Bus.



Figure 9: Timing Summary in Vivado

# 5. Estimate the performance improvements that could be achieved if the input matrix elements were 8-bit integers.

We can easily say that we would get a considerable speed-up because the arithmetic units necessary to compute the multiplication would be 4 times smaller. Therefore, ideally, we could get a 4x speed-up. Surprisingly, when modifying the base matprod project to support int8\_t instead of int32\_t, the speed-up did not change - the execution times were the same.

There are some possible reasons for this. First, both versions ran at the same clock frequency, although the version using smaller data types could, in theory, support a higher clock rate. Second, the processor's AXI-Lite interface has a 32-bit data width. Simply reducing the data size to 8 bits led to underutilization of the bus — only 8 out of 32 bits were used per transfer. A similar underutilization occurred within the FPGA: the same number of operations were performed, but on smaller data types, without exploiting parallelism.

To approach the ideal 4x speed-up, data-level parallelism must be used. For example, each 32-bit bus transfer should carry four 8-bit values, and the FPGA should process these values concurrently.