

### ARM Instruction Set Introduction

### Main features of the ARM Instruction Set

- Every instruction can be conditionally executed.
- A load/store architecture
  - Data processing instructions act only on registers
    - Three operands format
    - Combined ALU and shifter for high speed bit manipulation
  - Specific memory access instructions with powerful autoindexing addressing modes.
    - 32 bit and 8 bit data types
    - Flexible multiple register load and store instructions
- Instruction set extension via coprocessors.

## Cortex-M3 Register Set

- 18 registers 32-bit wide
- The following data types are supported:
  - byte: 8 bits
  - halfword: 16 bits
  - word: 32 bits

R13 used as stack pointer

R14 used as link register

R15 used as program counter

## Main



## The Program Counter (R15)

- When the processor is executing in ARM state:
  - All instructions are 32 bits in length
  - All instructions must be word aligned
  - Therefore the PC value is stored in bits [31:2] with bits [1:0] equal to zero (as instruction cannot be halfword or byte aligned).
  - Differently from other processors like the 80x86 family, the ARM permits to directly write in the PC, which is accessed trough register R15.

## The Link Register (R14)

- R14 is used as the subroutine link register (LR) and stores the return address when Branch with Link operations are performed, calculated from the PC.
- Thus, to return from a linked branch
  - MOV r15, r14

or

• MOV pc, lr

The Stack Pointer (R13)

Initial value hardware loaded from IVT

- R13 is used as the Stack Pointer and it is autonomously updated
  - At boot time its value is retrieved from the Interrupt Vector Table
  - During program
     execution if a stack
     oriented instruction is
     executed.

| Exception Type          | Index | Vector Address |
|-------------------------|-------|----------------|
| (Top of Stack)          | 0     | 0x00000000     |
| Reset                   | 1     | 0x00000004     |
| NMI                     | 2     | 0x00000008     |
| Hard fault              | 3     | 0x000000C      |
| Memory management fault | 4     | 0x0000010      |
| Bus fault               | 5     | 0x00000014     |
| Usage fault             | 6     | 0x00000018     |
| SVcall                  | 11    | 0x0000002C     |
| Debug monitor           | 12    | 0x00000030     |
| PendSV                  | 14    | 0x00000038     |
| SysTick                 | 15    | 0x0000003C     |
| Interrupts              | ≥16   | ≥0x00000040    |

## PSR - Program Status Register

- It can be accessed all at once or as a combination of 3 registers:
  - Application Program Status Register (APSR)
  - Execution Program Status Register (EPSR)



## The Program Status Registers (PSR)

20

25

31 GE Q Τ ICI/IT IT **ISRNUM** 

15

5

0

10

|                     | <b>Logical Instruction</b>                       | <b>Arithmetic Instruction</b>                                                                        |
|---------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|
| <u>Flag</u>         |                                                  |                                                                                                      |
| Negative (N='1')    | No meaning                                       | Bit 31 of the result has been set<br>Indicates a negative number in<br>signed operations             |
| Zero<br>(Z='1')     | Result is all zeroes                             | Result of operation was zero                                                                         |
| Carry<br>(C='1')    | After Shift operation '1' was left in carry flag | Result was greater than 32 bits                                                                      |
| oVerflow<br>(V='1') | No meaning  P. Bernardi - R. Ferrero             | Result was greater than 31 bits Indicates a possible corruption of the sign bit in signed numbers  8 |

# Condition Flags

|                     | Logical Instruction                              | Arithmetic Instruction                                                                            |
|---------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Flag                |                                                  |                                                                                                   |
| Negative (N='1')    | No meaning                                       | Bit 31 of the result has been set<br>Indicates a negative number in<br>signed operations          |
| Zero (Z='1')        | Result is all zeroes                             | Result of operation was zero                                                                      |
| Carry<br>(C='1')    | After Shift operation '1' was left in carry flag | Result was greater than 32 bits                                                                   |
| oVerflow<br>(V='1') | No meaning                                       | Result was greater than 31 bits Indicates a possible corruption of the sign bit in signed numbers |

### **Conditional Execution**

- Most instruction sets only allow branches to be executed conditionally.
- However, by reusing the condition evaluation hardware, ARM effectively increases number of instructions.
  - All instructions contain a condition field which determines whether the CPU will execute them.
  - Non-executed instructions soak up 1 cycle.
    - Still have to complete cycle so as to allow fetching and decoding of following instructions.

## Conditional Execution (II)

- This removes the need for many branches, which stall the pipeline (3 cycles to refill).
  - Allows very dense in-line code, without branches.
  - The Time penalty of not executing several conditional instructions is frequently less than the overhead of the branch or subroutine call that would otherwise be needed.

### The Condition Field

#### Opcode and operands



$$0000 = \mathbf{EQ} - \mathbf{Z}$$
 set (equal)

$$0001 = NE - Z$$
 clear (not equal)

$$0011 = LO / CC - C clear (unsigned lower)$$

$$0100 = MI - N set (negative)$$

$$0101 = PL - N$$
 clear (positive or zero)

$$0110 = VS - V$$
 set (overflow)

$$0111 = VC - V \text{ clear (no overflow)}$$

$$1000 = HI - C$$
 set and Z clear (unsigned higher)

$$1001 = LS - C$$
 clear or Z (set unsigned lower or same)

$$1010 = GE - N$$
 set and V set, or N clear and V clear (>or =)

$$1011 = LT - N$$
 set and V clear, or N clear and V set (>)

$$1110 = AL - always$$

$$1111 = NV - reserved.$$

## Using and updating the Condition Field

- To execute an instruction conditionally, simply postfix it with the appropriate condition:
  - For example an add instruction takes the form:

```
• ADD r0, r1, r2; r0 = r1 + r2 (ADDAL)
```

To execute this only if the zero flag is set:

```
• ADDEQ r0,r1,r2 ; If zero flag set then... ; ... r0 = r1 + r2
```

• By default, data processing operations do not affect the condition flags (apart from the comparisons where this is the only effect).

## Using and updating the Condition Field

• To cause the condition flags to be updated, the S bit of the instruction needs to be set by postfixing the instruction (and any condition code) with an "S".

```
ADDS r0,r1,r2; r0 = r1 + r2; ... and set flags
```

## An example

If R4-R3 == 0 then R0 = R1 Else R0 = R2

Regular asm style

SUBS R4, R4, R3
BEQ R4, lab1
MOV R0, R2
B lab2
lab1 MOV R0, R1
lab2 ....

• Conditional instruction style

SUBS R4, R4, R3 MOVEQ R0, R1 MOVNE R0, R2

. . . .