## Interrupt Controller

Paolo Bernardi

## Input/Output system management

- The main function of a Input/Output (I/O) system is to exchange information with the external world.
- An I/O system needs to be controlled by the CPU which has to incercept service requests
  - For example if a new data is received by a peripheral core
- There are 2 main methods used to manage service requests:
  - Polling
  - Interrupt.

#### System event categories

- Respond to infrequent but important events
  - Alarm conditions like low battery power (i.e., NMI)
  - Error conditions (i.e., USAGE FAULT)
- I/O synchronization
  - Trigger interrupt when signal on a port changes
- Periodic interrupts
  - Generated by the timer at a regular rate
  - Systick timer can generate interrupt when it hits zero
  - Reload value + frequency determine interrupt rate
- Data acquisition samples ADC

# Block diagram NXP LPC1768

- I/O system composed of several peripheral cores
  - Serial ports UARTS
  - 12-bit ADC / DAC
  - GPIO
  - Timers
  - Other communication protocols like
    - 12C
    - SPI/SSP



#### Polling

- Polling is the process where the computer or controlling device waits for an external device to check for its readiness or state
  - Checking status registers (best practice)
  - Checking data registers.
- The polling is often implemented as a software cycle
  - Performing a predefined sequence of checks at a regular pace
  - A scheduling can be defined to access peripheral cores more or less frequently
- If the polled core needs to be handled, the CPU moves from the polling loop to the handler of the specific event.
- Main characteristics
  - The most of the time is spent in the software cycle (disadvantage power inefficient)
  - Easy to implement (advantage)
  - High latency in the handling (disadvantage low performance)
  - Difficult management of nested requests (disadvantage very low performance)

#### Interrupt

- Peripheral devices are directly interacting with the CPU,
  - CPU is no more implementing a sw polling loop,
  - Idle mode can be entered,
  - The system wakes up as soon as a peripheral core is requesting a service
- When a request is received, the CPU needs to recognize the source of request in order to execute the proper handler
- Current architectures implements a Vectored Interrupt management method
  - Based on the Interrupt Vector Table (IVT)
  - The CPU collaborates with an external device called Interrupt Controller

#### System setup for interrupt mode

- Things you must do when programming a system to use interrupts
- BOOT TIME
  - Initialize data structures
    - counters, pointers
    - Eventually specify a flag variable that may interrupt (semaphores)
  - Configure Interrupt Controller
    - Enable interrupt sources
    - Set priority of every source

## System setup for interrupt mode (II)

- Things you must do in every interrupt service routine
- RUNTIME
  - Acknowledge
    - Clear the flags that indicate the interrupt is active
    - Can be done in different parts of the interrupt service routine
  - Maintain contents of R4-R8,R10-R11 (ABI AAPCS)
  - Communicate via shared global variables.

May be important for nesting interruptions

#### Interrupt controller

- In computing, an interrupt controller is a device that is used to combine several sources of interrupt into one or more CPU lines, while allowing priority levels to be assigned to its interrupt outputs
- Manages interrupt signals received from devices by combining multiple interrupts into a single interrupt output.



## Nested Vectored Interrupt Controller (NVIC)

(UM pg. 82)

- The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M3.
- The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts
- It manages 35 possible external interrupt.

| Table 5 | 6. | Interrupt Set-Pending Register 0 register (ISPR0 - 0xE000 E200) |
|---------|----|-----------------------------------------------------------------|
|         |    |                                                                 |

| Table |            | set-rending Register o register (ISPRO - 0XE000 E200)                                           |
|-------|------------|-------------------------------------------------------------------------------------------------|
| Bit   | Name       | Function                                                                                        |
| 0     | ISP_WDT    | Watchdog Timer Interrupt Pending set.                                                           |
|       |            | Write: writing 0 has no effect, writing 1 changes the interrupt state to pending.               |
|       |            | Read: 0 indicates that the interrupt is not pending, 1 indicates that the interrupt is pending. |
| 1     | ISP_TIMER0 | Timer 0 Interrupt Pending set. See functional description for bit 0.                            |
| 2     | ISP_TIMER1 | Timer 1. Interrupt Pending set. See functional description for bit 0.                           |
| 3     | ISP_TIMER2 | Timer 2 Interrupt Pending set. See functional description for bit 0.                            |
| 4     | ISP_TIMER3 | Timer 3 Interrupt Pending set. See functional description for bit 0.                            |
| 5     | ISP_UARTO  | UARTO Interrupt Pending set. See functional description for bit 0.                              |
| 6     | ISP_UART1  | UART1 Interrupt Pending set. See functional description for bit 0.                              |
| 7     | ISP_UART2  | UART2 Interrupt Pending set. See functional description for bit 0.                              |
| 8     | ISP_UART3  | UART3 Interrupt Pending set. See functional description for bit 0.                              |
| 9     | ISP_PWM    | PWM1 Interrupt Pending set. See functional description for bit 0.                               |
| 10    | ISP_I2C0   | I <sup>2</sup> C0 Interrupt Pending set. See functional description for bit 0.                  |
| 11    | ISP_I2C1   | I <sup>2</sup> C1 Interrupt Pending set. See functional description for bit 0.                  |
| 12    | ISP_I2C2   | I <sup>2</sup> C2 Interrupt Pending set. See functional description for bit 0.                  |
| 13    | ISP_SPI    | SPI Interrupt Pending set. See functional description for bit 0.                                |
| 14    | ISP_SSP0   | SSP0 Interrupt Pending set. See functional description for bit 0.                               |
| 15    | ISP_SSP1   | SSP1 Interrupt Pending set. See functional description for bit 0.                               |
| 16    | ISP_PLL0   | PLL0 (Main PLL) Interrupt Pending set. See functional description for bit 0.                    |
| 17    | ISP_RTC    | Real Time Clock (RTC) Interrupt Pending set. See functional description for bit 0.              |
| 18    | ISP_EINT0  | External Interrupt 0 Interrupt Pending set. See functional description for bit 0.               |
| 19    | ISP_EINT1  | External Interrupt 1 Interrupt Pending set. See functional description for bit 0.               |
| 20    | ISP_EINT2  | External Interrupt 2 Interrupt Pending set. See functional description for bit 0.               |
| 21    | ISP_EINT3  | External Interrupt 3 Interrupt Pending set. See functional description for bit 0.               |
| 22    | ISP_ADC    | ADC Interrupt Pending set. See functional description for bit 0.                                |
| 23    | ISP_BOD    | BOD Interrupt Pending set. See functional description for bit 0.                                |
| 24    | ISP_USB    | USB Interrupt Pending set. See functional description for bit 0.                                |
| 25    | ISP_CAN    | CAN Interrupt Pending set. See functional description for bit 0.                                |
| 26    | ISP_DMA    | GPDMA Interrupt Pending set. See functional description for bit 0.                              |
| 27    | ISP_I2S    | I <sup>2</sup> S Interrupt Pending set. See functional description for bit 0.                   |
| 28    | ISP_ENET   | Ethernet Interrupt Pending set. See functional description for bit 0.                           |
| 29    | ISP_RIT    | Repetitive Interrupt Timer Interrupt Pending set. See functional description for bit 0.         |
| 30    | ISP MCPWM  | Motor Control PWM Interrupt Pending set. See functional description for bit 0.                  |
| 31    | ISP_QEI    | Quadrature Encoder Interface Interrupt Pending set. See functional description for bit 0.       |
|       |            |                                                                                                 |



#### Library functions in core\_cm3.h

```
935 -/** \brief Enable External Interrupt
936
937
         This function enables a device specific interupt in the NVIC interrupt controller.
938
         The interrupt number cannot be a negative value.
939
940
         \param [in]
                          IRQn Number of the external interrupt to enable
941
     static INLINE void NVIC EnableIRQ(IRQn Type IRQn)
942
943
944
      (NVIC->ISER)((uint32 t)(IRQn) >> 5)] = (1 << ((uint32 t)(IRQn) & 0x1F)); /* enable interrupt */
945
946
     -/** \brief Set Interrupt Priority
1016
          This function sets the priority for the specified interrupt. The interrupt
1017
1018
          number can be positive to specify an external (device specific)
1019
          interrupt, or negative to specify an internal (core) interrupt.
1020
1021
          Note: The priority cannot be set for every core interrupt.
1022
1023
          \param [in]
                            IRQn Number of the interrupt for set priority
1024
          \param [in] priority Priority to set
1025
1026
       static INLINE void NVIC SetPriority(IRQn Type IRQn, uint32 t priority)
1027 日 {
1028
        if(IRQn < 0) {
          SCB->SHP[((uint32 t)(IRQn) & 0xF)-4] = ((priority << (8 - NVIC PRIO BITS)) & 0xff); } /* set Priority for Cortex-M System II
1029
1030
         else {
          NVIC->IP[(uint32 t)(IRQn)] = ((priority << (8 - NVIC PRIO BITS)) & 0xff);
1031
                                                                                                   /* set Priority for device specific In
1032
                                                  Computer Architectures - Politecnico di Torino
                                                                                                                                       12
```

#### **NVIC Constant and addresses**

core\_cm3.h

```
832
     /* Memory mapping of Cortex-M3 Hardware */
                                                                             /*!< System Control Space Base Address
833
     #define SCS BASE
                                  (0xE000E000)
     #define ITM BASE
                                  (0xE0000000)
                                                                             /*!< ITM Base Address
     #define CoreDebug BASE
                                                                             /*!< Core Debug Base Address
835
                                  (0xE000EDF0)
     #define SysTick BASE
                                                                             /*!< SysTick Base Address
836
                                  (SCS BASE +
                                               0x0010)
     #define NVIC BASE
                                                                             /*!< NVIC Base Address
837
                                  (SCS BASE +
                                               0x0100)
838
     #define SCB BASE
                                  (SCS BASE +
                                                                             /*!< System Control Block Base Address
                                               0x0D00)
839
     #define InterruptType
                                  ((InterruptType Type *)
                                                           SCS BASE)
                                                                             /*!< Interrupt Type Register
841
     #define SCB
                                                           SCB BASE)
                                                                             /*!< SCB configuration struct
                                  ((SCB Type *)
                                                           SysTick BASE)
     #define SysTick
                                                                             /*!< SysTick configuration struct
     #defin€ NVIC
                                                           NVIC BASE)
                                                                             /*!< NVIC configuration struct
                                  ((NVIC Type *)
     #define ITM
                                                           ITM BASE)
                                                                             /*!< ITM configuration struct
     #define CoreDebug
                                  ((CoreDebug Type *)
                                                           CoreDebug BASE)
                                                                             /*!< Core Debug configuration struct
846
```

#### **NVIC Constant and addresses**

#### core\_cm3.h

```
214 -/** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
215 - */
     typedef struct
216
217 🗀 {
       IO uint32 t( ISER[8];
                                             /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register
218
                                                                                                                */
219
            uint32 t RESERVED0[24];
220
       IO uint32 t ICER[8];
                                             /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register
                                                                                                                */
221
            uint32 t RSERVED1[24];
222
       IO uint32 t ISPR[8];
                                             /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register
                                                                                                                */
223
            uint32 t RESERVED2[24];
       IO uint32 t ICPR[8];
                                             /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register
224
                                                                                                                */
225
            uint32 t RESERVED3[24];
226
       IO uint32 t IABR[8];
                                             /*!< Offset: 0x200 (R/W) Interrupt Active bit Register
                                                                                                                */
227
            uint32 t RESERVED4[56];
       IO uint8 t (IP[240];
228
                                             /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
            uint32 t RESERVED5[644];
229
         O uint32 t STIR;
230
                                              /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register
                                                                                                                */
       NVIC Type;
231
```

## Experiment priority and nested interruptions



#### BOOT

```
8 - void BUTTON init(void) {
9
      LPC PINCON->PINSEL4 |= (1 << 20);
10
      LPC GPIO2->FIODIR &= \sim (1 << 10);
11
12
13
      LPC PINCON->PINSEL4
                             |= (1 << 22);
14
      LPC GPIO2->FIODIR
                             &= \sim (1 << 11);
15
      LPC PINCON->PINSEL4 |= (1 << 24);
16
                             &= ~(1 << 12);
17
      LPC GPIO2->FIODIR
18
19
      LPC SC->EXTMODE = 0x7;
20
21
      NVIC EnableIRQ(EINT2 IRQn);
22
      NVIC SetPriority(EINT2 IRQn, 1);
23
      NVIC EnableIRQ(EINT1 IRQn);
      NVIC SetPriority(EINT1 IRQn, 2);
24
      NVIC EnableIRQ(EINTO IRQn);
25
26
      NVIC SetPriority(EINTO IRQn, 3);
27
28
```



#### RUNTIME (1)

- CASE 1)
  - 1. The EINT2 interrupt is taken and being served
  - 2. The EINT1 interrupt (with lower priority) is taken
  - 3. EINT1 is pending and will be served only when EINT2 is fully handled

```
void EINTO IRQHandler (void)
      LED On (0);
 9
      LPC SC->EXTINT &= (1 << 0);
                                        /* clear pending interrupt
10
11
12
    void EINT1 IRQHandler (void)
14 - {
15
      LED On(1);
16
      LPC SC->EXTINT &= (1 << 1);
                                        /* clear pending interrupt
17
18
    void EINT2 IRQHandler (void)
20 - {
21
      LED Off(0);
      LED Off(1);
22
23
      LPC SC->EXTINT &= (1 << 2);
                                        /* clear pending interrupt
24
25
                                                       comparer Aremicerares i oncentico di Torino
```



#### RUNTIME (2)

- CASE 2)
  - The EINT1 interrupt is taken and being served
  - 2. The EINT2 interrupt (with higher priority) is taken
  - 3. EINT1 is suspended and completed only when EINT2 is handled



