## ELEN/COEN 21

Laboratory 3: Two Level Circuit Design Alex Heiler and Francesca Narea Friday 2:15 - 5:00 PM February 3, 2017

#### Introduction

During this lab, we designed, tested and implemented a highway entrance ramp metering controller, based on our pre-lab translation of the problem statement into a truth table and K-Maps. We drew our schematic in Quartus II, used Waveform for testing and worked with an Altera FPGA.

### Pre-Labs

| Pre-Lab # | 3     |
|-----------|-------|
| Francesca | Narea |

K-Map

| CS | LS | RS | RR | CL | LL | RL |
|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| 0. | 0  | 0  | 1  | 0  | 0  | 1  |
| 0  | 0  | 1  | 0  | 0  | 0  | 1  |
| 0  | 0  | 1  | 1  | 0  | 0  | 1  |
| 0  | 1  | 0  | 0  | 0  | 1  | 0  |
| 0  | 1  | 0  | 1  | 0  | 1  | 0  |
| 0  | 1  | 1  | 0  | 0  | 0  | 1  |
| 0  | 1  | 1  | 1  | 0  | 1  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 1  | 1  | 0  | 0  |
| 1  | 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 1  | 1  | 1  | 0  | 0  |
| 1  | 1  | 0  | 0  | 1  | 0  | 0  |
| 1  | 1  | 0  | 1  | 1  | 0  | 0  |
| 1  | 1  | 1  | 0  | 1  | 0  | 0  |
| 1  | 1  | 1  | 1  | 1  | 0  | 0  |

```
CL = CS

LL = ((CS)' * (RS)' * LS_)+ ( (CS)' * RS * LS * RR)

RL = ((CS)' * (LS)' * RS) + (_(CS)' * RS * LS * (RR)')
```

1.

CL = CS

| J  |   |    | RS   |     |            |  |
|----|---|----|------|-----|------------|--|
| 2  | 0 | 0  | 0    | 0   |            |  |
|    | 0 | 0  | 0    | 0   | C 00000000 |  |
| CS | 1 | 1  | 1    | 1   | RR         |  |
|    | 1 | 1  | 1    | 1   |            |  |
| 9  |   | LS | - 10 | - 3 | 4          |  |

Minimized SOP: CL = CS

Figure 1: Pre-Lab for Francesca Narea

2.

$$LL = ((CS)' * (RS)' * LS] + ((CS)' * RS * LS * RR)$$

| 3  | 38. | Sin | RS        | 20000 |     |
|----|-----|-----|-----------|-------|-----|
|    | 0   | 1   | 0         | 0     | ] : |
| 2  | 0   | 1   | 1         | 0     | Ø., |
| CS | 0   | 0   | 0         | 0     | RR  |
|    | 0   | 0   | 0         | 0     |     |
|    |     | LS  | - station |       |     |

Minimized SOP: (\_(CS)' \* (RS)' \* LS ) + ( (CS)' \* LS \* RR )

3.

$$RL = ((CS)' * (LS)' * RS) + ((CS)' * RS * LS * (RR)')$$

|    |   |    | RS |     |    |
|----|---|----|----|-----|----|
|    | 1 | 1  | 1  | 1   |    |
|    | 0 | 0  | Ó  | 1   |    |
| CS | 0 | 0  | 0  | 0   | RR |
|    | 0 | 0  | 0  | 0   |    |
|    |   | LS | 33 | - 6 |    |

Minimized SOP: ((CS)'\*(LS)'\*RS)) + ((CS)'\*(RR)'\*(RS))

Figure 2: Pre-Lab for Francesca Narea page 2

| 9 4 |      |         |       |        |         |       |          | -      |           | Alex Heiler |
|-----|------|---------|-------|--------|---------|-------|----------|--------|-----------|-------------|
| 9   |      | Las 3   | Pre-  | lah    |         |       |          |        |           | 1/28/17     |
| 9   |      |         |       |        |         |       |          |        |           |             |
| 3   |      | Inputs  |       |        |         |       |          |        |           |             |
| 9   |      | 1       | Left  | lane   | car se  | rscr  | (LS)     |        |           |             |
| 9   |      |         | 12 is | ht lan | e and   | Serse | (RS)     |        |           |             |
| 4   |      |         | Ray   | of rol | on sie  | snal  | (RR)     |        |           |             |
| 9   |      | Cutputs | : (a  | peel   | light   | (CL)  |          |        |           |             |
| 7   |      |         | Le    | ft lar | e light | CLL   | )        |        |           |             |
| 9   |      |         | n     | ight 1 | ane lig | h+ (1 | 22)      |        |           |             |
| 9   |      |         |       | -      |         | 10.1  | 1 2      |        | w 1       |             |
| 9   |      | (5)     | 15    |        | pr      | 1 (1  |          | RI     |           |             |
| 5   |      | C       | C     | C      | "CO     | 0     | 001      |        |           |             |
| 9   |      | C       | 0     | С      | 1       | C     | 0        | 1      |           |             |
| 9   | 160  | 0       | C     | 1      | C       | C     | 0        | .1     |           |             |
| 9   |      | C       | C     | 1      | 1       | C     | 0        |        |           |             |
| 9   |      | 0       | (     | С      | C       | S C   | 1        | C      |           |             |
| 9   |      | 8000    | 120=  | 0      | 717     | 0     | 1        | 10     | - Lil     |             |
| 9   |      | 0600    | 01    | 1      | 0       | G     | 0        | 00     | м Э       |             |
| 3   |      | 0       | 1     | 1      | 45      | 0     | 1 1      |        | 100.      |             |
| 9   |      |         | C     | 0      | 00      | 1     | 0        | 0      |           |             |
| 3   |      |         | 0     | 0      | 0       | 1     | -        | C      |           |             |
| 9   |      | 1       | C     | 1      | 1       | 1     | C        | 0      |           |             |
| 9   |      | 1       | 1     | C      | 0       | 1     | C        | 0      |           |             |
| 3   |      | -       | 1     | C      |         | -     | 0        | 0      |           |             |
| 9   |      | (       | 1     | 1      | C       | 1     | 0        | 0      |           |             |
| 9   |      | 1       | 1     | 1      | 1       |       | 0        | 0      |           |             |
| 3   |      |         |       |        |         |       |          |        |           |             |
| 9   |      | (1      | = ( 9 | 5      |         |       |          |        |           |             |
| 0   |      |         |       |        | 5)(rn)  | + (3) | (15)(12) | -)(mm) | + (5)(5)( | ns)(RR)     |
| 9   | 1111 |         |       |        |         |       |          |        | · (E)(15) |             |
| 9   |      |         |       |        | 5)(125) |       |          |        |           | 1           |
| 9   |      |         |       | )(     |         | ,     |          |        |           |             |

Figure 3: Pre-Lab for Alex Heiler page 1



Figure 4: Pre-Lab for Alex Heiler page 2

### **Procedures**

We initially drew our schematic for the problem statement in Quartus. In order to test our schematic, we first simulated the circuit. After verifying that the Waveform simulation displayed the correct output based on our truth tables, we then assigned pins to our inputs and outputs and downloaded our implementation of the circuit on an Altera FPGA.

# Schematic



Figure 5: Quartus Schematic

### **Simulation Results**



Figure 6: Waveform Simulation



Figure 7: Functioning FPGA

### Conclusion

We troubleshooted our circuit to properly model the problem statement and were able to successfully implement a two-level circuit onto the FPGA. Once we designed the initial circuit, we were able to integrate the red traffic light into the circuit so they turned on whenever the corresponding green lights were off.

### **Modification Analysis**

To add the TM input into our circuit, we would increase the number of inputs for each AND gate by one and connect TM to the additional input of each AND gate. Because TM is ANDed to each minterm, CL, LL, and RL can only be 1 when TM is also 1. When TM is 0, the red lights for each traffic controller (CLO, LLO, and RLO) will be 1, so all the output lights will be red.