### **G08 RANDU CIRCUIT**

The goal of the lab is to describe a random number generator circuit using VHDL, to be familiar with the use library design entities and to use ROM modules to implement look-up tables. The random number generator circuit will be based off the **linear congruential generator algorithm**:

$$R = mod (a*SEED + b, c)$$

In the following report, we will present and justify our design through the display of our test results. The VHDL code, as well as the associated design and simulation files, are the work of the authors described in the heading. The additional LPM libraries, and references used were provided by the instructors of the ECSE 323 course at McGill University and can also be found at <a href="http://www.altera.com">http://www.altera.com</a>.

### 1. Circuit Description

#### Circuit Function:

As described in the introduction of the report, the goal of the lab is to design a basic random generator circuit based on the algorithm:

$$R = mod(a * SEED + b, c)$$

where a, b, c are constants, SEED is an arbitrary initial value and R is the random number output. To obtain different values of R, for the same a, b, c parameters one must replace SEED with R and and re-compute the output.

The parameters we implemented for this design is based on the IBM RANDU function:

- a = 65539
- b = 0
- $c = 2^31$

# 2. VHDL Description

The entity g08\_RANDU takes in a 32-bit input SEED that will generate a 32 bit output SEED.

The representation of the decimal number 65539 in binary is 1000000000000011, which is  $2^16 + 2^1 + 2^0$ . Therefore, the operation of X\*65539 can be simply computed through a series of shifts and additions. Namely,

$$X * 65539 = ShiftLeft 16(X) + ShiftLeft 1(X) + X$$

For our circuit design, since we set parameter b to 0, the last operation before the final output is to perform a A mod  $2^{\circ}$  31 calculation. This works out to simply retaining the N - 31 MSB, N being the number of input bits in the operation. In this case, A = X \* 65539 mentioned previously. Thus, we end up with a 32 bit output.

INPUT: seed[31..0] color 1..0 color 2..0 color 2..0



RANDU circuit schematic

## 3. Testing



Moreover, due to its poor design, the following equation should hold if the RANDU circuit was designed correctly.

$$mod(R_n - 6 R_{n-1} + 9 R_{n-2}, 2^{31}) = 0$$

We have  $(95552217 - 6 * 26542323 + 9 * 7077969) \% 2^{31} = 0 \% 2^{31} = 0$ 

As well, a wrap around of the modulo is expected occur when the seed exceeds 2<sup>16</sup>, as shown in our test results.



## 4. Advantages and Limitations

The obvious advantage of this circuit is its simple implementation. The modulo and multiplication circuits required a lot less circuitry due to the fact that for those operations, we could merely match the correct input bits, e.g. when multiplying by a power of 2. The lack of physical of shift registers prevents problems such as gate delays and clock implementations. Hence, we were able to write VHDL code to perform all operations using the lpm add modules.

However, due to its simplicity, the numbers generated by this circuit are easily predictable, as indicated by the above equation. Hence, this design could not be used for serious applications.