



Faculty of Applied Sciences and Engineering Department of Industrial Sciences

## Performance Analysis of a Real-Time Video Processing System

Graduation thesis submitted in partial fulfilment of the requirements for the degree of Master of Science in Applied Engineering: Electronics-ICT

## Frank Vanbever

Promotors: Em. Prof. Dr. Ir. Erik D'Hollander

Prof. Dr. An Braeken

Advisors: In. Bruno Tiago Da Silva Gomes



## **Abstract**

# ${\bf acknowledgements}$

## **Contents**

| 1 | Intr | oduction                                                      | 6 |
|---|------|---------------------------------------------------------------|---|
|   | 1.1  | Computing Components                                          | 6 |
|   |      | 1.1.1 Multicore Processor                                     | 6 |
|   |      | 1.1.2 Graphics Processing Units                               | 7 |
|   |      | 1.1.3 Field Programmable Gate Array                           | 7 |
|   | 1.2  |                                                               | 7 |
| 2 | Hig  | Level Synthesis 1                                             | 0 |
| 3 | plat | form overview 1                                               | 1 |
| 4 | Perf | ormance Analysis 1                                            | 2 |
|   | 4.1  | Pragma's influencing the memory architecture implementation 1 | 2 |
|   |      | 4.1.1 ap_linebuffer Class                                     | 3 |
|   |      | 4.1.2 ap_window Class                                         | 4 |
|   |      | 4.1.3 influence of memory architecture on the operational in- |   |
|   |      | tensity                                                       | 4 |
|   | 4.2  | Pramga's influencing throughput                               | 5 |
|   |      | 4.2.1 Original TRD                                            | 5 |
|   |      | 4.2.2 No pragma's                                             | 6 |
|   |      | 4.2.3 Loop flatten on                                         | 7 |
|   |      | 4.2.4 Loop flattening with Initiation Interval 2              | 7 |

# **List of Figures**

| 1.1 | Venn diagram showing an analysis of different hardware accelera-   |    |
|-----|--------------------------------------------------------------------|----|
|     | tors in regards to performance on a certain dwarf. * denotes fixed |    |
|     | point whilst ^ denotes floating point.[5]                          | 9  |
| 4.1 | paritioning of an array in multiple block RAM instances            | 13 |

## **List of Tables**

| 4.1 | Utilization Estimates   | . 17 |
|-----|-------------------------|------|
| 4.2 | Analysis Data           | . 18 |
| 4.3 | Analysis Data Continued | . 19 |

## Chapter 1

## Introduction

Up until halfway the first decade of the new millennium it was possible to gain computing performance whilst also being able to maintain the sequential programming paradigm. This was due to Moore's law, stating that the number of transistors on integrated circuits double approximately every two years. There was no need for research into explicit parallelism because the next generation of computing devices was just around the corner which would make the research obsolete. To perpetuate the sequential programming paradigm several innovations such as multiple issue, deep pipelines and out of order execution were introduced into processors which were inefficient in both the use of transistors and power. Eventually though it became impossible to progress any further whilst still supporting the sequential paradigm. The integrated circuit industry was unable to continue decreasing the size of MOSFETs whilst continuing to increase the clock frequency. The industry had hit what is called the power wall. The solution to this problem was to go over to parallel processors, meaning that there is more than one processing unit working at a time. A lot of real world applications are parallel, and hardware can be made parallel with relative ease. The problem lies in the programming model, how to exploit this parallelism and make programming for these parallel architectures easier and transparent for the programmer.

## 1.1 Computing Components

#### 1.1.1 Multicore Processor

The multicore processor is the solution presented for the aforementioned problems by the traditional CPU manufacturers such as Intel and AMD. The idea behind this type of processor is to place a number of cores (currently up to eight) on the same die. This presents a compromise between maintaining sequential performance whilst also providing a certain advantage of parallel processing. Parallel programming for these processors presents certain challenges whilst their modest parallelism cannot provide a dramatic improvement in power performance. Multicore processors are unlikely to be a one-size-fits-all solution to the parallel problem.[3]

### 1.1.2 Graphics Processing Units

Graphics Processing Units Graphics processing units are a type of coprocessor in in traditional computers meant to process images for output to the display. Recently however there has been increased interest in the GPGPU, the general purpose graphics processing unit. These processors implement a different paradigm, namely the manycore paradigm. A GPU is a processor with hundreds single instruction multiple data cores, each of which is heavily multi-threaded. Because of this large amount of cores the FLOPS (floating point operations per second) is unrivalled. [4]GPU's, due to their SIMD nature present some problems, conditional execution paths for example, present a serious overhead on the GPU. GPU's are programmed with either OpenCL (open standard) or CUDA (proprietary to Nvidia)

### 1.1.3 Field Programmable Gate Array

FPGAs are devices containing a vast amount of configurable logic linked by programmable connections. This logic is comprised of lookup tables grouped together into configurable logic blocks. Any combinatorial function can be programmed into these LUT's. Next to these uncommitted logic blocks a typical FPGA also contains several blocks with a specific function such as block ram and DSP multipliers. FPGAs are an interesting competitor in the parallel processing field because they aren't constrained by the Von Neuman architecture. FPGAs follow the dataflow paradigm in which the data flows through the logic. Implementing a data-flow is inherently parallel. The different stages in the datapath can also be made sequential effectively making the datapath a pipeline. The fine grained nature of FPGAs also means that the bitwidth can be adapted to the application.

## 1.2 Berkeley Dwarves

Image processing algorithms are very compute intensive. These makes them prime targets for exploiting parallelism and implementing them on parallel architectures. Which platform is the best fit however is dependent on both the

algorithm and the data. A common method to subdivide parallel algorithms is presented in [3], the so called "dwarfs". These 13 dwarves are classes of algorithms in which the membership is defined by a similarity in computation and data movement. These 13 dwarfs are classes of algorithms in which the membership is defined by a similarity in computation and data movement. The dwarfs are:

- 1. Dense Linear Algebra
- 2. Sparse Linear Algebra
- 3. Spectral Methods
- 4. N-Body Methods
- 5. Structured Grids
- 6. Unstructured Grids
- 7. MapReduce

- 8. Combinational Logic
- 9. Graph Traversal
- 10. Dynamic Programming
- 11. Backtrack and Branch-and-Bound
- 12. Graphical Models
- 13. Finite State Machines

A thorough review of these dwarfs and what kind of computation and communication they entail goes beyond the scope of this document. More information can be found on the Berkeley View Wiki [5] and an updated view can be found in [2]. Finding out which dwarf is most suited for which platform is a very labour-intensive task. In [5] a theoretical analysis of dwarf performance on different accelerators in heterogeneous systems is given. A first point to note is that for floating point operations GPU's are hard to beat. Fixed point numbers are a way to overcome this problem. Another point to note is that conditional elements and costly communication can wreak havoc on the accelerator's performance.



Figure 1.1: Venn diagram showing an analysis of different hardware accelerators in regards to performance on a certain dwarf. \* denotes fixed point whilst ^ denotes floating point.[5]

# Chapter 2 High Level Synthesis

# Chapter 3 platform overview

## **Chapter 4**

## **Performance Analysis**

# 4.1 Pragma's influencing the memory architecture implementation

The way memory accesses are implemented are an important factor influencing the performance of an IP-Core. Buffers have a large influence on the operational intensity. Increasing operational intensity moves the implementation from memory bound area of the roofline model to the compute bound area of the roofline model.

In *High Level* programming languages memory gets abstracted to variables and array's. These abstractions need to be translated into something that can be implemented in hardware. For FPGA's this means choosing between *block ram* or registers. The process of translating the memory constructs into the most fitting type of physical memory is controlled by the HLS compiler but can be influenced by using directives or pragma's. Especially the way arrays are translated into hardware is of importance. For this purpose a couple of directives are available.

**Resource** lets the programmer determine which component will be used to map a certain array to.

**Array\_Map** Maps several smaller arrays to the same memory to decrease the resource consumption.

**Array\_Partition** Determines how a certain array will be partitioned into smaller arrays each using their own memory to avoid the bottleneck of having to perform multiple consecutive reads. This directive also allows to partition an array completely into registers.

**Array\_Reshape** Will rearrange an array so the elements have a larger word width. This improves the performance of the memory while maintaining the same resource consumption.

In systems doing video processing buffers are usually employed to exploit the spatial and temporal data locality. In the example of the TRD there are 2 abstractions implemented: ap\_linebuffer and ap\_window.

### 4.1.1 ap\_linebuffer Class

The class ap\_linebuffer is a generic C++ implementation of the linebuffer described in XAPP793. A linebuffer is described as a multi-dimensional shift-register. A linebuffer needs to be able to be read and written to in the same cycle to maximize performance. The dual port nature of block RAM makes it the ideal component for this abstraction. Because the ap\_linebuffer class is generic its behavior needs to be defined in the application. The template for the ap\_linebuffer class is <typename T, int LROW, int LCOL>. A type, the number of rows and the number of columns need to be specified. This is done in the sobel.h file by the following line:

```
typedef ap_linebuffer<unsigned char, 3, MAX_WIDTH> Y_BUFFER;
```

The parameters of the template are used to determine the size of the only variable of the class, -the array M of type T with LROW rows and LCOL columns. This array get partitioned by the following directive:

```
#pragma AP ARRAY_PARTITION variable=M dim=1 complete
```

This means that the first dimension, the number of rows, get partitioned into different block RAMs. This is also reported by the vivado HLS tool. buff\_A is the line buffer used throughout the implementation.

| ■ Memory     |                         |          |       |      |       |              |
|--------------|-------------------------|----------|-------|------|-------|--------------|
| Memory       | Module                  | BRAM_18K | Words | Bits | Banks | W*Bits*Banks |
| buff_A_M_0_U | sobel_filter_buff_A_M_0 | 1        | 1920  | 8    | 1     | 15360        |
| buff_A_M_1_U | sobel_filter_buff_A_M_0 | 1        | 1920  | 8    | 1     | 15360        |
| buff_A_M_2_U | sobel_filter_buff_A_M_2 | 1        | 1920  | 8    | 1     | 15360        |
| Total        | 3                       | 3        | 5760  | 24   | 3     | 46080        |

Figure 4.1: paritioning of an array in multiple block RAM instances

### 4.1.2 ap\_window Class

The second class used in the application is a generic implementation of the memory window described in XAPP793. It is a combination of shift-registers forming a 2-dimensional data storage element of N pixels centered on a pixel P. Usually these are implemented as flip-flops because they contain relatively few elements who need to be simultaneously available for a calculation. This is achieved through completely partitioning the memory into registers, preventing it from being implemented by a block RAM. The template of ap\_window is <typename T, int LROW, int LCOL>. These parameters are used for the only variable in the class, an array M of type T with LROW rows and LCOL cols. Analog to the linebuffer class the programmer here also needs to define the type, number of rows and number of columns of array M. The array gets paritioned into registers by the following directive:

```
#pragma AP ARRAY_PARTITION variable=M dim=0 complete
```

The dim=0 means that all dimensions should be partitioned. The complete keyword signifies that this partitioning should be done for the whole array.

# 4.1.3 influence of memory architecture on the operational intensity

This hierarchical structure of the memory influences the operational intensity of the algorithm. The numerator is determined by the number of bytes being processed by the core. Every iteration one value gets read from the external memory and one value gets written. There are 32 bits per pixel, so there are 4 bytes per pixel, this means that with height H and width W there are:

$$4 * 2 * (H * W)$$

bytes being read/written to/from the memory. This is the denominator in the expression of the operational intensity.

The numerator is dependent on the number of pixels being calculated by the core. The core used in the TRD doesn't calculate the pixels on the outer rim of the image and instead uses these as padding.

```
if (\ row <= 1 \ || \ col <= 1 \ || \ row > (rows-1) \ || \ col > (cols-1)) \{ edge.R = edge.G = edge.B = 0; \} // Sobel \ operation \ on \ the \ inner \ portion \ of \ the \ image \\ else \{
```

```
edge = sobel_operator( ... );
}
```

This branching needs to be taken into consideration for the expression of the computational intensity. The expression for the numerator is given by:

$$(H*W) - [(4*W) + 4*(H-4)]$$

the complete expression is then given by:

$$\frac{(H*W) - [(4*W) + 4*(H-4)]}{4*2*(H*W)}$$

## 4.2 Pramga's influencing throughput

### **4.2.1** Original TRD

The original TRD has 3 pragma's applied to it:

```
set_directive_loop_flatten -off "sobel_filter/sobel_filter_label0" set_directive_dependence -variable &buff_A -type inter -dependent false "sobel_filter/sobel_filter_labeset_directive_pipeline -II 1 "sobel_filter/sobel_filter_label0"
```

These all influence the system in a distinct way.

**Loop Flattening** This directive combines nested loops. This removes the need for the clockcycle needed to enter and leave the loop. It needs to be applied to the inner loop of a set of nested loops. In the TRD loop flattening is explicitly disabled.

**Dependence** The compiler tries to identify dependencies between calculations or resources. Sometimes this automatic identification of dependencies is too conservative because the compiler doesn't have some information. For this reason the *dependence* directive exists, allowing the programmer to explicitly state that there are or aren't dependencies for a certain variable. There are two types of dependence:

**Inter** The dependence is between different iterations of the same loop. If the dependence is set to false this will allow the loop to be unrolled

**Intra** The dependence is inside the iteration. If the dependence is set to be false the compiler will attempt to reorder the operations for the most optimal performance.

In the case of the TRD the inter-dependence of the variable buff\_A is set to false.

**Pipeline** The directive set\_directive\_pipeline is used to control the pipelining of loops and functions. Each function or loop on which this directive is used can read a new input every N clockcycles. This variable N is called the *Initiation Interval* or II for short. In the case of the TRD pipelining is applied to the inner loop, with an Initiation Interval equal to 0.

#### **Throughput**

Given the analysis generated by Vivado HLS presented in table 4.2 it is possible to calculate the throughput of the system. First of all it needs to be noted whether the system satisfies the timing requirements. The analysis gives us an estimated clock period of 4.2 ns with an uncertainty of 0.62 ns placing it well within the bounds of the required 5 ns clock period. The system needs 22 cycles to complete. Of these, there are 2 initialization cycles, 20 cycles to finish the outer loop, of which 19 cycles are the inner loop. The system employs pipelining on the innermost loop, which results in an initiation interval of 1.

N is the number of cycles necessary to calculate one frame:

N = init cycles + outer loop iterations \* (iteration cycles + inner loop iterations - 1)

These cycles all take a certain time to complete:

$$total\ time = N * cycle\ time$$

The number of frames per second is then given by:

$$FPS = \frac{1}{total \; time}$$

Entering the numbers found in table ?? gives us a value of 95.37 frames per second. Given that HDMI has a 60 Hz refresh rate this system satisfies that constraint.

### 4.2.2 No pragma's

The original system performance satisfies the real time constraint placed on the system. To study the impact the directives have on the performance of the system all directives were removed from the system. The analysis generated by Vivado HLS is presented in the second column of table ??. The first observation that can be done is that the system performs the same operation in only 16 clock cycles instead of 22, a decrease of 27%. Because the system has no pipelining the initiation interval is 14 cycles. A new value gets read each iteration.

The number of cycles needed to calculate one frame is given by:

 $N = init\ cycles + outer\ loop\ iterations*(inner\ loop\ iterations*inner\ loop\ cycles)$ 

Knowing the number of cycles the throughput can be calculated the same way it is done in section 4.2.1. This gives us a value of 0.47 frames per second, a 203 times decrease in performance.

### 4.2.3 Loop flatten on

The next effect that can be studies is the effect of turning loop flattening on. This is done with the following directives:

```
set_directive_dependence -variable &buff_A -type inter -dependent false "sobel_filter/sobel_filter_labe set_directive_pipeline -II 1 "sobel_filter/sobel_filter_label0" set_directive_loop_flatten "sobel_filter/sobel_filter_label0"
```

### 4.2.4 Loop flattening with Initiation Interval 2

|                      | BRAM_18K | DSP48E | FF   | LUT  |
|----------------------|----------|--------|------|------|
| Original directives  | 3        | 19     | 1487 | 1412 |
| No pragma            | 5        | 4      | 802  | 1475 |
| loop_flatten_on      | 3        | 23     | 1764 | 1668 |
| loop_flatten_II_2    | 3        | 23     | 1777 | 1875 |
| no_dependence        | 3        | 19     | 1487 | 1412 |
| no_pipeline          | 5        | 4      | 802  | 1475 |
| only dependence      | 5        | 4      | 786  | 1534 |
| only loop flattening | 5        | 8      | 1050 | 1783 |
| only pipelining      | 3        | 23     | 1851 | 1849 |

Table 4.1: Utilization Estimates

|                      | Original directives   No pragma   loop_flatten_on   loop_flatten_II_2 | No pragma | loop_flatten_on | loop_flatten_II_2 | no_dependence |
|----------------------|-----------------------------------------------------------------------|-----------|-----------------|-------------------|---------------|
|                      |                                                                       |           |                 |                   |               |
| Estimated Clock (ns) | 4,2                                                                   | 4,35      | 5,25            | 4,2               | 4,2           |
| Uncertainty (ns)     | 0,62                                                                  | 0,62      | 0,62            | 0,62              | 0,62          |
| cycle time (ns)      | 5                                                                     | 5         | 5,25            | 5                 | 5             |
| total cycles         | 22                                                                    | 16        | 28              | 29                | 23            |
| init                 | 2                                                                     | 2         | 8               | 8                 | 2             |
| outer loop           | 20                                                                    | 14        | 20              | 21                | 21            |
| inner loop           | 19                                                                    | 13        | N/A             | N/A               | 20            |
| pipelining outer     | ou                                                                    | ou        | yes             | yes               | ou            |
| pipelining inner     | yes                                                                   | ou        | N/A             | N/A               | yes           |
| Initiation Interval  | 1                                                                     | 14        | 1               | 2                 | 1             |

Table 4.2: Analysis Data

|                      | no_pipeline | only dependence | only loop flattening only pipelining | only pipelining | only pipelining II 2 |
|----------------------|-------------|-----------------|--------------------------------------|-----------------|----------------------|
|                      |             |                 |                                      |                 |                      |
| Estimated Clock (ns) | 4,35        | 4,35            | 4,35                                 | 4,2             | 4,2                  |
| Uncertainty (ns)     | 0,62        | 0,62            | 0,62                                 | 0,62            | 0,62                 |
| cycle time (ns)      | 5           | 5               | 5                                    | 5               | 5                    |
| total cycles         | 17          | 16              | 22                                   | 31              | 31                   |
| init                 | 2           | 2               | 8                                    | 8               | 8                    |
| outer loop           | 15          | 14              | 14                                   | 23              | 23                   |
| inner loop           | 14          | 13              | N/A                                  | N/A             | N/A                  |
| pipelining outer     | ou          | ou              | ou                                   | yes             | yes                  |
| pipelining inner     | ou          | ou              | ou                                   | ou              | ou                   |
| Initiation Interval  | 15          | 14              | 14                                   | 2               | 2                    |

Table 4.3: Analysis Data Continued