# Design & Implement a Custom Micro-Controller in One Week or Less

#### **AKA**

Hello World for FPGAs

Jim Brakefield
Brakefield Research
&
On Board Software Inc.

### **Contents**

#### Rational

Time management:

Interrupts and real-time OS on hard real-time applications
One custom processor per interrupt: Dedicated hardware solution
Communications: Dual-port RAM between interrupt processors & uP

## Design Realm

Single clock synchronous design No pipelining

## Hello World example

"lem9\_1min" micro-controller

VHDL code

C# "assembler

"Hello World" implementation

#### Summary

Expansion venues from lem9\_1min

#### **Rational**

#### **Usefulness statement:**

Interrupt controllers, one for each interrupt
No RTOS needed! Dedicated hardware replaces software
Lots of embedded applications are "slow"
Motor/motion control:

At 50M instructions/sec one can do 5K instructions 10K times per second

#### Hardware versus Software:

Hardware is parallel

Wiring/connectivity is expensive in FPGAs

Software is serial

Wiring/connectivity is efficient: binary encoded

FPGA RAM can hold significant programs

# Glossary

FPGA: Field Programmable Gate Array

Manufactured by Xilinx, Altera, Lattice, Actel, Atmel, Quicklogic.

Usually contain considerable dual-port RAM,

A sea of LUTs, programmable clock generators, multi-voltage I/O.

May contain multipliers and/or embedded micro-processor(s).

LUT: lookup table, typically four inputs & one output

JTAG: serial interface for initialization & readout of flipflops

Dual-port RAM: static RAM with two address/data ports

Can be used for FIFOs, asynchronous communications, RISC register files

VHDL & Verilog: hardware design languages

#### Other tools:

JHDL: unified environment & simulation

Confluence: 3-10X denser than VHDL or Verilog (www.confluent.org)

Custom microprocessor environments: Tensilica, Altium

# **Spartan-3 Evaluation Board**

From Xilinx or <a href="https://www.digilentinc.com">www.digilentinc.com</a> for \$99

Spartan-3 XC3S200: 12 18K-bit block RAMs, 3840 LUTs

JTAG programming cable

VGA connector, keyboard/mouse connector

Four digit / 7-segment multiplexed display

Four digit enables, active low

Eight segment enables, active low

Switches, LEDs, buttons

256Kx32 SRAM

Serial EPROM for booting FPGA chip

WebPack software

# **Design Realm**

# **Single Clock Synchronous Design**

All FF & registers clocked on rising edge

Block RAM synchronous only

Distributed RAM with asynchronous read and synchronous write

#### Therefore:

Read Block RAM for instructions at rising clock edge

Decode instruction & forward register address to distributed RAM

Perform combinatorial function on distributed RAM value

Write combinatorial result back to distributed RAM, block RAM,

and registers/FF on next rising clock edge

Scheme works as block & distributed RAM very fast (~2 & ~1 ns)

And distributed RAM write occurs during block RAM read

# **Design Realm**



# And now for a really simple micro-controller

3-bit op-code, 6-bit address

Block RAM organized as 2048x9

Bit serial arithmetic

Memory organized as 64x1

Execute / Wait cycle

Execute until halt instruction, wait for next start signal

Designed for logic emulation

And really low LUT counts

#### **Instruction Set**

LD load memory bit to accumulator

LDC load complement memory bit to accumulator

ST store accumulator to memory

AND and memory bit with accumulator

OR or memory bit with accumulator

XOR exclusive-or memory bit with accumulator

ADC add memory bit to accumulator and update carry

HLT zero program counter and wait for start signal

Misc variety of functions on accumulator and carry

(clear, set, complement, copy, swap)

#### **VHDL Code Review**

Processor (d3\_lem9\_1min.vhd):

RAM definitions

Interface description

Signal declarations

RAM Port maps, Initialize Block RAM with assembler output

Combinatorial section

Register update section

Test Fixture (d3\_lem9\_1min\_hw.vhd):

Interface to circuit board

Watch distributed RAM writes

Constraint File (d3\_lem9\_1min\_hw.ucf): pin #s and clock speed

# **Register Update Section**

```
update: process(clk,reset) begin if reset='1' -- master reset
then dly \leq hlt;
       acc <= '0'; .... mem rd <= (others => '0');
elsif (clk'event and clk='1') then
   dly \ll nxdly;
                                        -- state variable update
   if xacc = '1' then acc <= nxacc; end if; -- accum update
   if xcry = '1' then cry <= nxcry; end if; -- update carry bit
   if xpc = '1' then pc <= nxpc; end if; -- PC update
       monitoring signals
   acc_cpy <= acc; .... mem rd <= inst & nxadr;
end if; end process update;
```

#### **Combinatorial Section: default values**

-- instruction processing

decode: process(dly,start,memrd,acc,cry,inst,pc,ir) begin

-- default values for update enables & "nx" signals

```
nxdlyv <= hlt; xpc <= '-'; nxpc <= (others => '-');
nxwe <= '-'; nxmem <= '-'; xacc <= '-';
nxacc <= '-'; xcry <= '-';
```

## **Combinatorial Section: state machine**

```
-- state dispatch
   case dly is -- "dly" is the state variable
   when hlt =>
      if start = '1' then nxdly <= run; else nxdly <= hlt; end if;
      xacc <= '1'; nxacc <= '0';
      xpc \le '1'; nxpc \le (others => '0'); -- keep PC reset
      xcry <= '1'; nxcry <= '0'; nxwe <= '0';
   when run =>
case inst is -- op-code dispatch
when opMSC =>
   case ir(5 downto 4) is when opHLT => nxdly <= hlt;
```

#### **Combinatorial Section: misc. instructions**

```
when opAnC => nxdly <= run;
        case ir(3 downto 0) is
when "0000" => xacc <= '1'; nxacc <= '0'; xcry <= '1'; nxcry <= '0'; -- A,C = 0,0
when "1001" => xacc <= '1'; nxacc <= not acc; xcry <= '0'; -- A = not A
when "1100" => xacc <= '0'; xcry <= '1'; nxcry <= acc AND cry; -- C = A & C
when "1101" => xacc <= '1'; nxacc <= cry; xcry <= '0'; -- A = C
        end case;
        xpc \le '1'; nxpc \le pc + 1; nxwe \le '0';
    when others => null;
    end case;
```

## **Combinatorial Section: normal instructions**

```
when opST =>
   nxdly <= run;
   xacc <= '0';
   xpc <= '1'; nxpc <= pc + 1;
   xcry <= '0';
   nxwe <= '1'; nxmem<= acc;
when opADC =>
   nxdly <= run; xpc <= '1'; nxpc <= pc + 1; nxwe <= '0';
   xacc <= '1'; nxacc <= acc xor memrd xor cry;
   xcry <= '1'; nxcry <= (acc and cry) or (acc and memrd) or
(cry and memrd);
```

# **Block RAM presets**



#### **Assembler Code Review**

Instruction buffer

Op-code definitions

Write to instruction buffer & advance memory pointer

"Macros"

"Hello World" Code:

24-bit counter

4-bit adder

Digit select decode

Common sub-expressions

Segment logic equations

Buffer reformat and write to disk

2048x9 initialization is via hex-decimal 8-bit & 1-bit parts

Format shown on previous slide

# **Assembler: op-code functions**

# **Assembler: 24-bit counter program**

```
void toggle()// toggle Accum & Carry
  {CACC(); SASC(); HLT();}
void INC(int loc)// inc memory bit "macro"
  {ADC(loc); ST(loc); CA();}
void CNTR24()// 24 bit inc counter "macro"
  {CASC(); for(int i=23; i>0; i--)INC(i);
  ADC(0); ST(0);}
void cntr24() {CNTR24(); HLT();} // 24 bit
incrementing counter program
```

```
void HEllo UJorld() // sliding 7-segment "hello
world" with w via reversed & forward "j"
CNTR24();// lsb at location 23, msb at location 0
// add segment position ("00"+14..15) to counter
position (4..7)
const int LT0=56, LT1=57, LT2=58, LT3=59, CT14=14,
CT15=15, CT7=5, CT6=4, CT5=3, CT4=2;
CACC(); LD(CT15); ADC(CT7); ST(LT0);
LD(CT14); ADC(CT6); ST(LT1);
CA(); ADC(CT5); ST(LT2);
CA(); ADC(CT4); ST(LT3);
```

```
// digit select decode, from 14..15, acitve low
const int DIG3 = 60, DIG2 = 61, DIG1 = 62, DIG0 = 63,
BT0 = 15, BT1 = 14;

LD(BT1); OR(BT0); ST(DIG0);
LDC(BT1); OR(BT0); ST(DIG2);
XOR(BT1); ST(DIG3);
XOR(BT0); ST(DIG1);
```

```
// segment logic, segments: 0:top, 1:top right,
2:bottom right; 3:bottom, 4:bottom left, 5:top left,
6:middle, 7:decimal point
const int SEG0=55, SEG1=54, SEG2=53, SEG3=52,
SEG4=51, SEG5=50, SEG6=49, DP=48;
const int A0=LT3, B0=LT2, C0=LT1, D0=LT0;

//LD(LT0); OR(LT1); OR(LT2); OR(LT3); ST(DP); //
rotating decimal point
SA(); ST(DP); // no decimal point
```

```
// rotating HELLO UJOrLd
const int AB=47, AD=46, BD=45, NCD=44, BNCD=43,
NANB=42, CND=41, t=40;
// common factor sub-expression evaluation
LD(A0); AND(B0); ST(AB); //ab
LD(A0); AND(D0); ST(AD); //ad
LD(B0); AND(D0); ST(BD); //bd
LDC(C0); AND(D0); ST(NCD); //ncd
AND(B0); ST(BNCD); // & bncd
LD(A0); OR(B0); NA(); ST(NANB); //nanb
LDC(D0); AND(C0); ST(CND); //cnd
```

```
LDC(D0); AND(NANB); OR(C0); OR(BD); OR(AD); OR(AB);
ST (SEG0); //a'b'd'+c+bd+ad+ab
LD (NANB); AND (D0); OR (NCD); OR (CND); OR (AB);
ST(SEG1); // c'd+cd'+ab+a'b'd
LD(NANB); AND(CO); ST(t); LDC(BO); AND(CND); OR(t);
OR(NCD); OR(AB); ST(SEG2); //c'd+ab+a'b'c+b'cd'
LD(C0); OR(D0); NA(); AND(NANB); ST(t); LD(A0);
AND (NCD); OR (t); OR (BNCD); OR (AB); ST (SEG3);//
a'b'c'd'+bc'd+ac'd+ab
LD(BNCD); OR(AB); ST(SEG4); // bc'd+ab
LD (BD); OR (AD); OR (AB); ST (SEG5); // bd+ad+ab
LDC(A0); AND(C0); ST(t); LDC(D0); AND(A0); OR(B0);
OR(t); ST(SEG6); //a'c+b+ad' HLT();
```

#### **Results:**

No pipelines

And 50+ Mhz (the 166 instructions in "hello world" in 3.32us)

Design will run at 121 Mhz (need to do a clock generator)

Which uses a "slow" speed grade Spartan-3

100-200 Mhz? for Virtex-4 & Stratix-2

Instruction set easily edited
CASE construct
Each instruction entered separately
Enables for register updates
And then optimized by VHDL compiler

Altera does not have distributed RAM
Requires a multiple phase clock to emulate asynchronous read

#### After FPGA Hello World

To get a realistic micro-controller:

Expand instruction set

Expand instruction word size

Expand memory word size

Can add dual port distributed RAM (for MIPS & RISC)

# **Design Process Supports:**

Classical accumulator designs (e.g. 1960's era computers)

Register to register designs (e.g. mini-computers, RISCs)

Stack machine (e.g. interpreters)

De-coupled pipelines

High levels of parallelism:

24 u-controllers on XC3S200 (via 12 shared block RAMs)

## After FPGA Hello World cont'd

LEM1\_9MIN expansion via unused op-code space:

Repeat loops

Hold loop instructions in shift registers

Auto-increment memory addresses on each loop

Branches & calls using a PC stack

Lookup table instructions with tables in program memory

Requires 2<sup>nd</sup> address register and block RAM address mux

"Hello World" could be implemented as

24-bit memory increment

4-bit add

Digit-select table lookup (four entries of 4-bits each)

Seven-segment table lookup (16 entries of 7-bits each)