

### XC2C64 CoolRunner-II CPLD

DS092 (v1.0) January 3, 2002

#### **Features**

- Optimized for 1.8V systems
  - Industry's fastest low power CPLD
  - Static Icc of less than 100 microamps at all times
  - Densities from 32 to 512 macrocells
- Industry's best 0.18 micron CMOS CPLD
  - Optimized architecture for effective logic synthesis
  - Multi-voltage I/O operation 1.5V to 3.3V
- Available in multiple package options
  - 44-pin PLCC with 33 user I/O
  - 44-pin VQFP with 33 user I/O
  - 56-ball CP (0.05mm) BGA with 45 user I/O
  - 100-pin VQFP with 64 user I/O
- Advanced system features
  - Fastest in system programming
    - 1.8V ISP using IEEE 1532 (JTAG) interface
  - IEEE1149.1 JTAG Boundary Scan Test
  - Optional Schmitt trigger input (per pin)
  - Unsurpassed low power management
  - FZP 100% CMOS product term generation
  - Flexible clocking modes
    - Optional DualEDGE triggered registers
  - Global signal options with macrocell control
    - Multiple global clocks with phase selection per macrocell
    - · Multiple global output enables
    - Global set/reset
  - Abundant product term clocks, output enables and set/resets
  - Efficient control term clocks, output enables and set/resets for each macrocell and shared across function blocks
  - Advanced design security
  - Open-drain output option for Wired-OR and LED drive
  - Optional bus-hold or weak pullup on selected I/O pins
  - Optional configurable grounds on unused I/Os
  - Mixed I/O voltages compatible with 1.5V, 1.8V,
     2.5V, and 3.3V logic levels on all parts
  - PLA architecture
    - Superior pinout retention
    - 100% product term routability across function block
  - Hot pluggable
  - Design entry/verification using Xilinx and industry standard CAE tools

#### **Advance Product Specification**

- Free software support for all densities using Xilinx WebPACK™ or WebFITTER™ tools
- Industry leading nonvolatile 0.18 micron CMOS process
- Guaranteed 1,000 program/erase cycles
- Guaranteed 20 year data retention

Refer to the CoolRunner™-II family data sheet for architecture description.

#### **Description**

The CoolRunner-II 64-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved

This device consists of four Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation.

Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output control signals include slew rate control, bus hold and open drain. A Schmitt trigger input is available on a per input pin basis. In addition to combinatorial and registered outputs, the registers may be configured as fast inputs.

Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. These clocks are additionally used to set or preset individual macrocell registers on power up. Local clocks are generated in specific Function Blocks and only available to macrocell registers in that Function Block.

A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows performance where it is needed without raising the total power consumption of the entire device.

The CoolRunner-II 64-macrocell CPLD is I/O compatible with standard LVTTL33 and LVCMOS18, 25, and 33 volts (see Table 1). This device is also 1.5 volt I/O compatible with the use of Schmitt inputs.

© 2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.

All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



### **Fast Zero Power Design Technology**

Xilinx CoolRunner-II CPLDs are fabricated on a 0.18 micron process technology which is derived from leading edge FPGA product development. CoolRunner-II CPLDs employ Fast Zero Power™ (FZP), a design technique that makes use of CMOS technology in both the fabrication and design methodology. FZP design technology employs a cascade of CMOS gates to implement sum of products instead of traditional sense amplifier methodology. Due to this technology, Xilinx CoolRunner-II CPLDs achieve both high performance and low power operation.

#### Supported I/O Standards

The CoolRunner-II 64 macrocell features both LVCMOS and LVTTL I/O implementations. See Table 1 for I/O standard voltages. The LVTTL I/O standard is a general purpose

EIA/JESDSA standard for 3.3V applications that use an LVTTL input buffer and Push-Pull output buffer. The LVC-MOS standard is used in 3.3V, 2.5V, 1.8V applications. CoolRunner-II CPLDs are also 1.5V I/O compatible with the use of Schmitt inputs.

Table 1: I/O Standards for XC2C64

| I/O<br>Standard | Output<br>V <sub>CCIO</sub> | Input<br>V <sub>CCIO</sub> | Input<br>V <sub>REF</sub> | Board<br>Termination<br>Voltage V <sub>T</sub> |
|-----------------|-----------------------------|----------------------------|---------------------------|------------------------------------------------|
| LVTTL           | 3.3V                        | 3.3V                       | N/A                       | N/A                                            |
| LVCMOS33        | 3.3                         | 3.3                        | N/A                       | N/A                                            |
| LVCMOS25        | 2.5                         | 2.5                        | N/A                       | N/A                                            |
| LVCMOS18        | 1.8                         | 1.8                        | N/A                       | N/A                                            |



Figure 1: I<sub>CC</sub> vs Frequency

Table 2:  $I_{CC}$  vs Frequency (LVCMOS 1.8V  $T_A = 25^{\circ}C$ )<sup>(1)</sup>

|                              |     | Frequency (MHz) |     |     |      |      |      |      |      |      |      |
|------------------------------|-----|-----------------|-----|-----|------|------|------|------|------|------|------|
|                              | 50  | 75              | 100 | 125 | 150  | 175  | 200  | 225  | 250  | 275  | 300  |
| Typical I <sub>CC</sub> (mA) | 3.6 | 5.5             | 7.3 | 9.1 | 10.8 | 12.5 | 14.2 | 15.9 | 17.5 | 19.2 | 20.8 |

#### Notes:

1. 16-bit up/down, resettable binary counter (one counter per function block).



### **Absolute Maximum Ratings**

| Symbol            | Description                                           | Value       | Units |
|-------------------|-------------------------------------------------------|-------------|-------|
| $V_{CC}$          | Supply voltage relative to ground                     | -0.5 to 2.0 | V     |
| V <sub>CCIO</sub> | Supply voltage for output drivers                     | -0.5 to 4.0 | V     |
| V <sub>IN</sub>   | Input voltage relative to ground <sup>(1)</sup>       | -0.5 to 4.0 | V     |
| V <sub>TS</sub>   | Voltage applied to 3-state output <sup>(1)</sup>      | -0.5 to 4.0 | V     |
| V <sub>STG</sub>  | Storage Temperature (ambient)                         | -65 to +150 | °C    |
| T <sub>SOL</sub>  | Maximum Soldering temperature (10s @ 1/16in. = 1.5mm) | + 60        | °C    |
| TJ                | Junction Temperature                                  | + 50        | °C    |

#### Notes:

### **Recommended Operating Conditions**

| Symbol            | Param                               | neter                                       | Min | Max | Units |
|-------------------|-------------------------------------|---------------------------------------------|-----|-----|-------|
| V <sub>CC</sub>   | Supply voltage for internal logic   | Commercial T <sub>A</sub> = 0°C to +70°C    | 1.7 | 1.9 | V     |
|                   | and input buffers                   | Industrial $T_A = -40^{\circ}C$ to +85°C    | 1.7 | 1.9 | V     |
| V <sub>CCIO</sub> | Supply voltage for output drivers @ | voltage for output drivers @ 3.3V operation |     |     |       |
|                   | Supply voltage for output drivers @ | 2.5V operation                              | 2.3 | 2.7 | V     |
|                   | Supply voltage for output drivers @ | 1.8V operation                              | 1.7 | 1.9 | V     |
|                   | Supply voltage for output drivers @ | 1.4                                         | 1.6 | V   |       |

#### Notes:

### DC Electrical Characteristics (Over Recommended Operating Conditions)

| Symbol            | Parameter                      | Test Conditions                                  | Min. | Max. | Units |
|-------------------|--------------------------------|--------------------------------------------------|------|------|-------|
| I <sub>CCSB</sub> | Standby current                | V <sub>CC</sub> = 1.9V, V <sub>CCIO</sub> = 3.6V |      | 100  | μΑ    |
| I <sub>CC</sub>   | Dynamic current                | f = 1 MHz                                        |      |      | mA    |
|                   |                                | f = 50 MHz                                       |      |      | mA    |
| C <sub>JTAG</sub> | JTAG input capacitance         | f = 1 MHz                                        |      |      | pF    |
| C <sub>CLK</sub>  | Global clock input capacitance | f = 1 MHz                                        |      |      | pF    |
| C <sub>IO</sub>   | I/O capacitance                | f = 1 MHz                                        |      |      | pF    |

Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easiest to achieve. During transitions, the device pins may undershoot to -2.0v or overshoot to +4.5V, provided this over or undershoot lasts less than 10 ns and with the forcing current being limited to 200 mA.

<sup>1.</sup> Use input hysteresis for 1.5V LVCMOS.



# **LVCMOS 3.3V DC Voltage Specifications**

| Symbol            | Parameter                      | Test Conditions                                     | Min.                     | Max.                     | Units |
|-------------------|--------------------------------|-----------------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>CCIO</sub> | Input source voltage           |                                                     | 3.0                      | 3.6                      | V     |
| V <sub>IH</sub>   | High level input voltage       |                                                     | 2                        | V <sub>CCIO</sub> + 0.3V | V     |
| V <sub>IL</sub>   | Low level input voltage        |                                                     | -0.3                     | 0.8                      | V     |
| V <sub>OH</sub>   | High level output voltage      | $I_{OH} = -8 \text{ mA}, V_{CCIO} = 3V$             | V <sub>CCIO</sub> - 0.4V | -                        | V     |
|                   |                                | $I_{OH} = -0.1 \text{ mA}, V_{CCIO} = 3V$           | V <sub>CCIO</sub> - 0.2V | -                        | V     |
| V <sub>OL</sub>   | Low level output voltage       | $I_{OL} = 8 \text{ mA}, V_{CCIO} = 3V$              | -                        | 0.4                      | V     |
|                   |                                | $I_{OL} = 0.1 \text{ mA}, V_{CCIO} = 3V$            | 02 00.0                  | 0.2                      | V     |
| I <sub>IL</sub>   | Input leakage current          | $V_{IN} = 0V \text{ or } V_{CCIO} \text{ to } 3.9V$ | -10                      | 10                       | μΑ    |
| I <sub>IH</sub>   | I/O High-Z leakage             | $V_{IN} = 0V$ or $V_{CCIO}$ to 3.9V                 | -10                      | 10                       | μΑ    |
| C <sub>JTAG</sub> | JTAG input capacitance         | f = 1 MHz                                           |                          |                          | pF    |
| C <sub>CLK</sub>  | Global clock input capacitance | f = 1 MHz                                           |                          |                          | pF    |
| C <sub>IO</sub>   | I/O capacitance                | f = 1 MHz                                           |                          |                          | pF    |

## **LVCMOS 2.5V DC Voltage Specifications**

| Symbol            | Parameter                      | Test Conditions                                   | Min.                    | Max. | Units |
|-------------------|--------------------------------|---------------------------------------------------|-------------------------|------|-------|
| V <sub>CCIO</sub> | Input source voltage           |                                                   | 2.3                     | 2.7  | V     |
| V <sub>IH</sub>   | High level input voltage       |                                                   | 1.7                     | 3.9  | V     |
| V <sub>IL</sub>   | Low level input voltage        |                                                   | -0.3                    | 0.7  | V     |
| V <sub>OH</sub>   | High level output voltage      | $I_{OH} = -8 \text{ mA}, V_{CCIO} = 3V$           | V <sub>CCIO</sub> -0.4V | -    | V     |
|                   |                                | $I_{OH} = -0.1 \text{ mA}, V_{CCIO} = 3V$         | V <sub>CCIO</sub> -0.2V | -    | V     |
| V <sub>OL</sub>   | Low level output voltage       | $I_{OL} = 8 \text{ mA}, V_{CCIO} = 3V$            | -                       | 0.4  | V     |
|                   |                                | $I_{OL} = 0.1 \text{mA}, V_{CCIO} = 3V$           | -                       | 0.2  | V     |
| I <sub>IL</sub>   | Input leakage current          | V <sub>IN</sub> = 0V or V <sub>CCIO</sub> to 3.9V | -10                     | 10   | μА    |
| I <sub>IH</sub>   | I/O High-Z leakage             | V <sub>IN</sub> = 0V or V <sub>CCIO</sub> to 3.9V | -10                     | 10   | μА    |
| C <sub>JTAG</sub> | JTAG input capacitance         | f = 1 MHz                                         |                         |      | pF    |
| C <sub>CLK</sub>  | Global clock input capacitance | f = 1 MHz                                         |                         |      | pF    |
| C <sub>IO</sub>   | I/O capacitance                | f = 1 MHz                                         |                         |      | pF    |



# **LVCMOS 1.8V DC Voltage Specifications**

| Symbol            | Parameter                      | Test Conditions                                  | Min.                    | Max.                    | Units |
|-------------------|--------------------------------|--------------------------------------------------|-------------------------|-------------------------|-------|
| V <sub>CCIO</sub> | Input source voltage           |                                                  | 1.7                     | 1.9                     | V     |
| V <sub>IH</sub>   | High level input voltage       |                                                  | 0.7 x V <sub>CCIO</sub> | 3.9                     | V     |
| V <sub>IL</sub>   | Low level input voltage        |                                                  | -0.3                    | 0.2 x V <sub>CCIO</sub> | V     |
| V <sub>OH</sub>   | High level output voltage      | $I_{OH} = -8 \text{ mA}, V_{CCIO} = 3V$          | V <sub>CCIO</sub> -0.45 | -                       | V     |
|                   |                                | $I_{OH} = -0.1 \text{ mA}, V_{CCIO} = 3V$        | V <sub>CCIO</sub> -0.2  | -                       | V     |
| V <sub>OL</sub>   | Low level output voltage       | $I_{OL} = 8 \text{ mA}, V_{CCIO} = 3V$           | -                       | 0.45                    | V     |
|                   |                                | I <sub>OL</sub> = 0.1 mA, V <sub>CCIO</sub> = 3V | -                       | 0.2                     | V     |
| I <sub>IL</sub>   | Input leakage current          | $V_{IN} = 0$ or $V_{CCIO}$ to 3.9V               | -10                     | 10                      | μΑ    |
| I <sub>IH</sub>   | I/O High-Z leakage             | $V_{IN} = 0$ or $V_{CCIO}$ to 3.9V               | -10                     | 10                      | μΑ    |
| C <sub>JTAG</sub> | JTAG input capacitance         | f = 1 MHz                                        |                         |                         | pF    |
| C <sub>CLK</sub>  | Global clock input capacitance | f = 1 MHz                                        |                         |                         | pF    |
| C <sub>IO</sub>   | I/O capacitance                | f = 1 MHz                                        |                         |                         | pF    |

## 1.5V DC Voltage Specifications

| Symbol            | Parameter                      | Test Conditions                                  | Min.                     | Max. | Units |
|-------------------|--------------------------------|--------------------------------------------------|--------------------------|------|-------|
| V <sub>CCIO</sub> | Input source voltage           |                                                  | 1.4                      | 1.6  | V     |
| V <sub>IH</sub>   | High level input voltage       |                                                  | 0.7 x V <sub>CCIO</sub>  | 3.9  | V     |
| V <sub>IL</sub>   | Low level input voltage        |                                                  | -0.3                     | 0.3  | V     |
| V <sub>OH</sub>   | High level output voltage      | $I_{OH} = -8 \text{ mA}, V_{CCIO} = 3V$          | V <sub>CCIO</sub> - 0.45 |      | V     |
|                   |                                | $I_{OH} = -0.1 \text{ mA}, V_{CCIO} = 3V$        | V <sub>CCIO</sub> - 0.2  |      | V     |
| V <sub>OL</sub>   | Low level output voltage       | $I_{OL} = 8 \text{ mA}, V_{CCIO} = 3V$           |                          | 0.4  | V     |
|                   |                                | I <sub>OL</sub> = 0.1 mA, V <sub>CCIO</sub> = 3V |                          | 0.2  | V     |
| I <sub>IL</sub>   | Input leakage current          | $V_{IN} = 0$ or $V_{CCIO}$ to 3.9V               | -10                      | 10   | μΑ    |
| I <sub>IH</sub>   | I/O High-Z leakage             | $V_{IN} = 0$ or $V_{CCIO}$ to 3.9V               | -10                      | 10   | μΑ    |
| C <sub>JTAG</sub> | JTAG input capacitance         | f = 1 MHz                                        |                          |      | pF    |
| C <sub>CLK</sub>  | Global clock input capacitance | f = 1 MHz                                        |                          |      | pF    |
| C <sub>IO</sub>   | I/O capacitance                | f = 1 MHz                                        |                          |      | pF    |



## **AC Electrical Characteristics Over Recommended Operating Conditions**

|                                    |                                              | -    | 4    | -    | 5    | -    | 7    |       |
|------------------------------------|----------------------------------------------|------|------|------|------|------|------|-------|
| Symbol                             | Parameter                                    | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| T <sub>PD1</sub>                   | Propagation delay single p-term              | -    | 3.7  | -    | 4.6  | -    | 6.7  | ns    |
| T <sub>PD2</sub>                   | Propagation delay OR array                   | -    | 4.0  | -    | 5.0  | -    | 7.5  | ns    |
| T <sub>SU1</sub>                   | Setup time fast                              | 1.6  | -    | 1.9  | -    | 2.3  | -    | ns    |
| T <sub>SU2</sub>                   | Setup time                                   | 2.0  | -    | 2.4  | -    | 3.3  | -    | ns    |
| T <sub>H1</sub>                    | Fast input register hold time                | 0    | -    | 0    | -    | 0    | -    | ns    |
| T <sub>H2</sub>                    | P-term hold time                             | 0    | -    | 0    | -    | 0    | -    | ns    |
| T <sub>CO</sub>                    | Clock to output                              | -    | 3.0  | -    | 3.9  | -    | 6.0  | ns    |
| T <sub>TOGGLE</sub>                | Internal toggle rate                         | -    | 416  | -    | 250  | -    | 168  | MHz   |
| F <sub>SYSTEM</sub>                | Maximum system frequency                     | -    | 270  | -    | 213  | -    | 141  | MHz   |
| F <sub>EXT</sub>                   | Maximum external frequency                   | -    | 200  | -    | 159  | -    | 108  | MHz   |
| T <sub>PSU1</sub>                  | Fast input register p-term clock setup time  | 1.0  | -    | 1.2  | -    | 1.5  | -    | ns    |
| T <sub>PSU2</sub>                  | P-term clock setup time                      | 1.4  | -    | 1.7  | -    | 2.5  | -    | ns    |
| T <sub>PH1</sub>                   | Fast input register p-term clock hold time   | 0.4  | -    | 0.6  | -    | 0.7  | -    | ns    |
| T <sub>PH2</sub>                   | P-term clock hold                            | 0.3  | -    | 0.5  | -    | 0.5  | -    | ns    |
| T <sub>PCO</sub>                   | P-term clock to output                       | -    | 3.6  | -    | 4.6  | -    | 6.8  | ns    |
| T <sub>OE</sub> /T <sub>OD</sub>   | Global OE to output enable/disable           | -    | 3.9  | -    | 4.9  | -    | 7.0  | ns    |
| $T_{POE}/T_{POD}$                  | P-term OE to output enable/disable           | -    | 4.3  | -    | 5.3  | -    | 7.3  | ns    |
| T <sub>MOE</sub> /T <sub>MOD</sub> | Macrocell driven OE to output enable/disable | -    | 4.9  | -    | 6.3  | -    | 9.2  | ns    |
| T <sub>PAO</sub>                   | P-term set/reset to output valid             | -    | 5.4  | -    | 6.4  | -    | 9.1  | ns    |
| T <sub>AO</sub>                    | Global set/reset to output valid             | -    | 5.5  | -    | 6.5  | -    | 9.3  | ns    |
| T <sub>SUEC1</sub>                 | Fast input register clock enable setup time  | 1.6  | -    | 1.9  | -    | 2.3  | -    | ns    |
| T <sub>SUEC2</sub>                 | Register clock enable setup time             | 2.0  | -    | 2.4  | -    | 3.3  | -    | ns    |
| T <sub>HEC1</sub>                  | Fast input register clock enable hold time   | 0    | -    | 0    | -    | 0    | -    | ns    |
| T <sub>HEC2</sub>                  | Register clock enable hold time              | 0    | -    | 0    | -    | 0    | -    | ns    |
| T <sub>CW</sub>                    | Global clock pulse width High or Low         | 1.2  | -    | 2.0  | -    | 3.0  | -    | ns    |
| T <sub>PCW</sub>                   | P-term pulse width High or Low               | 4.0  | -    | 5.0  | -    | 7.5  | -    | ns    |
| T <sub>CONFIG</sub>                | Configuration time                           |      |      |      |      |      |      | us    |



### **Internal Timing Parameters**

|                     |                                    | -    | 4    | -        | .5   | -    | ·7   |       |
|---------------------|------------------------------------|------|------|----------|------|------|------|-------|
| Symbol              | Parameter <sup>(1)</sup>           | Min. | Max. | Min.     | Max. | Min. | Max. | Units |
| Buffer Delay        | 'S                                 |      |      |          |      |      |      |       |
| T <sub>IN</sub>     | Input buffer delay                 | -    | 1.3  | -        | 1.7  | -    | 2.4  | ns    |
| T <sub>FIN</sub>    | Fast data register input delay     | -    | 1.6  | -        | 2.1  | -    | 3.0  | ns    |
| T <sub>GCK</sub>    | Global Clock buffer delay          | -    | 1.2  | -        | 1.6  | -    | 2.5  | ns    |
| T <sub>GSR</sub>    | Global set/reset buffer delay      | -    | 1.9  | -        | 2.4  | -    | 3.5  | ns    |
| T <sub>GTS</sub>    | Global 3-state buffer delay        | -    | 1.4  | -        | 1.9  | -    | 3.0  | ns    |
| T <sub>OUT</sub>    | Output buffer delay                | -    | 1.6  | -        | 1.9  | -    | 2.8  | ns    |
| T <sub>EN</sub>     | Output buffer enable/disable delay | -    | 2.5  | -        | 3.0  | -    | 4.0  | ns    |
| P-term Delay        | ys                                 |      |      | <u> </u> | 1    |      | 1    | -     |
| T <sub>CT</sub>     | Control term delay                 | -    | 0.5  | -        | 0.6  | -    | 0.9  | ns    |
| T <sub>LOGI1</sub>  | Single P-term delay adder          | -    | 0.4  | -        | 0.5  | -    | 0.8  | ns    |
| T <sub>LOGI2</sub>  | Multiple P-term delay adder        | -    | 0.3  | -        | 0.4  | -    | 0.8  | ns    |
| Macrocell D         | elay                               |      |      |          | I    |      | I    |       |
| T <sub>PDI</sub>    | Input to output valid              | -    | 0.4  | -        | 0.5  | -    | 0.7  | ns    |
| T <sub>SUI</sub>    | Setup before clock                 | 1.2  | -    | 1.4      | -    | 1.8  | -    | ns    |
| T <sub>HI</sub>     | Hold after clock                   | 0    | -    | 0        | -    | 0    | -    | ns    |
| T <sub>ECSU</sub>   | Enable clock setup time            | 1.2  | -    | 1.4      | -    | 1.8  | -    | ns    |
| T <sub>ECHO</sub>   | Enable clock hold time             | 0    | -    | 0        | -    | 0    | -    | ns    |
| T <sub>COI</sub>    | Clock to output valid              | -    | 0.2  | -        | 0.4  | -    | 0.7  | ns    |
| T <sub>AOI</sub>    | Set/reset to output valid          | -    | 2.0  | -        | 2.2  | -    | 3.0  | ns    |
| T <sub>CDBL</sub>   | Clock doubler delay                | -    | 0    | -        | 0    | -    | 0    | ns    |
| Feedback Do         | elays                              |      |      |          |      |      |      | -     |
| T <sub>F</sub>      | Feedback delay                     | -    | 1.6  | -        | 2.0  | -    | 3.0  | ns    |
| T <sub>OEM</sub>    | Macrocell to global OE delay       | -    | 1.0  | -        | 1.3  | -    | 2.0  | ns    |
| I/O Standard        | Time Adder Delays 1.5V CMOS        |      |      |          |      |      |      |       |
| T <sub>IN15</sub>   | Standard input adder               |      |      |          |      |      |      | ns    |
| T <sub>HYS15</sub>  | Hysteresis input adder             |      |      |          |      |      |      | ns    |
| T <sub>OUT15</sub>  | Output adder                       |      |      |          |      |      |      | ns    |
| T <sub>SLEW15</sub> | Output slew rate adder             |      |      |          |      |      |      | ns    |
|                     | I Time Adder Delays 1.8V CMOS      |      | 1    | 1        | 1    | 1    | 1    | -1    |
| T <sub>IN18</sub>   | Standard input adder               | -    | 0    | -        | 0    | -    | 0    | ns    |
| T <sub>HYS18</sub>  | Hysteresis input adder             | -    | 2.0  | -        | 3.0  | -    | 4.0  | ns    |
| T <sub>OUT18</sub>  | Output adder                       | -    | 0    | -        | 0    | -    | 0    | ns    |
| T <sub>SLEW</sub>   | Output slew rate adder             | _    | 2.0  | _        | 3.0  | _    | 4.0  | ns    |



## **Internal Timing Parameters (Continued)**

|                     |                                          | -4 -5 |      | -7   |      |      |      |       |  |  |
|---------------------|------------------------------------------|-------|------|------|------|------|------|-------|--|--|
| Symbol              | Parameter <sup>(1)</sup>                 | Min.  | Max. | Min. | Max. | Min. | Max. | Units |  |  |
| I/O Standard        | I/O Standard Time Adder Delays 2.5V CMOS |       |      |      |      |      |      |       |  |  |
| T <sub>IN25</sub>   | Standard input adder                     | -     | 0.5  | -    | 0.8  | -    | 1.0  | ns    |  |  |
| T <sub>HYS25</sub>  | Hysteresis input adder                   | -     | 1.5  | -    | 2.5  | -    | 3.0  | ns    |  |  |
| T <sub>OUT25</sub>  | Output adder                             | -     | 1.5  | -    | 2.5  | -    | 3.0  | ns    |  |  |
| T <sub>SLEW25</sub> | Output slew rate adder                   | -     | 2.0  | -    | 3.0  | -    | 4.0  | ns    |  |  |
| I/O Standard        | Time Adder Delays 3.3V CMOS/TTL          |       |      |      |      |      |      |       |  |  |
| T <sub>IN33</sub>   | Standard input adder                     | -     | 0.7  | -    | 1.0  | -    | 2.0  | ns    |  |  |
| T <sub>HYS33</sub>  | Hysteresis input adder                   | -     | 1.0  | -    | 2.0  | -    | 3.0  | ns    |  |  |
| T <sub>OUT33</sub>  | Output adder                             | -     | 1.0  | -    | 2.0  | -    | 3.0  | ns    |  |  |
| T <sub>SLEW33</sub> | Output slew rate adder                   | -     | 2.0  | -    | 3.0  | -    | 4.0  | ns    |  |  |

#### Notes:

### **Switching Characteristics**



DS092\_09\_121501

<sup>1. 1.5</sup> ns input pin signal rise/fall.



## **Pin Descriptions**

| Function<br>Block | Macro-<br>cell | PC44 | VQ44 | CP56 | VQ100 |
|-------------------|----------------|------|------|------|-------|
| 1                 | 1              | 44   | 38   | F1   | 13    |
| 1                 | 2              | 43   | 37   | E3   | 12    |
| 1                 | 3              | 42   | 36   | E1   | 11    |
| 1                 | 4              | -    | -    | -    | 10    |
| 1                 | 5              | -    | -    | -    | 9     |
| 1                 | 6              | -    | -    | -    | 8     |
| 1                 | 7              | -    | -    | D3   | 7     |
| 1                 | 8              | -    | -    | -    | 6     |
| 1(GTS1)           | 9              | 40   | 34   | D1   | 4     |
| 1(GTS0)           | 10             | 39   | 33   | C1   | 3     |
| 1(GTS3)           | 11             | 38   | 32   | А3   | 2     |
| 1(GTS2)           | 12             | 37   | 31   | A2   | 1     |
| 1(GRS)            | 13             | 36   | 30   | B1   | 99    |
| 1                 | 14             | -    | -    | A1   | 97    |
| 1                 | 15             | -    | -    | C3   | 94    |
| 1                 | 16             | -    | -    | A4   | 92    |
| 2                 | 1              | 1    | 39   | G1   | 14    |
| 2                 | 2              | 2    | 40   | F3   | 15    |
| 2                 | 3              | -    | -    | -    | 16    |
| 2                 | 4              | -    | -    | -    | 17    |
| 2                 | 5              | 3    | 41   | H1   | 18    |
| 2                 | 6              | 4    | 42   | G3   | 19    |
| 2(GCK0)           | 7              | 5    | 43   | J1   | 22    |
| 2(GCK1)           | 8              | 6    | 44   | K1   | 23    |
| 2                 | 9              | -    | -    | K4   | 24    |
| 2(GCK2)           | 10             | 7    | 1    | K2   | 27    |
| 2                 | 11             | -    | -    | -    | 28    |
| 2                 | 12             | 8    | 2    | K3   | 29    |
| 2                 | 13             | 9    | 3    | НЗ   | 30    |
| 2                 | 14             | -    | -    | K5   | 32    |
| 2                 | 15             | -    | -    | -    | 33    |
| 2                 | 16             | -    | -    | -    | 34    |

# Pin Descriptions (Continued)

| Function<br>Block | Macro-<br>cell | PC44 | VQ44 | CP56 | VQ100 |
|-------------------|----------------|------|------|------|-------|
| 3                 | 1              | 35   | 29   | C4   | 91    |
| 3                 | 2              | 34   | 28   | A4   | 90    |
| 3                 | 3              | 33   | 27   | C5   | 89    |
| 3                 | 4              | -    | -    | A7   | 81    |
| 3                 | 5              | -    | -    | C8   | 79    |
| 3                 | 6              | 29   | 23   | A8   | 78    |
| 3                 | 7              | -    | -    | A9   | 77    |
| 3                 | 8              | -    | -    | -    | 76    |
| 3                 | 9              | -    | -    | A5   | 74    |
| 3                 | 10             | 28   | 22   | A10  | 72    |
| 3                 | 11             | 27   | 21   | B10  | 71    |
| 3                 | 12             | 26   | 20   | C10  | 70    |
| 3                 | 13             | -    | -    | D8   | 68    |
| 3                 | 14             | 25   | 19   | E8   | 67    |
| 3                 | 15             | 24   | 18   | D10  | 64    |
| 3                 | 16             | -    | -    | -    | 61    |
| 4                 | 1              | 11   | 5    | K6   | 35    |
| 4                 | 2              | 12   | 6    | H5   | 36    |
| 4                 | 3              | -    | -    | -    | 37    |
| 4                 | 4              | -    | -    | -    | 39    |
| 4                 | 5              | -    | -    | H7   | 40    |
| 4                 | 6              | -    | -    | -    | 41    |
| 4                 | 7              | 14   | 8    | H8   | 42    |
| 4                 | 8              | -    | -    | -    | 43    |
| 4                 | 9              | -    | -    | -    | 49    |
| 4                 | 10             | -    | -    | K8   | 50    |
| 4                 | 11             | 18   | 12   | H10  | 52    |
| 4                 | 12             | -    | -    | -    | 53    |
| 4                 | 13             | 19   | 13   | G10  | 55    |
| 4                 | 14             | 20   | 14   | -    | 56    |
| 4                 | 15             | 22   | 16   | F10  | 58    |
| 4                 | 16             | -    | -    | E10  | 60    |

**Note:** GTS = global output enable, GRS = global reset/set, GCK = global clock x



### XC2C64 Global, JTAG, Power/Ground and No Connect Pins

| Pin Type                                | PC44     | VQ44    | CP56       | VQ100                                                        |
|-----------------------------------------|----------|---------|------------|--------------------------------------------------------------|
| TCK                                     | 17       | 11      | K10        | 48                                                           |
| TDI                                     | 15       | 9       | J10        | 45                                                           |
| TDO                                     | 30       | 24      | A6         | 83                                                           |
| TMS                                     | 16       | 10      | K9         | 47                                                           |
| V <sub>AUX</sub> (JTAG supply voltage)  | 41       | 35      | D3         | 5                                                            |
| Power internal (V <sub>CC</sub> )       | 21       | 15      | G8         | 26,57                                                        |
| Power external I/O (V <sub>CCIO</sub> ) | 13, 32   | 7,26    | H6, C6     | 38, 51,88, 98                                                |
| Ground                                  | 10,23,31 | 4,17,25 | H4, F8, C7 | 21,31,62,69,84,100                                           |
| No connects                             |          |         |            | 20,25,44,46,54,59,63,65,66,73,75,<br>80,82,85,86,87,93,95,96 |
| Total user I/O                          | 33       | 33      | 45         | 64                                                           |

## **Ordering Information**

|                | Pin/Ball | $\theta_{\sf JA}$ | θЈС      |                             |     | Commercial (C) |
|----------------|----------|-------------------|----------|-----------------------------|-----|----------------|
| Part Number    | Spacing  | (C/Watt)          | (C/Watt) | Package Type                | I/O | Industrial (I) |
| XC2C64-4PC44C  | 1.27mm   | 53.1              | 28.7     | Plastic Leaded Chip Carrier | 33  | С              |
| XC2C64-5PC44C  | 1.27mm   | 53.1              | 28.7     | Plastic Leaded Chip Carrier | 33  | С              |
| XC2C64-7PC44C  | 1.27mm   | 53.1              | 28.7     | Plastic Leaded Chip Carrier | 33  | С              |
| XC2C64-4VQ44C  | 0.8mm    | 46.6              | 8.2      | Very Thin Quad Flat Pack    | 33  | С              |
| XC2C64-5VQ44C  | 0.8mm    | 46.6              | 8.2      | Very Thin Quad Flat Pack    | 33  | С              |
| XC2C64-7VQ44C  | 0.8mm    | 46.6              | 8.2      | Very Thin Quad Flat Pack    | 33  | С              |
| XC2C64-4CP56C  | 0.5mm    | 65.0              | 15.0     | Chip Scale Package          | 45  | С              |
| XC2C64-5CP56C  | 0.5mm    | 65.0              | 15.0     | Chip Scale Package          | 45  | С              |
| XC2C64-7CP56C  | 0.5mm    | 65.0              | 15.0     | Chip Scale Package          | 45  | С              |
| XC2C64-4VQ100C | 0.5mm    | 53.2              | 14.6     | Very Thin Quad Flat Pack    | 64  | С              |
| XC2C64-5VQ100C | 0.5mm    | 53.2              | 14.6     | Very Thin Quad Flat Pack    | 64  | С              |
| XC2C64-7VQ100C | 0.8mm    | 53.2              | 14.6     | Very Thin Quad Flat Pack    | 64  | С              |
| XC2C64-5PC44I  | 1.27mm   | 53.1              | 28.7     | Plastic Leaded Chip Carrier | 33  | I              |
| XC2C64-7PC44I  | 1.27mm   | 53.1              | 28.7     | Plastic Leaded Chip Carrier | 33  | I              |
| XC2C64-5VQ44I  | 0.8mm    | 46.6              | 8.2      | Very Thin Quad Flat Pack    | 33  | I              |
| XC2C64-7VQ44I  | 0.8mm    | 46.6              | 8.2      | Very Thin Quad Flat Pack    | 33  | I              |
| XC2C64-5CP56I  | 0.5mm    | 65.0              | 15.0     | Chip Scale Package          | 45  | I              |
| XC2C64-7CP56I  | 0.5mm    | 65.0              | 15.0     | Chip Scale Package          | 45  | I              |
| XC2C64-5VQ100I | 0.5mm    | 53.2              | 14.6     | Very Thin Quad Flat Pack    | 64  | I              |
| XC2C64-7VQ100I | 0.5mm    | 53.2              | 14.6     | Very Thin Quad Flat Pack    | 64  | I              |





- (1) Global Output Enable
- (2) Global Clock
- (3) Global Set/Reset

Figure 2: PQ44 Package

(1) - Global Output Enable

- (2) Global Clock
- (3) Global Set/Reset

Figure 3: VQ44 Package



- (1) Global Output Enable
- (2) Global Clock
- (3) Global Set/Reset

Figure 4: CP56 Package





- (1) Global Output Enable
- (2) Global Clock
- (3) Global Set/Reset

Figure 5: VQ100 Package

### **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                |
|----------|---------|-------------------------|
| 01/03/02 | 0.1     | Initial Xilinx release. |

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.