# **THEIA Programming Manual**

# **Table of Contents**

| 1. Overview             | 4  |
|-------------------------|----|
| 2.Registers             | 6  |
| Configuration Registers | 6  |
| Swap Registers          | 9  |
| Constant Registers      | 11 |
| User Registers          | 13 |
| Internal Registers      | 15 |
| Output Registers        | 22 |
| 3.Instruction set       | 23 |
| Type I Instructions     | 23 |
| NOP                     | 23 |
| ADD                     | 24 |
| SUB                     |    |
| DIV                     | 25 |
| MUL                     | 25 |
| MAG                     |    |
| COPY                    | 26 |
| JGX                     | 27 |
| JGY                     | 27 |
| JGZ                     | 28 |
| JLX                     | 28 |
| JLY                     | 29 |
| JLZ                     | 29 |
| JEQX                    | 30 |
| JEQY                    | 30 |
| JEQZ                    | 31 |
| JNEX                    | 31 |
| JNEY                    | 32 |
| JNEZ                    | 32 |
| JGEX                    | 33 |
| JGEY                    | 33 |
| JGEZ                    | 34 |
| JLEX                    | 34 |
| JLEY                    | 36 |
| JLEZ                    | 36 |
| INC                     | 36 |
| INCX                    | 37 |
| INCY                    | 37 |
| INCZ                    | 38 |
| DEC                     | 39 |
| ZERO                    |    |
| CROSS                   |    |
| DOT                     |    |
| MULP                    |    |
| MOD                     |    |

| FRAC                             | 42 |
|----------------------------------|----|
| INTP                             | 43 |
| NEG                              | 44 |
| XCHANGEX                         | 44 |
| XCHANGEY                         | 45 |
| XCHANGEZ                         | 45 |
| IMUL                             | 46 |
| UNSCALE                          | 46 |
| RESCALE                          | 47 |
| Type I I Instructions            | 47 |
| RETURN                           | 47 |
| JMP                              | 48 |
| SETX                             | 48 |
| SETY                             | 48 |
| SETZ                             | 49 |
| SWIZZLE3D                        | 49 |
|                                  |    |
| Index of Tables                  |    |
| Table 1: Configuration registers | 6  |
| Table 2: Swap registers          |    |
| Table 3: Constant registers      |    |
| Table 4: User registers          |    |
| Table 5: Internal Registers      |    |
| Table 6: Output registers        |    |
|                                  |    |

#### 1. Overview

THEIA's pixels shaders are written using the THEIA programming language. This is an assembly programming language consisting of a series of instructions that operate on a series of registers. There is no stack.

The following diagram illustrates THEIA's programming model.



**Registers**: THEAI has 4 types of registers.

#### Internal Registers:

Accessibility: Read-Only.

*Scope*: The values of these registers can change from one pixel iteration to the next.

*Purpose*: They are special registers used by the internal GPU routines.

Sometimes you may want to read from these registers. Examples:

CREG CAMERA POSITION, CREG RESOLUTION, CREG PIXEL 2D POSITION, etc.

#### General purpose Registers:

Accessibility: Read-Write.

*Scope*: The values of these registers can change from one pixel iteration to the next. This means that even though you can write any value you want, you are **not** guaranteed that this value will be persistent from one pixel iteration to the next.

*Purpose*: You can basically store whatever you want in these registers, but again, the values are only kept for the duration of your shader.

#### Constant Registers:

Accessibility: Read-Write.

*Scope*: The values of these registers are kept for the entire duration of the GPU execution. This means that if you store a value, this value is kept until you replace it with a different value or reset the GPU.

*Purpose*: Although you can use these registers as you like, the idea is to store constants during a special execution stage, so that you can reuse these values for each pixel iteration.

#### Output Registers:

Accessibility: Write-Only.

*Scope*: The values of these registers can change from one pixel iteration to the next

*Purpose*: These are special registers that indicate an output from a particular stage of THEIA's execution. Examples: <code>OREG\_PIXEL\_COLOR</code>, <code>OREG\_TEX\_COORD1</code>, <code>OREG\_TEXWEIGHT1</code>, etc.

#### **Instructions:**

THEIA has arithmetic, logic and flow control instructions. There are two flavors of instructions:

Type 1: **OPERATION** DESTINATION SOURCE\_REGISTER1 SOURCE\_REGISTER2

Type 2: **OPERATION** DESTINATION IMMEDIATE\_VALUE

### 2. Registers

Configuration Registers.

The configuration registers are Read Only for EXE and Write Only for IO.

The configuration registers are written once by IO during the machine's initial configuration stage. These same values are used for the rest of the life of the GPU or until a new configuration event happens.

The configuration register stored important values that are user to set up the variables of the various internal algorithms, such as the screen resolution, axis aligned bounding box boundaries, and light configuration.

| Address     | Name                                                                                                                                                  | X<br>bits 95 - 64                                               | Y<br>bits 63 - 32                                               | Z<br>bits 31 - 0                 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------|
| 0x0000 (0)  | CREG_LIGHT_INFO  Configuration information regarding the lights in the scene.                                                                         | Not used                                                        | Number of lights in the scene                                   | Number of configurati on packets |
| 0x0001 (1)  | CREG_CAMERA_POSITION  The current position of the camera.                                                                                             | Camera position X                                               | Camera<br>position Y                                            | Camera position Z                |
| 0x00002 (2) | CREG_PROJECTION_WINDOW_MIN                                                                                                                            | Minimum<br>2D X<br>coordinate<br>of the<br>projection<br>window | Minimum 2D<br>Y coordinate<br>of the<br>projection<br>window    | Not used                         |
| 0x00003 (3) | CREG_PROJECTION_WINDOW_MAX                                                                                                                            | Maximum<br>2D X<br>coordinate<br>of the<br>projection<br>window | Maximum<br>2D Y<br>coordinate of<br>the<br>projection<br>window | Not used                         |
| 0x00004 (4) | CREG_RESOLUTION  The resolution of the output image.                                                                                                  | Screen<br>resolution<br>Width                                   | Screen<br>resolution<br>Height                                  | Not used                         |
| 0x00005 (5) | CREG_TEXTURE_SIZE <sup>1 2</sup> The size of the texture in memory.                                                                                   | Texture<br>Widht                                                | Texture<br>Height                                               | Not used                         |
| 0x00006 (6) | CREG_PIXEL_2D_INITIAL_POSITION  Determines where the row and column where the current core will start casting rays at the projection window.          | Initial X<br>position on<br>the<br>projection<br>window         | Initial Y<br>position on<br>the<br>projection<br>window         | Not used                         |
| 0x00007 (7) | CREG_PIXEL_2D_FINAL_POSITION <sup>4</sup> Determines where the row and column where the current core will stop casting rays at the projection window. | Final X<br>position on<br>the<br>projection<br>window           | Final Y<br>position on<br>the<br>projection<br>window           | Not used                         |
| 0x00007 (8) | CREG_FIRST_LIGTH  Pointer to the first light. Registers 8-42 are reserved to store Light structures.                                                  | Light<br>Position X                                             | Light<br>Position Y                                             | Light<br>Position Z              |

<sup>1</sup> Only square textures are currently supported. Ie Width = Height.

<sup>Texture Size must be a power of 2.
In single core operation, this value is always zero.
In single core operation, this value is always equal to CREG\_RESOLUTION.</sup> 

| 0x0002A (42) | CREG_AABBMIN  AABB (Axis Aligned Bounding Box) Minimum coordinate | AABB<br>Minimum X<br>coordiante | AABB<br>Minimum Y<br>coordiante | AABB<br>Minimum<br>Z<br>coordiante |
|--------------|-------------------------------------------------------------------|---------------------------------|---------------------------------|------------------------------------|
| 0x0002B (42) | CREG_AABBMAX  AABB (Axis Aligned Bounding Box) Maximum coordinate | AABB<br>Minimum X<br>coordiante | AABB<br>Minimum Y<br>coordiante | AABB<br>Minimum<br>Z<br>coordiante |

Table 1: Configuration registers

#### Swap Registers.

The Swap registers are Read Only for EXE and Write Only for IO. There are 2 copies of this memory region. While EXE is reading from one of copies, IO is writing into the other copy, then on the next iteration the memory areas get swapped with each other and the process repeats once again.

| Address     | Name                                                                                                                                                                                  | X<br>bits 95 - 64      | Y<br>bits 63 - 32      | Z<br>bits 31 - 0       |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|
| 0x002C (44) | CREG_V0                                                                                                                                                                               | Vertex X<br>Coordinate | Vertex Y<br>Coordinate | Vertex Z<br>Coordinate |
|             | The first vertex of the current triangle for this iteration.                                                                                                                          |                        |                        |                        |
| 0x002D (45) | CREG_UV0                                                                                                                                                                              | Texture U coordinate.  | Texture V coordinate.  | Not used               |
|             | The texture UV coordinate of the first vertex of the current triangle for this iteration.                                                                                             |                        |                        |                        |
| 0x002E (46) | CREG_V1                                                                                                                                                                               | Vertex X<br>Coordinate | Vertex Y<br>Coordinate | Vertex Z<br>Coordinate |
|             | The second vertex of the current triangle for this iteration.                                                                                                                         |                        |                        |                        |
| 0x002F (47) | CREG_UV1                                                                                                                                                                              | Texture U coordinate.  | Texture V coordinate.  | Not used               |
|             | The texture UV coordinate of the second vertex of the current triangle for this iteration.                                                                                            |                        |                        |                        |
| 0x0030 (48) | CREG_V2                                                                                                                                                                               | Vertex X<br>Coordinate | Vertex Y<br>Coordinate | Vertex Z<br>Coordinate |
|             | The third vertex of the current triangle for this iteration.                                                                                                                          |                        |                        |                        |
| 0x0031 (49) | CREG_UV2                                                                                                                                                                              | Texture U coordinate.  | Texture V coordinate.  | Not used               |
|             | The texture UV coordinate of the third vertex of the current triangle for this iteration.                                                                                             |                        |                        |                        |
| 0x0032 (50) | CREG_TRI_DIFFUSE                                                                                                                                                                      | Red color component    | Green color component  | Blue color component   |
|             | The diffuse color of the current triangle for this iteration.                                                                                                                         |                        |                        |                        |
| 0x0035 (53) | CREG_TEX_COLOR1                                                                                                                                                                       | Red color component    | Green color component  | Blue color component   |
|             | The first texture color fetched from<br>the external texture memory for this<br>iteration. A total of 6 texture color<br>components are fetch in order to use<br>bi-linear filtering. |                        |                        |                        |
| 0x0036 (54) | CREG_TEX_COLOR2                                                                                                                                                                       | Red color component    | Green color component  | Blue color component   |
|             | The second texture color fetched from the external texture memory for                                                                                                                 |                        |                        |                        |

|             | this iteration. A total of 4 texture color components are fetch in order to use bi-linear filtering.                                                                                       |                        |                       |                         |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-------------------------|
| 0x0037 (55) | RESERVED  Internally used by IO to store temporary values during texture color fetching.                                                                                                   | RESERVED               | RESERVED              | RESERVED                |
| 0x0038 (56) | CREG_TEX_COLOR3  The third texture color fetched from the external texture memory for this iteration. A total of 4 texture color components are fetch in order to use bi-linear filtering. | Red color component    | Green color component | Blue color component    |
| 0x0039 (57) | CREG_TEX_COLOR4  The last texture color fetched from the external texture memory for this iteration. A total of 4 texture color components are fetch in order to use bi-linear filtering.  | Red color<br>component | Green color component | Blue color<br>component |
| 0x003A (58) | RESERVED  Internally used by IO to store temporary values during texture color fetching.                                                                                                   | RESERVED               | RESERVED              | RESERVED                |

Table 2: Swap registers

#### Constant Registers.

Constant R/W for EXE. Constant register keep their values for the entire execution of the GPU or until Reset. This means if the user stores a value in a constant register, this value is preserved for all the iterations unlike the user registers.

| Address     | Name                   | X<br>bits 95 - 64 | Y<br>bits 63 - 32 | Z<br>bits 31 - 0 |
|-------------|------------------------|-------------------|-------------------|------------------|
| 0x0040 (64) | C1                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |
| 0x0041 (65) | C2                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |
| 0x0042 (66) | C3                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |
| 0x0043 (67) | C4                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |
| 0x0044 (68) | C5                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |
| 0x0045 (69) | C6                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |
| 0x0046 (70) | C7                     | User defined.     | User defined.     | User defined.    |
|             | User constant register |                   |                   |                  |

*Table 3: Constant registers* 

#### User Registers.

The user register are general Purpose registers. The user may store whatever he/she wants in here at these memory locations.

The user registers are R/W for EXE, IO can not read or write to there registers. Unlike constant registers, the value stored in a user register is on only preserved for the duration of a single iteration. This means for example, that if the register R1 is set to the value 0xCAFE at iteration  $I_i$ , then at iteration  $I_{i+1}$  the value stored at R1 may have changed. This happens because the internal code of THEIA can also use the general purpose registers, therefor potentially overwriting the previous values stored by the user.

| Address     | Name              | X<br>bits 95 - 64 | Y<br>bits 63 - 32 | Z<br>bits 31 - 0 |
|-------------|-------------------|-------------------|-------------------|------------------|
| 0x0047 (71) | R1                | User defined.     |                   |                  |
|             | Heer veriator     |                   |                   |                  |
| 0x0048 (72) | User register  R2 | User defined.     | User defined.     | User defined.    |
| 0.0010 (12) | RZ                | Goor dominou.     | Goor dominod.     | Goor dominod.    |
|             | User register     |                   |                   |                  |
| 0x0049 (73) | R3                | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x004A (74) | R4                | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x004B (75) | R5                | User defined.     | User defined.     | User defined.    |
|             |                   |                   |                   |                  |
| 00040 (70)  | User register     |                   |                   | User defined.    |
| 0x004C (76) | R6                | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x004D (77) | R7                | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x004E (78) | R8                | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x004F (79) | R9                | User defined.     | User defined.     | User defined.    |
|             |                   |                   |                   |                  |
| 2 2222 (22) | User register     |                   |                   |                  |
| 0x0050 (80) | R10               | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x0051 (81) | R11               | User defined.     | User defined.     | User defined.    |
|             | User register     |                   |                   |                  |
| 0x0052 (82) | R12               | User defined.     | User defined.     | User defined.    |
|             |                   |                   |                   |                  |
|             | User register     |                   |                   |                  |

Table 4: User registers

#### Internal Registers.

Internal registers are meant for the machine's internal code to use, since those registers are R/W for EXE the user is allowed to modify them. However modification of the internal registers by user code is highly discouraged since this may result in unexpected behavior.

Note: At the present time, the Internal register design is not fully optimized. Many of these registers can simply be replaced by general purpose register at the RTL level.

| Address     | Name                                                                                                                                                                                                                             | X<br>bits 95 -<br>64           | Y<br>bits 63 -<br>32           | Z<br>bits 31 - 0               |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|
| 0x0053 (83) | CREG_PROJECTION_WINDOW_SCALE  The scale of the projection window. This is calculated as: (CREG_PROJECTION_WINDOW_MAX - CREG_PROJECTION_WINDOW_MIN)/ CREG_SCREEN_RESOLUTION                                                       | Projection<br>Window<br>scale. | Projection<br>Window<br>scale. | Projection<br>Window<br>scale. |
| 0x0054 (84) | CREG_UNORMALIZED_DIRECTION  The un-normalized direction of the ray for the current iteration. This is calculated as:  (CREG_PIXEL_2D_POSITION * CREG_PROJECTION_WINDOW_SCALE - CREG_PROJECTION_WINDOW_MIN) -CREG_CAMERA_POSITION | Direction X                    | Direction Y                    | Direction Z                    |
| 0x0054 (85) | CREG_RAY_DIRECTION  The direction of the current ray. This is the normalized vector of CREG_UNORMALIZED_DIRECTION                                                                                                                | Direction X                    | Direction Y                    | Direction Z                    |
| 0x0055 (86) | CREG_E1_LAST  This is the last value of CREG_V1 — CREG_V0 that is closest to the camera for the current iteration.                                                                                                               | X<br>coordinate                | Y<br>coordinate                | Z<br>coordinate                |
| 0x0056 (87) | CREG_E2_LAST  This is the last value of CREG_V2 – CREG_V0 that is closest to the camera for the current iteration.                                                                                                               | X<br>coordinate                | Y<br>coordinate                | Z<br>coordinate                |
| 0x0057 (88) | CREG_T⁵  Partial result used by the default ray-triangle intersection algorithm. This is calculated as:                                                                                                                          | T value                        | T value                        | T value                        |

<sup>5</sup> This register is not used if the default triangle ray intersection algorithm gets overwritten by the user.

|             | CREG_CAMERA_POSITION / CREG_V0                                                                                                                                 |                  |                    |                   |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|-------------------|
| 0x0058 (89) | CREG_P <sup>6</sup> Partial result used by the default ray-triangle intersection algorithm.  This is calculated as:  CrossProduct(CREG_RAY_DIRECTION, CREG_E2) | Px               | Ру                 | Pz                |
| 0x0059 (90) | CREG_Q <sup>7</sup> Partial result used by the default ray-triangle intersection algorithm.  This is calculated as:  CrossProduct(CREG_T ,CREG_E1)             | Qx               | Qy                 | Qz                |
| 0x005A (91) | CREG_UVO_LAST  The texture UV coordinates from the first vertex of the triangle closest to the camera for the current iteration.                               | U<br>coordinate  | V<br>coordinate    | Not used          |
| 0x005B (92) | CREG_UV1_LAST  The texture UV coordinates from the second vertex of the triangle closest to the camera for the current iteration.                              | U<br>coordinate  | V<br>coordinate    | Not used          |
| 0x005C (93) | CREG_UV2_LAST  The texture UV coordinates from the third vertex of the triangle closest to the camera for the current iteration.                               | U<br>coordinate  | V<br>coordinate    | Not used          |
| 0x005D (94) | CREG_TRI_DIFFUSE_LAST  The diffuse color of the triangle closest to the camera for the current iteration.                                                      | Red<br>component | Green<br>component | Blue<br>component |
| 0x005E (95) | CREG_LAST_t  Final result from default ray-triangle                                                                                                            | t                | t                  | t                 |

This register is not used if the default triangle ray intersection algorithm gets overwritten by the user.
This register is not used if the default triangle ray intersection algorithm gets overwritten by the user.

|              | intersection algorithm of the triangle closest to the camera for the current iteration.                                                     |                  |                    |                   |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|-------------------|
| 0x0060 (96)  | CREG_LAST_u  Final result from default ray-triangle intersection algorithm of the triangle closest to the camera for the current iteration. | u                | u                  | u                 |
| 0x0061 (97)  | CREG_LAST_v  Final result from default ray-triangle intersection algorithm of the triangle closest to the camera for the current iteration. | V                | V                  | V                 |
| 0x0062 (98)  | CREG_COLOR_ACC  Color accumulator register. Stores the addition of the color contributions for a pixel across all the iterations.           | Red<br>component | Green<br>component | Blue<br>component |
| 0x0063 (99)  | CREG_t  Final result from default ray-triangle intersection algorithm. This is calculated as:  CREG_H1 / CREG_DELTA                         | t                | t                  | t                 |
| 0x0064 (100) | CREG_E1  Partial result used by the default ray-triangle intersection algorithm. This is calculated as:  CREG_V1 - CREG_V0                  | X<br>coordinate  | Y<br>coordinate    | Z<br>coordinate   |
| 0x0065 (101) | CREG_E2  Partial result used by the default ray-triangle intersection algorithm. This is calculated as:  CREG_V2 - CREG_V0                  | X<br>coordinate  | Y<br>coordinate    | Z<br>coordinate   |

| 0x0066 (102) | CREG_DELTA                                                                                     | Delta | Delta | Delta |
|--------------|------------------------------------------------------------------------------------------------|-------|-------|-------|
|              | Partial result used by the default ray-triangle intersection algorithm. This is calculated as: |       |       |       |
|              | DotProduct( CREG_P, CREG_E1)                                                                   |       |       |       |
| 0x0067 (103) | CREG_u                                                                                         | u     | u     | u     |
|              | Final result from default ray-triangle intersection algorithm. This is calculated as:          |       |       |       |
|              | CREG_H2 / CREG_DELTA                                                                           |       |       |       |
| 0x0068 (104) | CREG_v                                                                                         | v     | V     | V     |
|              | Final result from default ray-triangle intersection algorithm. This is calculated as:          |       |       |       |
|              | CREG_H3 / CREG_DELTA                                                                           |       |       |       |
| 0x0069 (105) | CREG_H1                                                                                        | H1    | H1    | H1    |
|              | Partial result used by the default ray-triangle intersection algorithm. This is calculated as: |       |       |       |
|              | DotProduct( CREG_Q , CREG_E2 )                                                                 |       |       |       |
| 0x0069 (106) | CREG_H2                                                                                        | H2    | H2    | H2    |
|              | Partial result used by the default ray-triangle intersection algorithm. This is calculated as: |       |       |       |
|              | DotProduct( CREG_P , CREG_T )                                                                  |       |       |       |
| 0x006A (107) | CREG_H3                                                                                        | H3    | H3    | H3    |
|              | Partial result used by the default ray-triangle intersection algorithm. This is calculated as: |       |       |       |
|              | DotProduct( CREG_Q , CREG_DIRECTION )                                                          |       |       |       |
| 0x0094 (108) | CREG_PIXEL_PITCH                                                                               |       |       |       |
|              |                                                                                                |       |       |       |

| 0x0095 (109) | CREG_LAST_COL                                                                                                                                                      | Last colum        | Not used         | Not used          |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|-------------------|
|              | the last valid column, simply CREG_RESOLUTIONX - 1                                                                                                                 |                   |                  |                   |
| 0x0096 (110) | CREG_TEXTURE_COLOR                                                                                                                                                 | Red component     | Green component  | Blue<br>component |
|              | The color of the texture for the current iteration.                                                                                                                |                   |                  |                   |
| 0x0097 (111) | CREG_PIXEL_2D_POSITION                                                                                                                                             | Pixel row         | Pixel column     | Not used          |
|              | The current position on the projection plane for the current iteration.                                                                                            |                   |                  |                   |
| 0x0098 (112) | CREG_TEXWEIGHT1                                                                                                                                                    | Texture<br>weight | Texture<br>weigh | Texture<br>weigh  |
|              | The weight used for the first texture color fetch external texture memory for this iteration. A total of 4 weights are used by the bi-linear filtering algorithm.  |                   |                  |                   |
| 0x0099 (113) | CREG_TEXWEIGHT2                                                                                                                                                    | Texture<br>weigh  | Texture<br>weigh | Texture<br>weigh  |
|              | The weight used for the second texture color fetch external texture memory for this iteration. A total of 4 weights are used by the bi-linear filtering algorithm. |                   |                  |                   |
| 0x009A (114) | CREG_TEXWEIGHT3                                                                                                                                                    | Texture<br>weigh  | Texture<br>weigh | Texture<br>weigh  |
|              | The weight used for the third texture color fetch external texture memory for this iteration. A total of 4 weights are used by the bi-linear filtering algorithm.  |                   |                  |                   |
| 0x009B (115) | CREG_TEXWEIGHT4                                                                                                                                                    | Texture<br>weigh  | Texture<br>weigh | Texture weigh     |
|              | The weight used for the forth texture color fetch external texture memory for this iteration. A total of 4 weights are used by the bi-linear filtering algorithm.  |                   |                  |                   |
|              |                                                                                                                                                                    |                   |                  |                   |

Table 5: Internal Registers

## Output Registers.

| Address      | Name                                                                                | X<br>bits 95 -<br>64            | Y<br>bits 63 -<br>32            | Z<br>bits 31 - 0  |
|--------------|-------------------------------------------------------------------------------------|---------------------------------|---------------------------------|-------------------|
| 0x0053 (128) | OREG_PIXEL_COLOR  The pixel color calculated for the current iteration.             | Red<br>Componen<br>t            | Green<br>component              | Blue<br>component |
| 0x0054 (129) | OREG_TEX_COORD1  The first 2 texture address coordinates.                           | Texture<br>memory<br>location 1 | Texture<br>memory<br>location 2 | Not used          |
| 0x0055 (130) | OREG_TEX_COORD2 <sup>8</sup> The last 2 texture address coordinates.                | Texture<br>memory<br>location 3 | Texture<br>memory<br>location 4 | Not used          |
| 0x0056 (131) | OREG_ADDR_O  Generic output address this gets mapped by IO to the ADR_O output pin. | Memory<br>location              | Not used                        | Not used          |

Table 6: Output registers

<sup>8</sup> Used for bilinear filtering

## 3. Instruction set

This is full list of Theia's instruction set. Please be aware that arithmetic Operations use fixed point arithmetic unless otherwise specified.

# Type I Instructions.

## NOP

| Operation                      | NOP: No operation                                                                                                                           |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)       | n/a                                                                                                                                         |
| Source register 1 (16 bits)    | n/a                                                                                                                                         |
| Source register 2<br>(16 bits) | n/a                                                                                                                                         |
| Latency (Clock<br>Cycles)      | 2                                                                                                                                           |
| Description                    | No operation, the ALU stalls until completion of operation. The macro RT_FALSE is used to set the destination and Immendiate value to zero. |
| Example                        | //No operation NOP RT_FALSE                                                                                                                 |

#### **ADD**

| Operation                   | ADD: Addition                                                                                                                                                                                                                            |  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Destination<br>(16 bits)    | Destination of the arithmetic operation.                                                                                                                                                                                                 |  |
| Source register 1 (16 bits) | First source of the arithmetic operation.                                                                                                                                                                                                |  |
| Source register 2 (16 bits) | Second source of the arithmetic operation.                                                                                                                                                                                               |  |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                                        |  |
| Description                 | Adds the contents of Source register 1 and source resgister 2 and stores result into destination register. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x + S2_x \\ SI_y + S2_y \\ SI_z + S2_z \end{pmatrix} $ |  |
| Example                     | //R1 = R1 + R2 ADD R1 R1 R2                                                                                                                                                                                                              |  |

## SUB

| Operation                   | SUB: Substraction                                                                                                                                                                                                                             |  |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Destination<br>(16 bits)    | Destination of the arithmetic operation.                                                                                                                                                                                                      |  |  |
| Source register 1 (16 bits) | First source of the arithmetic operation.                                                                                                                                                                                                     |  |  |
| Source register 2 (16 bits) | Second source of the arithmetic operation.                                                                                                                                                                                                    |  |  |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                                             |  |  |
| Description                 | Substracts the contents of source register 1 to source resgister 2 and stores result into destination register. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x - S2_x \\ SI_y - S2_y \\ SI_z - S2_z \end{pmatrix} $ |  |  |
| Example                     | //R1 = R1 - R2<br>SUB R1 R1 R2                                                                                                                                                                                                                |  |  |

## DIV

| Operation                   | DIV: Division                                                                                                                                                                                                                      |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination (16 bits)       | Destination of the arithmetic operation.                                                                                                                                                                                           |
| Source register 1 (16 bits) | First source of the arithmetic operation.                                                                                                                                                                                          |
| Source register 2 (16 bits) | Second source of the arithmetic operation.                                                                                                                                                                                         |
| Latency (Clock<br>Cycles)   | Variable.                                                                                                                                                                                                                          |
| Description                 | Divides the contents of source register 1 from source resgister 2 and stores result into destination register. $ \binom{D_x}{D_y} = \binom{\frac{SI_x}{S2_x}}{\frac{SI_y}{S2_y}} $ $ \frac{\frac{SI_z}{S2_z}}{\frac{SI_z}{S2_z}} $ |
| Example                     | //R1 = R1 / R2<br>DIV R1 R1 R2                                                                                                                                                                                                     |

# MUL

| Operation                   | MUL: Multiplication                                                                                                                                                                                                                           |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                                                     |
| Source register 1 (16 bits) | First source of the arithmetic operation.                                                                                                                                                                                                     |
| Source register 2 (16 bits) | Second source of the arithmetic operation.                                                                                                                                                                                                    |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                                             |
| Description                 | Multiplies the contents of source register 1 to source resgister 2 and stores result into destination register. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x * S2_x \\ SI_y * S2_y \\ SI_z * S2_z \end{pmatrix} $ |
| Example                     | $(D_z)$ $(SI_z, SI_z)$<br>//R1 = R1 - R2<br>SUB R1 R1 R2                                                                                                                                                                                      |

### MAG

| Operation                   | MAG: Vector Magnitude                                                                                                                                                                                                                                                                                                 |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination of the arithmetic operation.                                                                                                                                                                                                                                                                              |
| Source register 1 (16 bits) | First source of the arithmetic operation.                                                                                                                                                                                                                                                                             |
| Source register 2 (16 bits) | n/a                                                                                                                                                                                                                                                                                                                   |
| Latency (Clock<br>Cycles)   | Variable.                                                                                                                                                                                                                                                                                                             |
| Description                 | Caculates the vector magnitud of source register 1, ignores source resgister 2 and stores result into destination register. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} \sqrt{SI_x^2 + SI_y^2 + SI_z^2} \\ \sqrt{SI_x^2 + SI_y^2 + SI_z^2} \\ \sqrt{SI_x^2 + SI_y^2 + SI_z^2} \end{pmatrix} $ |
| Example                     | <pre>//R1 = Magnitude(CREG_UNORMALIZED_DIRECTION ) MAG R1 CREG_UNORMALIZED_DIRECTION VOID</pre>                                                                                                                                                                                                                       |

### **COPY**

| Operation                   | COPY: Copy                                                       |
|-----------------------------|------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination of the arithmetic operation.                         |
| Source register 1 (16 bits) | First source of the arithmetic operation.                        |
| Source register 2 (16 bits) | n/a                                                              |
| Latency (Clock<br>Cycles)   | 2                                                                |
| Description                 | Copies contents of Source register 1 into destination register.  |
| Example                     | <pre>//R1 = CREG_PIXEL_PITCH COPY R1 CREG_PIXEL_PITCH VOID</pre> |

# JGX

| Operation                    | JGX: Jump if greater than X                                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                   |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                              |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                             |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                    |
| Description                  | Jumps to the Immediate address if Source 1 x component is greater than Source 2 x component .                                        |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &gt; GREG_LAST_t JGX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# JGY

| Operation                    | JGY: Jump if greater than Y                                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                   |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                              |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                             |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                    |
| Description                  | Jumps to the Immediate address if Source 1 y component is greater than Source 2 y component .                                        |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &gt; GREG_LAST_t JGY LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# JGZ

| Operation                    | JGZ: Jump if greater than Z                                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                   |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                              |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                             |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                    |
| Description                  | Jumps to the Immediate address if Source 1 z component is greater than Source 2 z component .                                        |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &gt; GREG_LAST_t JGZ LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# JLX

| Operation                   | JLX: Jump if less than X                                                                                               |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------|
| Immediate value (16 bits)   | Immediate value representing the jump destination.                                                                     |
| Source register 1 (16 bits) | First source for arithmetic comparison.                                                                                |
| Source register 2 (16 bits) | Second source for arithmetic comparison.                                                                               |
| Latency (Clock<br>Cycles)   | 2                                                                                                                      |
| Description                 | Jumps to the Immediate address if Source 1 x component is less than Source 2 x component.                              |
| Example                     | //Jumps to LABEL_TCC_EXIT if CREG_t < GREG_LAST_t JLX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE |

# JLY

| Operation                    | JLY: Jump if less than Y                                                                                               |
|------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                     |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                               |
| Latency (Clock<br>Cycles)    | 2                                                                                                                      |
| Description                  | Jumps to the Immediate address if Source 1 y component is less than Source 2 y component.                              |
| Example                      | //Jumps to LABEL_TCC_EXIT if CREG_t < GREG_LAST_t JLY LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE |

# JLZ

| Operation                    | JLX: Jump if less than Z                                                                                               |
|------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                     |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                               |
| Latency (Clock<br>Cycles)    | 2                                                                                                                      |
| Description                  | Jumps to the Immediate address if Source 1 z component is less than Source 2 z component.                              |
| Example                      | //Jumps to LABEL_TCC_EXIT if CREG_t < GREG_LAST_t JLX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE |

# JEQX

| Operation                    | JEQX: Jump if equal X                                                                                                              |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                 |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                            |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                           |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                  |
| Description                  | Jumps to the Immediate address if Source 1 x component is equal than Source 2 x component.                                         |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t = GREG_LAST_t JEQX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# JEQY

| Operation                   | JEQY: Jump if equal Y                                                                                                              |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value (16 bits)   | Immediate value representing the jump destination.                                                                                 |
| Source register 1 (16 bits) | First source for arithmetic comparison.                                                                                            |
| Source register 2 (16 bits) | Second source for arithmetic comparison.                                                                                           |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                  |
| Description                 | Jumps to the Immediate address if Source 1 y component is equal than Source 2 y component.                                         |
| Example                     | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t = GREG_LAST_t JEQY LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# JEQZ

| Operation                    | JEQY: Jump if equal Z                                                                                                              |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                 |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                            |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                           |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                  |
| Description                  | Jumps to the Immediate address if Source 1 z component is equal than Source 2 z component.                                         |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t = GREG_LAST_t JEQZ LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

### **JNEX**

| Operation                    | JNEX: Jump if not equal X                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                       |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                  |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                 |
| Latency (Clock<br>Cycles)    | 2                                                                                                                        |
| Description                  | Jumps to the Immediate address if Source 1 x component is not equal than Source 2 x component.                           |
| Example                      | //Jumps to LABEL_TCC_EXIT if CREG_t != GREG_LAST_t JNEX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE |

### **JNEY**

| Operation                    | JNEX: Jump if not equal Y                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                       |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                  |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                 |
| Latency (Clock<br>Cycles)    | 2                                                                                                                        |
| Description                  | Jumps to the Immediate address if Source 1 y component is not equal than Source 2 y component.                           |
| Example                      | //Jumps to LABEL_TCC_EXIT if CREG_t != GREG_LAST_t JNEY LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE |

### JNEZ

| Operation                    | JNEZ: Jump if not equal Z                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                       |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                  |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                 |
| Latency (Clock<br>Cycles)    | 2                                                                                                                        |
| Description                  | Jumps to the Immediate address if Source 1 z component is not equal than Source 2 z component.                           |
| Example                      | //Jumps to LABEL_TCC_EXIT if CREG_t != GREG_LAST_t JNEZ LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE |

### **JGEX**

| Operation                    | JGEX: Jump if greater or equal X                                                                                                       |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                     |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                                |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                               |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                      |
| Description                  | Jumps to the Immediate address if Source 1 x component is greater or equal than Source 2 x component.                                  |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &gt;= GREG_LAST_t JGEX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# **JGEY**

| Operation                   | JGEY: Jump if greater or equal Y                                                                                                       |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value (16 bits)   | Immediate value representing the jump destination.                                                                                     |
| Source register 1 (16 bits) | First source for arithmetic comparison.                                                                                                |
| Source register 2 (16 bits) | Second source for arithmetic comparison.                                                                                               |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                      |
| Description                 | Jumps to the Immediate address if Source 1 y component is greater or equal than Source 2 y component.                                  |
| Example                     | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &gt;= GREG_LAST_t JGEY LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

### **JGEZ**

| Operation                    | JGEZ: Jump if greater or equal Z                                                                                                       |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                     |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                                |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                               |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                      |
| Description                  | Jumps to the Immediate address if Source 1 z component is greater or equal than Source 2 z component.                                  |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &gt;= GREG_LAST_t JGEZ LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

## JLEX

| Operation                   | JLEX: Jump if less or equal X                                                                                                          |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value (16 bits)   | Immediate value representing the jump destination.                                                                                     |
| Source register 1 (16 bits) | First source for arithmetic comparison.                                                                                                |
| Source register 2 (16 bits) | Second source for arithmetic comparison.                                                                                               |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                      |
| Description                 | Jumps to the Immediate address if Source 1 x component is less or equal than Source 2 x component.                                     |
| Example                     | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &lt;= GREG_LAST_t JLEX LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

# **JLEY**

| Operation                    | JLEY: Jump if less or equal Y                                                                                                          |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits) | Immediate value representing the jump destination.                                                                                     |
| Source register 1 (16 bits)  | First source for arithmetic comparison.                                                                                                |
| Source register 2 (16 bits)  | Second source for arithmetic comparison.                                                                                               |
| Latency (Clock<br>Cycles)    | 2                                                                                                                                      |
| Description                  | Jumps to the Immediate address if Source 1 y component is less or equal than Source 2 y component.                                     |
| Example                      | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &lt;= GREG_LAST_t JLEY LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

## JLEZ

| Operation                      | JLEZ: Jump if less or equal Z                                                                                                          |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Immediate value<br>(16 bits)   | Immediate value representing the jump destination.                                                                                     |
| Source register 1 (16 bits)    | First source for arithmetic comparison.                                                                                                |
| Source register 2<br>(16 bits) | Second source for arithmetic comparison.                                                                                               |
| Latency (Clock<br>Cycles)      | 2                                                                                                                                      |
| Description                    | Jumps to the Immediate address if Source 1 z component is less or equal than Source 2 z component.                                     |
| Example                        | <pre>//Jumps to LABEL_TCC_EXIT if CREG_t &lt;= GREG_LAST_t JLEZ LABEL_TCC_EXIT CREG_t CREG_LAST_t LABEL_TCC_EXIT: RETURN RT_TRUE</pre> |

### INC

| Operation                      | INC: Increment                                                                                                                  |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)       | Destination for the arithmetic operation.                                                                                       |
| Source register 1 (16 bits)    | First source for arithmetic comparison.                                                                                         |
| Source register 2<br>(16 bits) | n/a                                                                                                                             |
| Latency (Clock<br>Cycles)      | 2                                                                                                                               |
| Description                    | Increments the constents of Source 1 and store into destination. $ \binom{D_x}{D_y} = \binom{SI_x + 1}{SI_y + 1} $ $ SI_z + 1 $ |
| Example                        | //R2 = R1 + 1<br>INC R2 R1 VOID                                                                                                 |

### **INCX**

| Operation                   | INCX: Increment X                                                                                                                                                               |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                       |
| Source register 1 (16 bits) | First source for arithmetic comparison.                                                                                                                                         |
| Source register 2 (16 bits) | n/a                                                                                                                                                                             |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                               |
| Description                 | Increments the constents of Source 1 X and store into destination. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x + 1 \\ SI_y \\ SI_z \end{pmatrix} $ |
| Example                     | //R2 = R1.x + 1<br>INCX R2 R1 VOID                                                                                                                                              |

### **INCY**

| Operation                      | INCY: Increment Y                                                                                                         |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)       | Destination for the arithmetic operation.                                                                                 |
| Source register 1 (16 bits)    | First source for arithmetic comparison.                                                                                   |
| Source register 2<br>(16 bits) | n/a                                                                                                                       |
| Latency (Clock<br>Cycles)      | 2                                                                                                                         |
| Description                    | Increments the constents of Source 1 Y and store into destination. $ \binom{D_x}{D_y} = \binom{SI_x}{SI_y + 1} $ $ SI_z $ |
| Example                        | //R2 = R1.y + 1<br>INCY R2 R1 VOID                                                                                        |

## INCZ

| Outsustian                     | INICZ, In anomant Z                                                                                          |
|--------------------------------|--------------------------------------------------------------------------------------------------------------|
| Operation                      | INCZ: Increment Z                                                                                            |
| Destination<br>(16 bits)       | Destination for the arithmetic operation.                                                                    |
| Source register 1<br>(16 bits) | First source for arithmetic comparison.                                                                      |
| Source register 2<br>(16 bits) | n/a                                                                                                          |
| Latency (Clock<br>Cycles)      | 2                                                                                                            |
| Description                    | Increments the constents of Source 1 Z and store into destination.                                           |
|                                | $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \\ SI_y \\ SI_z + 1 \end{pmatrix} $ |
| Example                        | //R2 = R1.z + 1<br>INCZ R2 R1 VOID                                                                           |

### **DEC**

| Operation                   | DEC: decrement                                                                                                                                                                        |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                             |
| Source register 1 (16 bits) | First source for arithmetic comparison.                                                                                                                                               |
| Source register 2 (16 bits) | n/a                                                                                                                                                                                   |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                     |
| Description                 | decrements the constents of Source 1 and store into destination. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x - 1 \\ SI_y - 1 \\ SI_z - 1 \end{pmatrix} $ |
| Example                     | //R2 = R1 + 1<br>INC R2 R1 VOID                                                                                                                                                       |

#### **ZERO**

| Operation                   | ZERO: Store Zero into register                                                                  |
|-----------------------------|-------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                       |
| Source register 1 (16 bits) | n/a                                                                                             |
| Source register 2 (16 bits) | n/a                                                                                             |
| Latency (Clock<br>Cycles)   | 2                                                                                               |
| Description                 | Stores zero into the register                                                                   |
|                             | $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} 0 \\ 0 \\ 0 \end{pmatrix} $ |
| Example                     | //R7 = (0, 0, 0)<br>ZERO R7 VOID VOID                                                           |

#### **CROSS**

| Operation                   | CROSS: Cross product (vector product or Gibbs vector product )                                                                                                                                                                                                                                                                                                            |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                                                                                                                                                                                 |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                                                                                                                                                                                                                           |
| Source register 2 (16 bits) | Source 2 Vector                                                                                                                                                                                                                                                                                                                                                           |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                                                                                                                                                                         |
| Description                 | Calculates the cross product of Source 1 and Source 2 and stores into destination. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \\ SI_y \\ SI_z \end{pmatrix} \times \begin{pmatrix} S2_x \\ S2_y \\ S2_z \end{pmatrix} = \begin{pmatrix} SI_y * S2_z - SI_z * S2_y \\ SI_z * S2_x - SI_x * S2_z \\ SI_x * S2_y - SI_y * S2_x \end{pmatrix} $ |
| Example                     | <pre>//P = RayDirection Cross E2 CROSS CREG_P CREG_RAY_DIRECTION CREG_E2</pre>                                                                                                                                                                                                                                                                                            |

### DOT

| Operation                      | DOT: Dot product (scalar product )                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)       | Destination for the arithmetic operation.                                                                                                                                                                                                                                                                                                                                                                       |
| Source register 1 (16 bits)    | Source 1 Vector                                                                                                                                                                                                                                                                                                                                                                                                 |
| Source register 2<br>(16 bits) | Source 2 Vector                                                                                                                                                                                                                                                                                                                                                                                                 |
| Latency (Clock<br>Cycles)      | 2                                                                                                                                                                                                                                                                                                                                                                                                               |
| Description                    | Calculates the scalar product of Source 1 and Source 2 and stores into destination. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \\ SI_y \\ SI_z \end{pmatrix} * \begin{pmatrix} S2_x \\ S2_y \\ S2_z \end{pmatrix} = \begin{pmatrix} SI_y * S2_x + SI_y * S2_y + SI_z * S2_z \\ SI_y * S2_x + SI_y * S2_y + SI_z * S2_z \\ SI_y * S2_x + SI_y * S2_y + SI_z * S2_z \end{pmatrix} $ |
| Example                        | <pre>//H1 = Q dor E2 DOT CREG_H1 CREG_Q CREG_E2</pre>                                                                                                                                                                                                                                                                                                                                                           |

### **MULP**

| Operation                   | MULP: Special Multiplication                                                                                                                                                                                                                                   |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                                                                      |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                                                                                                                |
| Source register 2 (16 bits) | n/a                                                                                                                                                                                                                                                            |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                                                              |
| Description                 | Calculates the multiplication of the x and y components of S1 and stores the result back into Dz, leaving the contents of Dx and Dy unchanged. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} DI_x \\ DI_y \\ SI_x * SI_y \end{pmatrix} $ |
| Example                     | <pre>//TextureWeight.z = R5.x * R5.y MULP CREG_TEXWEIGHT1 R5 VOID</pre>                                                                                                                                                                                        |

## MOD

| Operation                   | MOD: Modulus of the power of 2                                                                                                                 |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                      |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                |
| Source register 2 (16 bits) | Source 2 Vector <sup>9</sup>                                                                                                                   |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                              |
| Description                 | Calculates the multiplication of the x and y components of S1 and stores the result back into Dz, leaving the contents of Dx and Dy unchanged. |
| Example                     | <pre>//R2 = R2 modulo texture_size MOD R2 R2 CREG_TEXTURE_SIZE</pre>                                                                           |

### **FRAC**

<sup>9</sup> Argument to operation has to be power of 2

| Operation                      | FRAC: Fractional part                                                                                                                                         |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)       | Destination for the arithmetic operation.                                                                                                                     |
| Source register 1 (16 bits)    | Source 1 Vector                                                                                                                                               |
| Source register 2<br>(16 bits) | n/a                                                                                                                                                           |
| Latency (Clock<br>Cycles)      | 2                                                                                                                                                             |
| Description                    | Calculates the fractional part of S1. This is the last n bits of the Fixed point representation with scale n. Stores the result into the dstination register. |
| Example                        | <pre>//R4 = fractional part of R7 FRAC R4 R7 VOID</pre>                                                                                                       |

### **INTP**

| Operation                   | INTP: Integer part                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                                                                                                                                                 |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                                                                                                                                                                                           |
| Source register 2 (16 bits) | n/a                                                                                                                                                                                                                                                                                                                                       |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                                                                                                                                         |
| Description                 | Calculates the integer part of S1. This is the first 32-n bits of the Fixed point representation with scale n. Stores the result into the dstination register. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} integer \ part \ of \ SI_x \\ integer \ part \ of \ SI_y \\ integer \ part \ of \ SI_z \end{pmatrix} $ |
| Example                     | <pre>//R4 = integer part of R7 INTP R4 R7 VOID</pre>                                                                                                                                                                                                                                                                                      |

### **NEG**

| Operation                      | NEG: Sign Change                                                                                                                                                                           |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)       | Destination for the arithmetic operation.                                                                                                                                                  |
| Source register 1 (16 bits)    | Source 1 Vector                                                                                                                                                                            |
| Source register 2<br>(16 bits) | n/a                                                                                                                                                                                        |
| Latency (Clock<br>Cycles)      | 2                                                                                                                                                                                          |
| Description                    | Calculates 2's complent of S1. Stores the result into the dstination register. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} -SI_x \\ -SI_y \\ -SI_z \end{pmatrix} $ |
| Example                        | //R5 = -R5 INTP R5 R5 VOID                                                                                                                                                                 |

#### **XCHANGEX**

| Operation                   | XCHANGEX: Exchange X components                                                                                                                                        |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination (16 bits)       | Destination for the arithmetic operation.                                                                                                                              |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                        |
| Source register 2 (16 bits) | n/a                                                                                                                                                                    |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                      |
| Description                 | Exchange X components of S1 for S2 and store into Destination $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} S2_x \\ SI_y \\ SI_z \end{pmatrix} $ |
| Example                     | //R1 = (R3.x,R2.y,R2,z) XCHANGEX R1 R2 R3                                                                                                                              |

#### **XCHANGEY**

| Operation                   | XCHANGEY: Exchange y components                                                                                                                                        |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                              |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                        |
| Source register 2 (16 bits) | n/a                                                                                                                                                                    |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                      |
| Description                 | Exchange y components of S1 for S2 and store into Destination $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \\ S2_y \\ SI_z \end{pmatrix} $ |
| Example                     | //R1 = (R2.x,R3.y,R2,z) XCHANGEY R1 R2 R3                                                                                                                              |

#### **XCHANGEZ**

| Operation                   | XCHANGEZ: Exchange Z components                                                                                                                                        |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                              |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                        |
| Source register 2 (16 bits) | n/a                                                                                                                                                                    |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                      |
| Description                 | Exchange Z components of S1 for S2 and store into Destination $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \\ SI_y \\ S2_z \end{pmatrix} $ |
| Example                     | //R1 = (R2.x,R2.y,R3,z) XCHANGEX R1 R2 R3                                                                                                                              |

### **IMUL**

| Operation                   | IMUL: Integer multiplication                                                                                                                                                                                   |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                      |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                                                                |
| Source register 2 (16 bits) | Source 1 Vector                                                                                                                                                                                                |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                              |
| Description                 | Multiplies S1 and S2 using integer arithmetic instead of fixed point arithmetic. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x * S2_x \\ SI_y * S2_y \\ S2_z * S2_z \end{pmatrix} $ |
| Example                     | //R1 = R2 * R3 IMUL R1 R2 R3                                                                                                                                                                                   |

### **UNSCALE**

| Operation                   | UNSCALE: Converts a fixed point into an integer                                                                                                                                                                         |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                               |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                                                                         |
| Source register 2 (16 bits) | n/a                                                                                                                                                                                                                     |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                       |
| Description                 | Shifts right a Fixed point number converting it into a integer. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \gg n \\ SI_y \gg n \\ S2_z \gg n \end{pmatrix} SI_x, SI_y, SI_z \in Q_{32n} $ |
| Example                     | //R1 = Integer( R1 ) UNSCALE R1 R1 VOID                                                                                                                                                                                 |

#### **RESCALE**

| Operation                   | RESCALE: Converts an integer into a fixed point number                                                                                                                                                                  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)    | Destination for the arithmetic operation.                                                                                                                                                                               |
| Source register 1 (16 bits) | Source 1 Vector                                                                                                                                                                                                         |
| Source register 2 (16 bits) | n/a                                                                                                                                                                                                                     |
| Latency (Clock<br>Cycles)   | 2                                                                                                                                                                                                                       |
| Description                 | Shifts left an integerr converting it into a Fixed point number. $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} = \begin{pmatrix} SI_x \ll n \\ SI_y \ll n \\ S2_z \ll n \end{pmatrix} SI_x, SI_y, SI_z \in I_{32} $ |
| Example                     | //R1 = R2 * R3 RESCALE R1 R1 VOID                                                                                                                                                                                       |

Type I I Instructions.

#### **RETURN**

| Operation                 | RETURN: Returns from subroutine                                                |
|---------------------------|--------------------------------------------------------------------------------|
| Destination<br>(16 bits)  | n/a                                                                            |
| Immediate                 | Immediate value: RT_TRUE or RT_FALSE                                           |
| Latency (Clock<br>Cycles) | 2                                                                              |
| Description               | Returns from subroutine. Can return of the following values: RT_TRUE RT_FALSE; |
| Example                   | //Return here RETRURN RT_TRUE //or here RETRURN RT_FALSE                       |

### JMP

| Operation                 | JMP: Jump                              |
|---------------------------|----------------------------------------|
| Destination<br>(16 bits)  | Jump destination address               |
| Immediate                 | VOID                                   |
| Latency (Clock<br>Cycles) | 2                                      |
| Description               | Jumps to address                       |
| Example                   | //Just jump<br>JMP LABEL_FOO VOID VOID |

### **SETX**

| Operation                 | SETX: Set register's X value                 |
|---------------------------|----------------------------------------------|
| Destination<br>(16 bits)  | Destiantion register                         |
| Immediate                 | Value to store                               |
| Latency (Clock<br>Cycles) | 2                                            |
| Description               | Store immediate value in Destination X part. |
| Example                   | //R1.x = 0xCAFE<br>SETX R1 0xCAFE            |

#### **SETY**

| Operation                 | SETY: Set register's Y value                 |
|---------------------------|----------------------------------------------|
| Destination<br>(16 bits)  | Destiantion register                         |
| Immediate                 | Value to store                               |
| Latency (Clock<br>Cycles) | 2                                            |
| Description               | Store immediate value in Destination Y part. |
| Example                   | //R1.y = 0xCAFE SETY R1 0xCAFE               |

#### **SETZ**

| Operation                 | SETZ: Set register's Z value                 |
|---------------------------|----------------------------------------------|
| Destination<br>(16 bits)  | Destiantion register                         |
| Immediate                 | Value to store                               |
| Latency (Clock<br>Cycles) | 2                                            |
| Description               | Store immediate value in Destination Z part. |
| Example                   | //R1.z = 0xCAFE<br>SETZ R1 0xCAFE            |

### **SWIZZLE3D**

| Operation                 | SWIZZLE3D: Re-arrange the X,Y and Z components of destiantion in many different possible combinations.                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destination<br>(16 bits)  | Destiantion register                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Immediate                 | Swizzle operation. Can be one of: SWIZZLE_XXX SWIZZLE_YYY SWIZZLE_ZZZ SWIZZLE_XXY SWIZZLE_XXY SWIZZLE_XZZ SWIZZLE_XZZ SWIZZLE_YXX SWIZZLE_YXX SWIZZLE_YYX SWIZZLE_YYZ SWIZZLE_YZZ SWIZZLE_YZZ SWIZZLE_YZZ SWIZZLE_YZZ SWIZZLE_YZZ SWIZZLE_ZXX SWIZZLE_ZXX SWIZZLE_ZXX SWIZZLE_ZXX SWIZZLE_ZXY SWIZZLE_ZXY SWIZZLE_XXX SWIZZLE_XYX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXX SWIZZLE_XXZ SWIZZLE_ZXZ SWIZZLE_ZXZ SWIZZLE_XXZ |
| Latency (Clock<br>Cycles) | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description               | Swizzle is one of the most handy operations. It lets re-arrage the components of the vector. For example SWIZZLE_XXX will have the following result: $ \begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} becomes \begin{pmatrix} D_x \\ D_x \\ D_x \end{pmatrix} $ On the other hand, SWIZZLE_ZZX will have the following result:                                                                                                                                                               |
|                           | $\begin{pmatrix} D_x \\ D_y \\ D_z \end{pmatrix} becomes \begin{pmatrix} D_z \\ D_z \\ D_x \end{pmatrix}$                                                                                                                                                                                                                                                                                                                                                                                     |
|                           | SWIZZLE_YZZ does this:                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                           | $\begin{pmatrix}D_x\\D_y\\D_z\end{pmatrix}becomes\begin{pmatrix}D_y\\D_z\\D_z\end{pmatrix}$ you get the idea                                                                                                                                                                                                                                                                                                                                                                                  |
| Example                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                           | //R6.x = R6.x<br>//R6.y = R6.x<br>//R6.z = R6.x                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### SWIZZLE3D R6 SWIZZLE\_XXX