# TG Shader Infrastructure

Abstract

TBD

#### 1 General notes on token format

A token is a 32-bit machine word that is split into bitfields. A bitfield that has a name and a range of bits it occupies in the token specified is called a token field. A set of token fields that compromise a token is called a token layout. In this document, token layouts are defined in tables similar to Table 1.

| Bits  | Name   | Description                                                 |
|-------|--------|-------------------------------------------------------------|
| 0:7   | Field1 | 8-bit field occupying 8 least significant bits of the token |
| 8:15  | Field2 | Another 8-bit field                                         |
| 16    | A      | 1-bit field                                                 |
| 17:31 | Field3 | Another field consisting of 15 bits                         |

Table 1. Example token layout

Little-endian byte ordering is assumed. Thus the token layout presented in Table 1 has the bit layout as in Figure 1.

| 31 | 30     | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22             | 21 | 20 | 19 | 18 | 17 | 16 |
|----|--------|----|----|----|----|----|----|-----|----------------|----|----|----|----|----|----|
|    | Field3 |    |    |    |    |    | A  |     |                |    |    |    |    |    |    |
|    |        |    |    |    |    |    |    |     |                |    |    |    |    |    |    |
| 15 | 14     | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6              | 5  | 4  | 3  | 2  | 1  | 0  |
|    | Field2 |    |    |    |    |    |    | Fie | $\mathrm{ld}1$ |    |    |    |    |    |    |

Figure 1. Example bit layout

To aid in future expansion of the language, there is a desire to have a general rule that applies to the bitfield layout in a token.

If a given token layout includes the Type field, it means that the 4 least significant bits designate this token by a unique numeric value. This value need not necessarily be unique globally.

If a token layout includes the Extended field, it means that the most significant bit indicates that another token is following this token. It is a general rule that the extended tokens immediately follow a given token and they take precedence over other possible extra tokens.

A token that has at least Type and Extended fields defined in its token layout is called a simple token.

| Bits | Name     | Description                           |
|------|----------|---------------------------------------|
| 0:3  | Type     | Simple token type                     |
| 4:30 | Data     | Arbitrary data                        |
| 31   | Extended | If TRUE, another simple token follows |

Table 2. Simple token layout

If a token layout includes the Size field, it tells how many tokens (including this one) should be skipped to get to the next token with a layout that also includes the Size field. The presence of the Size field requires the Type field to be also included in the token layout, as it occupies 8 least significant bits after the Type field. For the sake of completness, the Extended field must be present in the token layout.

A token that has at least Type, Size and Extended fields defined in its token layout is called a sized token.

| Bits  | Name     | Description                           |
|-------|----------|---------------------------------------|
| 0:3   | Type     | Sized token type                      |
|       |          | Distance to the next sized token      |
| 12:30 | Data     | Arbitrary data                        |
| 31    | Extended | If TRUE, another simple token follows |

Table 3. Sized token layout

## 1.1 Traversing the token stream

The token stream is a structured collection of tokens.

It is possible to traverse the whole token stream without the need to understand all the token types. If the Type field cannot be recognized, the token can be safely skipped.

If the Size field is present, the parser should skip next Size -1 tokens to advance to the next token. If not, the Extended bit should be used to decide whether there is another token to advance to.

# 2 Token stream format

The first token in the stream is the VERSION token, described below.

| Bits  | Name                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                              |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0:7   | Major Version of the token stream that is bumped every time to ture of the stream changes. If the number is higher than the resupported, the parser should refuse to load the token stream |                                                                                                                                                                                                                                                                                                          |  |
| 8:15  | MinorVersion                                                                                                                                                                               | Minor version of the token stream, called sometimes the revision<br>number. If the number is higher than the maximum supported for a<br>given major version, the parser still should be able to load the token<br>stream (possibly skipping some unrecognized tokens) but should refuse<br>to execute it |  |
| 16:31 | Padding                                                                                                                                                                                    | Must be 0                                                                                                                                                                                                                                                                                                |  |

Table 4. VERSION token layout

Declarations 3

Immediately after the VERSION token the HEADER token follows, described below.

|      |          | Description                                          |
|------|----------|------------------------------------------------------|
|      |          | Distance to the first token in the token stream body |
| 8:31 | BodySize | Number of tokens in the token stream body            |

Table 5. HEADER token layout

The token stream body is a sequence of sized tokens that contain instructions, declarations and the immediate buffer data. Those do not necessarily have to immediately follow the HEADER token. There is exactly HeaderSize -1 tokens between the end of the header and the beginning of the body.

If HeaderSize is greater than 1, after the HEADER token the PROCESSOR token follows.

| Bits | Name      | Description                    |
|------|-----------|--------------------------------|
| 0:3  | Processor | Target processor (see Table 7) |
| 4:31 | Padding   | Must be 0                      |

Table 6. PROCESSOR token layout

| Ordinal | Name               | Description     |
|---------|--------------------|-----------------|
| 0       | PROCESSOR_FRAGMENT | Fragment shader |
| 1       | PROCESSOR_VERTEX   | Vertex shader   |
| 2       | PROCESSOR_GEOMETRY | Geometry shader |

Table 7. PROCESSOR enums

#### 2.1 Current revision

```
VERSION

MajorVersion = 1

MinorVersion = 1

Padding = 0

HEADER

HeaderSize = 2

BodySize \geqslant 0

PROCESSOR

Processor see Table 7

Padding = 0
```

## 3 Declarations

The DECLARATION token declares program variables such as inputs, outputs or temporaries that are going to be utilized by the program. Variables are referenced by specyfing a particular file (see Table 9) and an index into this file. A single DECLARATION token can declare multiple variables belonging to the same file.

For input variable declaration targetting fragment processors, an optional token can follow that specifies the interpolation method used to interpolate given inputs.

| Bits  | Name        | Description                                        |
|-------|-------------|----------------------------------------------------|
| 0:3   | Type        |                                                    |
| 4:11  | Size        |                                                    |
| 12:15 | File        | Register file (see Table 9)                        |
| 16:19 | Declare     | Type of declaration (see Table 10)                 |
| 20    | Interpolate | If TRUE, the DECLARATION_INTERPOLATE token follows |
| 21:30 | Padding     | Must be 0.                                         |
| 31    | Extended    |                                                    |

Table 8. DECLARATION token layout

| Ordinal | Name           | Description                                   |
|---------|----------------|-----------------------------------------------|
| 0       | FILE_NULL      | Empty, write-only                             |
| 1       | FILE_CONSTANT  |                                               |
| 2       | FILE_INPUT     |                                               |
| 3       | FILE_OUTPUT    |                                               |
| 4       | FILE_TEMPORARY |                                               |
| 5       | FILE_SAMPLER   |                                               |
| 6       | FILE_ADDRESS   |                                               |
| 7       | FILE IMMEDIATE | Embedded constants, read-only (see Section 4) |

Table 9. FILE enums

| Ordinal | Name          | Description     |
|---------|---------------|-----------------|
| 0       | DECLARE_RANGE | See Section 3.1 |
| 1       | DECLARE MASK  | See Section 3.2 |

Table 10. DECLARE enums

If the Declare field is DECLARE\_RANGE, the DECLARATION\_RANGE token follows (see Section 3.1).

If the Declare field is DECLARE\_MASK, the DECLARATION\_MASK token follows (see Section 3.2).

If the Interpolate field is TRUE, the DECLARATION\_INTERPOLATION token follows (see Section 3.3).

# 3.1 Range declaration

#### DECLARATION

 $Type \hspace{1cm} = TOKEN\_TYPE\_DECLARATION$ 

Size = 2

File see Table 9

 $\begin{array}{ll} Declare & = DECLARE\_RANGE \end{array}$ 

 $\begin{array}{ll} \text{Interpolate} &= \text{FALSE} \\ \text{Padding} &= 0 \\ \text{Extended} &= \text{FALSE} \end{array}$ 

Declarations 5

|       |      | Description                                              |
|-------|------|----------------------------------------------------------|
|       |      | Index of the first register in the file that is accessed |
| 16:31 | Last | Index of the last register in the file that is accessed  |

 ${\bf Table~11.~DECLARATION\_RANGE~token~layout}$ 

There can be multiple range declaration tokens. If so, they should be merged with the previous range by creating an union of the ranges. The default range is as if the following token was parsed.

```
 \begin{array}{ll} {\bf DECLARATION\_RANGE} \\ {\bf First} &= 0 \\ {\bf Last} &= 0 \end{array}
```

#### 3.2 Mask declaration

#### DECLARATION

 $\begin{array}{lll} {\rm Type} & = {\rm TOKEN\_TYPE\_DECLARATION} \\ {\rm Size} & = 2 \\ {\rm File} & {\rm see\ Table\ 9} \\ {\rm Declare} & = {\rm DECLARE\_MASK} \\ {\rm Interpolate} & = {\rm FALSE} \\ {\rm Padding} & = 0 \\ {\rm Extended} & = {\rm FALSE} \\ \end{array}$ 

| Bits | Name | Description                                                                          |  |  |
|------|------|--------------------------------------------------------------------------------------|--|--|
| 0:31 | Mask | Marks individual registers in the file that are accessed by setting bit $N$ to 1 for |  |  |
|      |      | register $N$                                                                         |  |  |

Table 12. DECLARATION MASK token layout

Mask declaration is a convenient way to declare register ranges for the first 32 registers.

# 3.3 Interpolation method declaration

# DECLARATION

 $\begin{array}{lll} {\rm Type} & = {\rm TOKEN\_TYPE\_DECLARATION} \\ {\rm Size} & = 3 \\ {\rm File} & {\rm see\ Table\ 9} \\ {\rm Declare} & = {\rm DECLARE\_RANGE} \\ {\rm Interpolate} & = {\rm TRUE} \\ {\rm Padding} & = 0 \\ {\rm Extended} & = {\rm FALSE} \\ \end{array}$ 

| Bits | Name        | Description                         |
|------|-------------|-------------------------------------|
| 0:3  | Interpolate | Interpolation method (see Table 14) |
| 4:31 | Padding     | Must be 0                           |

 ${\bf Table~13.~DECLARATION\_INTERPOLATION~token~layout}$ 

| Ordinal | Name                    | Description         |
|---------|-------------------------|---------------------|
| 0       | INTERPOLATE_CONSTANT    | Constant            |
|         | _                       | Linear              |
| 2       | INTERPOLATE_PERSPECTIVE | Perspective-correct |

Table 14. INTERPOLATE enums

# 4 Immediates

| Bits  | Name     | Description                                                   |
|-------|----------|---------------------------------------------------------------|
| 0:3   | Type     |                                                               |
| 4:11  | Size     |                                                               |
| 12:15 | DataType | Type of data contained in the immediate buffer (see Table 16) |
| 16:30 | Padding  | Must be 0                                                     |
| 31    | Extended |                                                               |

Table 15. IMMEDIATE token layout

| Ī | Ordinal | Name        | Description                                   |
|---|---------|-------------|-----------------------------------------------|
| ĺ | 0       | IMM_FLOAT32 | 32- bit IEEE floating point (see Section 4.1) |

Table 16. IMM enums

# 4.1 Float data type

#### IMMEDIATE

 ${\bf Type} \hspace{1.5cm} = \hspace{.1cm} {\bf TOKEN\_TYPE\_IMMEDIATE}$ 

 ${\rm Size} \hspace{1.5cm} = \hspace{.1cm} 1 + N$ 

 $DataType \ = \ IMM\_FLOAT32$ 

 $\begin{array}{ll} {\rm Padding} & = 0 \\ {\rm Extended} & = {\rm FALSE} \end{array}$ 

# The N specifies the number of IMMEDIATE\_FLOAT32 tokens that follow.

|      | 1     | Description                      |
|------|-------|----------------------------------|
| 0:31 | Float | 32-bit IEEE floating point value |

 ${\bf Table~17.~IMMEDIATE\_FLOAT32~token~layout}$ 

# 5 Instructions

| Bits  | Name       | Description                     |
|-------|------------|---------------------------------|
| 0:3   | Type       |                                 |
| 4:11  | Size       |                                 |
| 12:19 | Opcode     | Operation code (see Table ?)    |
| 20:21 | Saturate   | Saturation mode (see Table 19)  |
| 22:23 | NumDstRegs | Number of destination registers |
| 24:27 | NumSrcRegs | Number of source registers      |
| 28:30 | Padding    | Must be 0                       |
| 31    | Extended   |                                 |

Table 18. INSTRUCTION token type

Instructions 7

| Ordinal | Name               | Description                      |
|---------|--------------------|----------------------------------|
| 0       | SAT_NONE           | Do not saturate                  |
| 1       | SAT_ZERO_ONE       | Clamp to $\langle 0, 1 \rangle$  |
| 2       | SAT_MINUS_PLUS_ONE | Clamp to $\langle -1, 1 \rangle$ |

Table 19. SAT enums

#### 5.1 NV instruction extension

| Bits  | Name           | Description                                             |
|-------|----------------|---------------------------------------------------------|
| 0:3   | Type           |                                                         |
| 4:7   | Precision      | Precision mode (see Table ?)                            |
| 8:11  | CondDstIndex   | Conditional destination register index                  |
| 12:15 | CondFlowIndex  | Conditional execution register index                    |
| 16:19 | CondMask       | Condition code mask (see Table ?)                       |
| 20:21 | CondSwizzleX   | Conditional execution register swizzle X (see Table 21) |
| 22:23 | CondSwizzleY   | Conditional execution register swizzle Y (see Table 21) |
| 24:25 | CondSwizzleZ   | Conditional execution register swizzle Z (see Table 21) |
| 26:27 | CondSwizzleW   | Conditional execution register swizzle W (see Table 21) |
| 28    | CondDstUpdate  | If TRUE, write the conditional destination register     |
| 29    | CondFlowEnable | If TRUE, read the conditional execution register        |
| 30    | Padding        | Must be 0                                               |
| 31    | Extended       |                                                         |

 ${\bf Table~20.~INSTRUCTION\_EXT\_NV~token~layout}$ 

| Ordinal | Name      | Description |
|---------|-----------|-------------|
| 0       | SWIZZLE_X | Component X |
| 1       | _         | Component Y |
| 2       | SWIZZLE_Z | Component Z |
| 3       | SWIZZLE_W | Component W |

Table 21. SWIZZLE enums

#### 5.1.1 Default values

Setting the token fields to the values given below effectively disables it.

 $INSTRUCTION\_EXT\_NV$ 

 $\label{eq:type} Type \hspace{1.5cm} = \hspace{1.5cm} INSTRUCTION\_EXT\_TYPE\_NV$ 

 $\begin{array}{ll} {\rm Precision} & = {\rm PRECISION\_DEFAULT} \end{array}$ 

 $\begin{array}{lll} CondDstIndex & = 0 \\ CondFlowIndex & = 0 \\ CondMask & = CC\_TR \\ CondSwizzleX & = SWIZZLE\_X \\ CondSwizzleY & = SWIZZLE\_Y \\ CondSwizzleZ & = SWIZZLE\_Z \\ CondSwizzleW & = SWIZZLE\_W \\ CondDstUpdate & = FALSE \\ \end{array}$ 

CondFlowEnable = FALSE Padding = 0 Extended = FALSE

#### 5.1.2 Enabling conditional register write

INSTRUCTION EXT NV

CondDstIndex = Register index

CondDstUpdate = TRUE

#### 5.1.3 Controling precision

```
INSTRUCTION_EXT_NV
Precision = Instruction precision
```

#### 5.1.4 Enabling conditional execution of instruction

```
INSTRUCTION_EXT_NV

CondFlowIndex = Register index

CondMask = Condition code mask

CondSwizzleX = Swizzle X

CondSwizzleY = Swizzle Y

CondSwizzleZ = Swizzle Z

CondSwizzleW = Swizzle W

CondFlowEnable = TRUE
```

#### 5.2 LABEL instruction extension

| Bits  | Name     | Description                                                                               |
|-------|----------|-------------------------------------------------------------------------------------------|
| 0:3   | Type     |                                                                                           |
| 4:27  | Label    | Symbolic name                                                                             |
| 28    | Target   | Specifies whether this is a target label (label declaration) or the one we should jump to |
| 29:30 | Padding  | Must be 0                                                                                 |
| 31    | Extended |                                                                                           |

 ${\bf Table~22.~INSTRUCTION\_EXT\_LABEL~token~layout}$ 

The label is just a symbolic name. When declaring a label (Target = TRUE), the name must be a unique number other than 0, which is reserved.

#### 5.2.1 Default values

Setting the token fields to values given below effectively disables it.

```
\begin{array}{rcl} \text{INSTRUCTION\_EXT\_LABEL} \\ \text{Type} &=& \text{INSTRUCTION\_EXT\_TYPE\_LABEL} \\ \text{Label} &=& 0 \\ \text{Target} &=& \text{TRUE} \\ \text{Padding} &=& 0 \\ \text{Extended} &=& \text{FALSE} \end{array}
```

## 5.2.2 Setting target label

```
\begin{array}{rl} {\rm INSTRUCTION\_EXT\_LABEL} \\ {\rm Label} &= {\rm Target\ label} \\ {\rm Target} &= {\rm TRUE} \end{array}
```

#### 5.2.3 Setting jump label

```
\begin{split} & \text{INSTRUCTION\_EXT\_LABEL} \\ & \text{Label} & = \text{Instruction label} \\ & \text{Target} & = \text{FALSE} \end{split}
```

Instructions 9

#### 5.3 TEXTURE instruction extension

| Bits  | Name     | Description                                                       |
|-------|----------|-------------------------------------------------------------------|
| 0:3   | Type     |                                                                   |
| 4:11  | Texture  | Texture target used by texture sample instructions (see Table 24) |
| 12:30 | Padding  | Must be 0                                                         |
| 31    | Extended |                                                                   |

 ${\bf Table~23.~INSTRUCTION\_EXT\_TEXTURE~token~layout}$ 

| Ordinal | Name               | Description |
|---------|--------------------|-------------|
| 0       | TEXTURE_UNKNOWN    |             |
| 1       | TEXTURE_1D         |             |
| 2       | TEXTURE_2D         |             |
| 3       | TEXTURE_3D         |             |
| 4       | TEXTURE_CUBE       |             |
| 5       | TEXTURE_RECT       |             |
| 6       | TEXTURE_SHADOW1D   |             |
| 7       | TEXTURE_SHADOW2D   |             |
| 8       | TEXTURE_SHADOWRECT |             |

Table 24. TEXTURE enums

#### 5.3.1 Default values

 $INSTRUCTION\_EXT\_TEXTURE$ 

= INSTRUCTION\_EXT\_TYPE\_TEXTURE

Texture = TEXTURE UNKNOWN

Padding = 0Extended = FALSE

# 5.3.2 Setting texture target

INSTRUCTION EXT TEXTURE

Texture = Texture target

#### 5.4 Default values

#### INSTRUCTION

 $\begin{array}{ll} \text{Type} & = \text{TOKEN\_TYPE\_INSTRUCTION} \end{array}$ 

Size variable
Opcode = OPCODE\_MOV
Saturate = SAT\_NONE

NumDstRegs = 1NumSrcRegs = 1 $\begin{array}{ll} \text{Padding} & = 0 \\ \text{Extended} & = \text{FALSE} \end{array}$ 

# 5.5 Instruction setup

This section ignores the SRC REGISTER and DST REGISTER tokens for clarity. It mainly focuses on the extension tokens to the INSTRUCTION token.

The following subsections show how to setup instruction tokens for example instructions.

#### 5.5.1 ADD dest, soruce0, source1

#### INSTRUCTION

 $Opcode = OPCODE\_ADD$ 

 $\begin{array}{ll} NumDstRegs &= 1 \\ NumSrcRegs &= 2 \end{array}$ 

# $5.5.2~\rm MOV\_SAT~dest,\,source$

#### INSTRUCTION

 $egin{array}{lll} {
m Opcode} & = {
m OPCODE\_MOV} \ {
m Saturate} & = {
m SAT} & {
m ZERO} & {
m ONE} \ \end{array}$ 

 $\begin{array}{ll} NumDstRegs &= 1 \\ NumSrcRegs &= 1 \end{array}$ 

## 5.5.3 MOVC dest, source

#### INSTRUCTION

Opcode = OPCODE MOV

 $\begin{aligned} & \text{NumDstRegs} &= 1 \\ & \text{NumSrcRegs} &= 1 \\ & \text{Extended} &= \text{TRUE} \\ & \text{INSTRUCTION\_EXT\_NV} \end{aligned}$ 

 $\begin{array}{ll} CondDstIndex &= 0 \\ CondDstUpdate &= TRUE \end{array}$ 

# 6 Instruction operands

#### 6.1 Dimension index

| Bits  | Name      | Description                              |
|-------|-----------|------------------------------------------|
| 0     | Indirect  | Enable indirect register (see Section ?) |
| 1     | Dimension | Enable dimension index                   |
| 2:14  | Padding   | Must be 0                                |
| 15:30 | Index     | Register index                           |
| 31    | Extended  |                                          |

Table 25. DIMENSION token layout

#### 6.1.1 Default values

#### DIMENSION

 $\begin{array}{ll} \text{Indirect} &= \text{FALSE} \\ \text{Dimension} &= \text{FALSE} \\ \text{Padding} &= 0 \\ \text{Index} &= 0 \\ \text{Extended} &= \text{FALSE} \end{array}$ 

Instruction operands 11

# 6.2 Source register

| Bits  | Name      | Description                           |
|-------|-----------|---------------------------------------|
| 0:3   | File      | Register file (see Table 9)           |
| 4:5   | SwizzleX  | Register swizzle X (see Table 21)     |
| 6:7   | SwizzleY  | Register swizzle Y (see Table 21)     |
| 8:9   | SwizzleZ  | Register swizzle Z (see Table 21)     |
| 10:11 | SwizzleW  | Register swizzle W (see Table 21)     |
| 12    | Negate    | Register negate                       |
| 13    | Indirect  | Indirect register enable              |
| 14    | Dimension | Enable dimension index (see Section?) |
| 15:30 | Index     | Register index                        |
| 31    | Extended  |                                       |

Table 26. SRC\_REGISTER token layout

# 6.2.1 SWZ source register extension

| Bits  | Name        | Description                                |
|-------|-------------|--------------------------------------------|
| 0:3   | Type        |                                            |
| 4:7   | ExtSwizzleX | Extended register swizzle X (see Table 28) |
| 8:11  | ExtSwizzleY | Extended register swizzle Y (see Table 28) |
| 12:15 | ExtSwizzleZ | Extended register swizzle Z (see Table 28) |
| 16:19 | ExtSwizzleW | Extended register swizzle W (see Table 28) |
| 20    | NegateX     | Negate register X                          |
| 21    | NegateY     | Negate register Y                          |
| 22    | NegateZ     | Negate register Z                          |
| 23    | NegateW     | Negate register W                          |
| 24:27 | ExtDivide   | Register divisor (see Table 28)            |
| 28:30 | Padding     | Must be 0                                  |
| 31    | Extended    |                                            |

 ${\bf Table~27.~SRC\_REGISTER\_EXT\_SWZ~token~layout}$ 

| Ordinal | Name            | Description |
|---------|-----------------|-------------|
| 0       | EXTSWIZZLE_X    | Component X |
| 1       | EXTSWIZZLE_Y    | Component Y |
| 2       | EXTSWIZZLE_Z    | Component Z |
| 3       | EXTSWIZZLE_W    | Component W |
| 4       | EXTSWIZZLE_ZERO | Literal 0.0 |
| 5       | EXTSWIZZLE ONE  | Literal 1.0 |

 ${\bf Table~28.~EXTSWIZZLE~enums}$ 

# 6.2.2 MOD source register extension

| Bits | Name       | Description                         |
|------|------------|-------------------------------------|
| 0:3  | Type       |                                     |
| 4    | Complement | If TRUE, subtract register from 1.0 |
| 5    | Bias       | If TRUE, subtract 0.5 from register |
| 6    | Scale2X    | If TRUE, multiply register by 2.0   |
| 7    | Absolute   | If TRUE, remove register sign       |
| 8    | Negate     | If TRUE, negate register            |
| 9:30 | Padding    | Must be 0                           |
| 31   | Extended   |                                     |

 ${\bf Table~29.~SRC\_REGISTER\_EXT\_MOD~token~layout}$ 

#### 6.2.3 Default values

```
SRC_REGISTER
            = {\rm FILE} \ {\rm NULL}
  File
  SwizzleX \quad = SWIZZLE\_X
  SwizzleY = SWIZZLE Y
  SwizzleZ = SWIZZLE Z
  SwizzleW = SWIZZLE W
  Negate
            = FALSE
  Indirect
            = FALSE
  Dimension = FALSE
  Index
            = 0
  Extended = FALSE
SRC REGISTER EXT SWZ
              = SRC REGISTER EXT TYPE SWZ
  ExtSwizzleX = EXTSWIZZLE_X
  ExtSwizzleY = EXTSWIZZLE_Y
  ExtSwizzleZ = EXTSWIZZLE Z
  ExtSwizzleW = EXTSWIZZLE W
  NegateX
              = FALSE
  NegateY
              = FALSE
              = FALSE
  NegateZ
  NegateW
              = FALSE
  ExtDivide
              = EXTSWIZZLE ONE
  Padding
              = 0
  Extended
              = FALSE
SRC REGISTER_EXT_MOD
             = SRC REGISTER EXT TYPE MOD
   Complement = FALSE
             = FALSE
  Bias
             = FALSE
  Scale2X
   Absolute
             = FALSE
  Negate
             = FALSE
  Padding
             = 0
  Extended
             = FALSE
```

# 6.3 Destination register

| Bits  | Name      | Description                                  |
|-------|-----------|----------------------------------------------|
| 0:3   | File      | Register file (see Table 9)                  |
| 4:7   | WriteMask | Register component update mask (see Table ?) |
| 8     | Indirect  | Indirect register enable (see Section ?)     |
| 9     | Dimension | Enable dimension index (see Section ?)       |
| 10:25 | Index     | Register index                               |
| 26:30 | Padding   | Must be 0                                    |
| 31    | Extended  |                                              |

 ${\bf Table~30.~DST\_REGISTER~token~layout}$ 

There must be at most one extended token of each type. If there is more than one extended token of the same type, it is undefined which of them is effectively executed.

Instruction operands 13

#### 6.3.1 CONDCODE destination register extension

| Bits  | Name         | Description                                   |
|-------|--------------|-----------------------------------------------|
| 0:3   | Type         |                                               |
| 4:7   | CondMask     | Condition code mask (see Table ?)             |
| 8:9   | CondSwizzleX | Conditional register swizzle X (see Table 21) |
| 10:11 | CondSwizzleY | Conditional register swizzle Y (see Table 21) |
| 12:13 | CondSwizzleZ | Conditional register swizzle Z (see Table 21) |
| 14:15 | CondSwizzleW | Conditional register swizzle W (see Table 21) |
| 16:19 | CondSrcIndex | Conditional register index                    |
| 20:30 | Padding      | Must be 0                                     |
| 31    | Extended     |                                               |

 ${\bf Table~31.~DST\_REGISTER\_EXT\_CONCODE~token~layout}$ 

# 6.3.2 MODULATE destination register extension

| Bits | Name     | Description                                      |
|------|----------|--------------------------------------------------|
| 0:3  | Type     |                                                  |
| 4:7  | Modulate | Destination register modulate mode (see Table ?) |
| 8:30 | Padding  | Must be 0                                        |
| 31   | Extended |                                                  |

 ${\bf Table~32.~DST\_REGISTER\_EXT\_MODULATE~token~layout}$ 

#### 6.3.3 Default values

```
DST_REGISTER
File = FILE_NULL
WriteMask = WRITEMASI
```

 $\begin{array}{ll} \text{WriteMask} &= \text{WRITEMASK}\_\text{XYZW} \\ \text{Indirect} &= \text{FALSE} \end{array}$ 

 $\begin{array}{ll} \text{Dimension} & = \text{FALSE} \\ \text{Dimension} & = \text{FALSE} \\ \text{Index} & = 0 \\ \text{Padding} & = 0 \\ \text{Extended} & = \text{FALSE} \end{array}$ 

# DST\_REGISTER\_EXT\_CONCODE

 $\label{eq:type} {\sf Type} \qquad \qquad = {\sf DST\_REGISTER\_EXT\_TYPE\_CONCODE}$ 

 $\begin{array}{lll} \mbox{Type} & = \mbox{DST\_REGIST} \\ \mbox{CondMask} & = \mbox{CC\_TR} \\ \mbox{CondSwizzleX} & = \mbox{SWIZZLE\_X} \\ \mbox{CondSwizzleY} & = \mbox{SWIZZLE\_Y} \\ \mbox{CondSwizzleZ} & = \mbox{SWIZZLE\_Z} \\ \mbox{CondSwizzleW} & = \mbox{SWIZZLE\_W} \end{array}$ 

 $\begin{array}{ll} {\rm CondSrcIndex} & = 0 \\ {\rm Padding} & = 0 \\ {\rm Extended} & = {\rm FALSE} \end{array}$ 

# ${\tt DST\_REGISTER\_EXT\_MODULATE}$

 $Type = DST\_REGISTER\_EXT\_TYPE\_MODULATE$ 

 $Modulate = MODULATE \ 1X$ 

Padding = 0Extended = FALSE

#### 6.4 Source register setup

This section ignores the INSTRUCTION and DST\_REGISTER tokens for clarity.

#### 6.4.1 MOV dest, -INPUT[7].xyyz

```
\begin{array}{lll} SRC\_REGISTER \\ File &= FILE\_INPUT \\ SwizzleX &= SWIZZLE\_X \\ SwizzleY &= SWIZZLE\_Y \\ SwizzleZ &= SWIZZLE\_Y \\ SwizzleW &= SWIZZLE\_Z \\ Negate &= TRUE \\ Index &= 7 \end{array}
```

# 6.4.2 SWZ dest, TEMPORARY[12], 0, -1, x, -w

This sequence of tokens will likely be emitted for languages defined by the following extensions. Note that the language is not limited to the SWZ opcode — it can be issued for any instruction, but the underlying hardware might not necessarily support that.

```
GL_ARB_vertex_program
   GL ARB fragment program
   GL NV fragment program option
   GL NV fragment program2
   \operatorname{GL} \operatorname{NV} \operatorname{vertex\_program2\_option}
   GL_NV_vertex_program3
   GL_NV_gpu_program4
SRC REGISTER
   File
            = FILE TEMPORARY
   Index
   Extended = TRUE
SRC REGISTER EXT_SWZ
   {\tt ExtSwizzleX} \ = {\tt EXTSWIZZLE} \ {\tt ZERO}
   ExtSwizzleY = EXTSWIZZLE ONE
   ExtSwizzleZ = EXTSWIZZLE X
   ExtSwizzleW = EXTSWIZZLE W
   NegateX
                = FALSE
   NegateY
                = TRUE
   NegateZ
                = FALSE
   NegateW
                = TRUE
```

#### 6.4.3 MOV dest, -|TEMPORARY[11]|

```
\begin{array}{lll} SRC\_REGISTER \\ File &= FILE\_TEMPORARY \\ Index &= 11 \\ Extended &= TRUE \\ SRC\_REGISTER\_EXT\_MOD \\ Absolute &= TRUE \\ Negate &= TRUE \end{array}
```

Note that there are 2 independent Negate fields in two different tokens. The one contained in the SRC\_REGISTER is applied before taking the absolute value of the source register, while the one in SRC\_REGISTER\_EXT\_MOD is applied after the absolute operation. Also, it is legal to have both Negate fields set to TRUE. Depending on the Absolute field's value, they will effectively cancel each other or the first one will be ignored.

Instruction operands 15

## 6.4.4 MOV dest, CONSTANT[A1.y+17]

This sequence of tokens will likely be emitted for languages defined by the following extensions. Note that the language is not limited to the ADDRESS file — it can be issued for any register file, but the underlying hardware might not necessarily support all of them. In general, older hardware supports ADDRESS file, and modern one — TEMPORARY.

```
{\rm GL\_NV\_vertex\_program}
  GL NV vertex program1 1
  GL NV vertex program2
  GL ARB vertex program
  GL NV vertex program2 option
  GL NV vertex program3
SRC REGISTER
  File
          = FILE CONSTANT
  Indirect = TRUE
  Index
          = 17
SRC REGISTER
  File
          = FILE ADDRESS
  SwizzleX = SWIZZLE Y
           = 1
  Index
```

# 6.4.5 SWZ dest, CONSTANT\_ARRAY[A0.x+2][TEMPORARY[5].w + 9], x, x, x, 1

This example exercises hypothetical 2-D indexing mode of the source operand that can be encoded within the language. Note that FILE\_CONSTANT\_ARRAY is not currently defined.

The other purpose of this example is to illustrate the order of tokens for complex operands. As a rule of thumb, first goes the extended, then indirect and then dimension token.

```
SRC REGISTER
  File
           = FILE CONSTANT ARRAY
           = TRUE
  Indirect
  Dimension = TRUE
  Index
           = 2
  Extended = TRUE
SRC REGISTER EXT_SWZ
             = SRC REGISTER EXT TYPE SWZ
  ExtSwizzleX = EXTSWIZZLE X
  ExtSwizzleY = EXTSWIZZLE X
  ExtSwizzleZ = EXTSWIZZLE X
  ExtSwizzleW = EXTSWIZZLE\_ONE
SRC REGISTER
          = FILE ADDRESS
  File
  SwizzleX = SWIZZLE X
  Index
         = 0
DIMENSION
  Indirect = TRUE
  Index
SRC REGISTER
  File
          = FILE TEMPORARY
  SwizzleX = SWIZZLE W
  Index
```

Note that higher-dimension addressing can easily be implemented by chaining DIMENSION tokens by setting the Dimension flag to TRUE both in SRC\_REGISTER and in DIMENSION tokens.

#### 6.4.6 MOV dest, TEMPORARY[TEMPORARY[TEMPORARY[6].y+26].z]

This example exercises hypothetical nested indirect indexing mode of the source operand that can be encoded within the language.

```
SRC REGISTER
          = FILE TEMPORARY
  File
  Indirect = TRUE
  Index
          = 0
SRC REGISTER
  File
          = FILE TEMPORARY
  SwizzleX = SWIZZLE Z
  {\rm Indirect} \quad = {\rm TRUE}
           = 26
  Index
SRC REGISTER
           = FILE TEMPORARY
  File
  SwizzleX \ = SWIZZLE \ Y
  Index
         = 6
```

#### 6.5 Destination register setup

This section ignores INSTRUCTION and SRC\_REGISTER tokens for clarity. Addressing modes that are applicable for both source and destination registers are covered in the source register setup section (see Section 6.4). This section gives examples of usages specific to destination registers only.

# 6.5.1 MOV TEMPORARY[3].yw, source

```
\begin{array}{lll} {\rm DST\_REGISTER} \\ {\rm File} & = {\rm FILE\_TEMPORARY} \\ {\rm WriteMask} & = {\rm WRITEMASK\ YW} \end{array}
```

### 6.5.2 MOV TEMPORARY[0] (EQ1.xyww), source

```
\begin{array}{lll} DST\_REGISTER \\ File &= FILE\_TEMPORARY \\ Index &= 0 \\ Extended &= TRUE \\ CondMask &= CC\_EQ \\ CondSwizzleX &= SWIZZLE\_X \\ CondSwizzleY &= SWIZZLE\_Y \\ CondSwizzleZ &= SWIZZLE\_W \\ CondSwizzleW &= SWIZZLE\_W \\ CondSrcIndex &= 1 \\ \end{array}
```

#### 7 Instruction execution

#### 7.1 Arithmetic vector instructions

These operate component-wise. The computation is executed for every component.

Instruction execution 17

| ABS | DEST.c = abs(SRC0.c)                                         |
|-----|--------------------------------------------------------------|
| ADD | DEST.c = SRC0.c + SRC1.c                                     |
| FLR | DEST.c = floor(SRC0.c)                                       |
| FRC | DEST.c = frac(SRC0.c)                                        |
| LRP | $DEST.c = SRC0.c \cdot SRC1.c + (1.0 - SRC0.c) \cdot SRC2.c$ |
| MAD | $DEST.c = SRC0.c \cdot SRC1.c + SRC2.c$                      |
| MOV | DEST.c = SRC0.c                                              |
| MUL | $DEST.c = SRC0.c \cdot SRC1.c$                               |
| SUB | DEST.c = SRC0.c - SRC1.c                                     |
|     |                                                              |

#### 7.1.1 Instruction emulation

The ABS instruction can be emulated using the MOV instruction.

```
ABS MOV DEST, |SRC0|
```

The ABS, ADD, MOV, MUL and SUB instructions can be emulated using the MAD instruction.

The SUB instruction can be emulated using the ADD instruction.

SUB ADD DEST, SRC0, -SRC1

# 7.2 Comparison vector instructions

These operate component-wise. The computation is executed for every component.