

# **CMOS**

Complementary metal—oxide—semiconductor (CMOS, pronounced "sea-moss", /siːmɑːs/, /-Ds/) is a type of metal—oxide—semiconductor field-effect transistor (MOSFET) fabrication process that uses complementary and symmetrical pairs of p-type and n-type MOSFETs for logic functions. [1] CMOS technology is used for constructing integrated circuit (IC) chips, including microprocessors, microcontrollers, memory chips (including CMOS BIOS), and other digital logic circuits. CMOS technology is also used for analog circuits such as image sensors (CMOS sensors), data converters, RF circuits (RF CMOS), and highly integrated transceivers for many types of communication.

In 1948, Bardeen and Brattain patented an insulated-gate transistor (IGFET) with an inversion layer. Bardeen's concept forms the basis of CMOS technology today. The CMOS process was presented by <u>Fairchild Semiconductor's Frank Wanlass</u> and <u>Chih-Tang Sah</u> at the <u>International Solid-State Circuits Conference</u> in 1963. Wanlass later filed <u>US patent 3,356,858</u> for CMOS circuitry and it was granted in 1967. RCA commercialized the technology



CMOS inverter (a NOT logic gate)

with the trademark "COS-MOS" in the late 1960s, forcing other manufacturers to find another name, leading to "CMOS" becoming the standard name for the technology by the early 1970s. CMOS overtook NMOS logic as the dominant MOSFET fabrication process for very large-scale integration (VLSI) chips in the 1980s, also replacing earlier transistor—transistor logic (TTL) technology. CMOS has since remained the standard fabrication process for MOSFET semiconductor devices in VLSI chips. As of 2011, 99% of IC chips, including most digital, analog and mixed-signal ICs, were fabricated using CMOS technology. [2]

Two important characteristics of CMOS devices are high <u>noise immunity</u> and low static <u>power consumption</u>. Since one <u>transistor</u> of the MOSFET pair is always off, the series combination draws significant power only momentarily during switching between on and off states. Consequently, CMOS devices do not produce as much <u>waste heat</u> as other forms of logic, like <u>NMOS logic</u> or <u>transistor</u> <u>transistor logic</u> (TTL), which normally have some standing current even when not changing state. These characteristics allow CMOS to integrate a high density of logic functions on a chip. It was primarily for this reason that CMOS became the most widely used technology to be implemented in VLSI chips.

The phrase "metal—oxide—semiconductor" is a reference to the physical structure of MOS <u>field-effect</u> <u>transistors</u>, having a <u>metal gate</u> electrode placed on top of an oxide insulator, which in turn is on top of a <u>semiconductor material</u>. <u>Aluminium</u> was once used but now the material is <u>polysilicon</u>. Other metal gates have made a comeback with the advent of <u>high- $\kappa$  dielectric</u> materials in the CMOS process, as announced by IBM and Intel for the 45 nanometer node and smaller sizes. [4]

## History

The principle of complementary symmetry was first introduced by George Sziklai in 1953 who then discussed several complementary bipolar circuits. Paul Weimer, also at RCA, invented in 1962 thinfilm transistor (TFT) complementary circuits, a invented close relative of CMOS. He complementary flip-flop and inverter circuits, but did no work in a more complex complementary logic. He was the first person able to put p-channel and n-channel TFTs in a circuit on the same substrate. Three years earlier, John T. Wallmark and



1957, Diagram of one of the SiO2 transistor devices made by Frosch and Derrick $^{[5]}$ 

Sanford M. Marcus published a variety of complex logic functions implemented as integrated circuits using <u>JFETs</u>, including complementary memory circuits. Frank Wanlass was familiar with work done by Weimer at RCA. [6][7][8][9][10][11]

In 1955, <u>Carl Frosch</u> and Lincoln Derick accidentally grew a layer of silicon dioxide over the silicon wafer, for which they observed surface passivation effects. <u>[12]</u> By 1957 Frosch and Derrick, using masking and predeposition, were able to manufacture silicon dioxide transistors and showed that silicon dioxide insulated, protected silicon wafers and prevented dopants from diffusing into the wafer. <u>[12][13]</u> J.R. Ligenza and W.G. Spitzer studied the mechanism of thermally grown oxides and fabricated a high quality  $Si/SiO_2$  stack in 1960. <u>[14][15][16]</u>

Following this research, Mohamed Atalla and Dawon Kahng proposed a silicon MOS transistor in 1959<sup>[17]</sup> and successfully demonstrated a working MOS device with their Bell Labs team in 1960. <sup>[18][19]</sup> Their team included E. E. LaBate and E. I. Povilonis who fabricated the device; M. O. Thurston, L. A. D'Asaro, and J. R. Ligenza who developed the diffusion processes, and H. K. Gummel and R. Lindner who characterized the device. <sup>[20][21]</sup> There were originally two types of MOSFET logic, PMOS (p-type MOS) and NMOS (n-type MOS). <sup>[22]</sup> Both types were developed by Frosch and Derrick in 1957 at Bell Labs. <sup>[23]</sup>



Simulation of formation of inversion channel (electron density) and attainment of threshold voltage (IV) in a nanowire MOSFET. Threshold voltage for this device lies around 0.45 V.

In 1948, Bardeen and Brattain patented the progenitor of MOSFET, an insulated-gate FET (IGFET) with an inversion layer.

Bardeen's patent, and the concept of an inversion layer, forms the basis of CMOS technology today. [24] A new type of MOSFET logic combining both the PMOS and NMOS processes was developed, called complementary MOS (CMOS), by Chih-Tang Sah and Frank Wanlass at Fairchild. In February 1963,

they published the invention in a research paper. [25][26] In both the research paper and the patent filed by Wanlass, the fabrication of CMOS devices was outlined, on the basis of thermal oxidation of a silicon substrate to yield a layer of silicon dioxide located between the drain contact and the source contact. [27][26]

CMOS was commercialised by RCA in the late 1960s. RCA adopted CMOS for the design of integrated circuits (ICs), developing CMOS circuits for an Air Force computer in 1965 and then a 288-bit CMOS SRAM memory chip in 1968. RCA also used CMOS for its 4000-series integrated circuits in 1968, starting with a 20  $\mu$ m semiconductor manufacturing process before gradually scaling to a 10  $\mu$ m process over the next several years. [28]

CMOS technology was initially overlooked by the American <u>semiconductor industry</u> in favour of NMOS, which was more powerful at the time. However, CMOS was quickly adopted and further advanced by Japanese semiconductor manufacturers due to its low power consumption, leading to the rise of the Japanese semiconductor industry. <u>[29] Toshiba</u> developed C<sup>2</sup>MOS (Clocked CMOS), a circuit technology with lower power consumption and faster operating speed than ordinary CMOS, in 1969. Toshiba used its C<sup>2</sup>MOS technology to develop a <u>large-scale integration</u> (LSI) chip for <u>Sharp's Elsi Mini LED pocket calculator</u>, developed in 1971 and released in 1972. <u>[30] Suwa Seikosha</u> (now <u>Seiko Epson</u>) began developing a CMOS IC chip for a <u>Seiko quartz watch</u> in 1969, and began mass-production with the launch of the <u>Seiko Analog Quartz 38SQW watch</u> in 1971. <u>[31] The first mass-produced CMOS consumer electronic product was the <u>Hamilton Pulsar "Wrist Computer" digital watch</u>, released in 1970. <u>[32] Due to low power consumption</u>, CMOS logic has been widely used for <u>calculators and watches</u> since the 1970s. <u>[33]</u></u>

The <u>earliest microprocessors</u> in the early 1970s were PMOS processors, which initially dominated the early <u>microprocessor</u> industry. By the late 1970s, NMOS microprocessors had overtaken PMOS processors. [34] CMOS microprocessors were introduced in 1975, with the <u>Intersil 6100</u>, [34] and RCA CDP 1801. [35] However, CMOS processors did not become dominant until the 1980s. [34]

CMOS was initially slower than NMOS logic, thus NMOS was more widely used for computers in the 1970s. The Intel 5101 (1 kb SRAM) CMOS memory chip (1974) had an access time of 800 ns, whereas the fastest NMOS chip at the time, the Intel 2147 (4 kb SRAM) HMOS memory chip (1976), had an access time of 55/70 ns. In 1978, a Hitachi research team led by Toshiaki Masuhara introduced the twin-well Hi-CMOS process, with its HM6147 (4 kb SRAM) memory chip, manufactured with a  $3 \mu m$  process. The Hitachi HM6147 chip was able to match the performance (55/70 ns access) of the Intel 2147 HMOS chip, while the HM6147 also consumed significantly less power (15 mA) than the 2147 (110 mA). With comparable performance and much less power consumption, the twin-well CMOS process eventually overtook NMOS as the most common semiconductor manufacturing process for computers in the 1980s. [33]

In the 1980s, CMOS microprocessors overtook NMOS microprocessors.  $\frac{[34]}{NASA}$ 's  $\frac{Calileo}{NASA}$  spacecraft, sent to orbit  $\frac{NASA}{NASA}$  in 1989, used the  $\frac{NASA}{NASA}$  CMOS microprocessor due to low power consumption.  $\frac{[32]}{NASA}$ 

Intel introduced a <u>1.5 µm process</u> for CMOS <u>semiconductor device fabrication</u> in 1983. In the mid-1980s, <u>Bijan Davari</u> of <u>IBM</u> developed high-performance, low-voltage, <u>deep sub-micron</u> CMOS technology, which enabled the development of faster computers as well as <u>portable computers</u> and

battery-powered <u>handheld electronics</u>. [41] In 1988, Davari led an IBM team that demonstrated a high-performance 250 nanometer CMOS process. [42]

<u>Fujitsu</u> commercialized a 700 <u>nm</u> CMOS process in 1987, and then Hitachi, <u>Mitsubishi Electric</u>, <u>NEC</u> and Toshiba commercialized 500 <u>nm</u> CMOS in 1989. In 1993, <u>Sony</u> commercialized a 350 <u>nm</u> CMOS process, while Hitachi and NEC commercialized 250 <u>nm</u> CMOS. Hitachi introduced a 160 <u>nm</u> CMOS process in 1995, then Mitsubishi introduced 150 <u>nm</u> CMOS in 1996, and then <u>Samsung Electronics</u> introduced 140 <u>nm</u> in 1999.

In 2000, Gurtej Singh Sandhu and Trung T. Doan at Micron Technology invented atomic layer deposition High-κ dielectric films, leading to the development of a cost-effective 90 nm CMOS process. [41][44] Toshiba and Sony developed a 65 nm CMOS process in 2002, [45] and then TSMC initiated the development of 45 nm CMOS logic in 2004. [46] The development of pitch double patterning by Gurtej Singh Sandhu at Micron Technology led to the development of 30 nm class CMOS in the 2000s. [41]

CMOS is used in most modern LSI and  $\underline{\text{VLSI}}$  devices. [33] As of 2010,  $\underline{\text{CPUs}}$  with the best  $\underline{\text{performance}}$   $\underline{\text{per watt}}$  each year have been CMOS  $\underline{\text{static logic}}$  since 1976. As of 2019, planar CMOS technology is still the most common form of semiconductor device fabrication, but is gradually being replaced by non-planar  $\underline{\text{FinFET}}$  technology, which is capable of manufacturing  $\underline{\text{semiconductor nodes}}$  smaller than 20 nm. [47]

## **Technical details**

"CMOS" refers to both a particular style of digital circuitry design and the family of processes used to implement that circuitry on integrated circuits (chips). CMOS circuitry dissipates less power than logic families with resistive loads. Since this advantage has increased and grown more important, CMOS processes and variants have come to dominate, thus the vast majority of modern integrated circuit manufacturing is on CMOS processes. [48] CMOS logic consumes around one seventh the power of NMOS logic, [33] and about 10 million times less power than bipolar transistor-transistor logic (TTL). [49][50]

CMOS circuits use a combination of p-type and n-type <u>metal</u>—oxide—semiconductor field-effect transistor (MOSFETs) to implement <u>logic gates</u> and other digital circuits. Although CMOS logic can be implemented with discrete devices for demonstrations, commercial CMOS products are integrated circuits composed of up to billions of transistors of both types, on a rectangular piece of <u>silicon</u> of often between 10 and 400 mm<sup>2</sup>.

CMOS always uses all <u>enhancement-mode</u> MOSFETs (in other words, a zero gate-to-source voltage turns the transistor off). [51]

# Inversion

CMOS circuits are constructed in such a way that all <u>P-type metal-oxide-semiconductor</u> (PMOS) transistors must have either an input from the voltage source or from another PMOS transistor. Similarly, all <u>NMOS</u> transistors must have either an input from ground or from another NMOS transistor. The composition of a PMOS transistor creates low <u>resistance</u> between its source and drain contacts when a

low gate <u>voltage</u> is applied and high resistance when a high gate voltage is applied. On the other hand, the composition of an NMOS transistor creates high resistance between source and drain when a low gate voltage is applied and low resistance when a high gate voltage is applied. CMOS accomplishes current reduction by complementing every nMOSFET with a pMOSFET and connecting both gates and both drains together. A high voltage on the gates will cause the nMOSFET to conduct and the pMOSFET not to conduct, while a low voltage on the gates causes the reverse. This arrangement greatly reduces power consumption and heat generation. However, during the switching time, both pMOS and nMOS MOSFETs conduct briefly as the gate voltage transitions from one state to another. This induces a brief spike in power consumption and becomes a serious issue at high frequencies.

The adjacent image shows what happens when an input is connected to both a PMOS transistor (top of diagram) and an NMOS transistor (bottom of diagram). Vdd is some positive voltage connected to a power supply and Vss is ground. A is the input and Q is the output.

When the voltage of A is low (i.e. close to Vss), the NMOS transistor's channel is in a high resistance state, disconnecting Vss from Q. The PMOS transistor's channel is in a low resistance state, connecting Vdd to Q. Q, therefore, registers Vdd.

On the other hand, when the voltage of A is high (i.e. close to Vdd), the PMOS transistor is in a high resistance state, disconnecting Vdd from Q. The NMOS transistor is in a low resistance state, connecting Vss to Q. Now, Q registers Vss.



Static CMOS inverter.  $V_{dd}$  and  $V_{ss}$  stand for <u>drain and source</u>, respectively.

In short, the outputs of the PMOS and NMOS transistors are complementary such that when the input is low, the output is high, and when the input is high, the output is low. No matter what the input is, the output is never left floating (charge is never stored due to wire capacitance and lack of electrical drain/ground). Because of this behavior of input and output, the CMOS circuit's output is the inverse of the input.

The transistors' resistances are never exactly equal to zero or infinity, so Q will never exactly equal Vss or Vdd, but Q will always be closer to Vss than A was to Vdd (or vice versa if A were close to Vss). Without this amplification, there would be a very low limit to the number of logic gates that could be chained together in series, and CMOS logic with billions of transistors would be impossible.

## **Power supply pins**

The power supply pins for CMOS are called  $V_{DD}$  and  $V_{SS}$ , or  $V_{CC}$  and Ground(GND) depending on the manufacturer.  $V_{DD}$  and  $V_{SS}$  are carryovers from conventional MOS circuits and stand for the *drain* and *source* supplies. These do not apply directly to CMOS, since both supplies are really source supplies.  $V_{CC}$  and Ground are carryovers from  $\overline{TTL}$  logic and that nomenclature has been retained with the introduction of the 54C/74C line of CMOS.

## **Duality**

An important characteristic of a CMOS circuit is the duality that exists between its PMOS transistors and NMOS transistors. A CMOS circuit is created to allow a path always to exist from the output to either the power source or ground. To accomplish this, the set of all paths to the voltage source must be the <u>complement</u> of the set of all paths to ground. This can be easily accomplished by defining one in terms of the NOT of the other. Due to the logic based on <u>De Morgan's laws</u>, the PMOS transistors in parallel have corresponding NMOS transistors in series while the PMOS transistors in series have corresponding NMOS transistors in parallel.

### Logic

More complex logic functions such as those involving <u>AND</u> and <u>OR</u> gates require manipulating the paths between gates to represent the logic. When a path consists of two transistors in series, both transistors must have low resistance to the corresponding supply voltage, modelling an AND. When a path consists of two transistors in parallel, either one or both of the transistors must have low resistance to connect the supply voltage to the output, modelling an OR.

Shown on the right is a <u>circuit diagram</u> of a <u>NAND gate</u> in CMOS logic. If both of the A and B inputs are high, then both the NMOS transistors (bottom half of the diagram) will conduct, neither of the PMOS transistors (top half) will conduct, and a conductive path will be established between the output and  $V_{\rm ss}$  (ground), bringing the output low. If both of the A and B inputs are low, then neither of the NMOS transistors will conduct, while both of the PMOS transistors will conduct, establishing a conductive path between the output and  $V_{\rm dd}$  (voltage source), bringing the output high. If



NAND gate in CMOS logic

either of the A or B inputs is low, one of the NMOS transistors will not conduct, one of the PMOS transistors will, and a conductive path will be established between the output and  $V_{\rm dd}$  (voltage source), bringing the output high. As the only configuration of the two inputs that results in a low output is when both are high, this circuit implements a NAND (NOT AND) logic gate.

An advantage of CMOS over NMOS logic is that both low-to-high and high-to-low output transitions are fast since the (PMOS) pull-up transistors have low resistance when switched on, unlike the load resistors in NMOS logic. In addition, the output signal swings the full <u>voltage</u> between the low and high rails. This strong, more nearly symmetric response also makes CMOS more resistant to noise.

See Logical effort for a method of calculating delay in a CMOS circuit.

## **Example: NAND gate in physical layout**

This example shows a <u>NAND</u> logic device drawn as a physical representation as it would be manufactured. The physical layout perspective is a "bird's eye view" of a stack of layers. The circuit is constructed on a <u>P-type</u> substrate. The <u>polysilicon</u>, diffusion, and n-well are referred to as "base layers" and are actually inserted into trenches of the P-type substrate. (See steps 1 to 6 in the process diagram below right) The contacts penetrate an insulating layer between the base layers and the first layer of metal (metal1) making a connection.

The inputs to the <u>NAND</u> (illustrated in green color) are in polysilicon. The transistors (devices) are formed by the intersection of the polysilicon and diffusion; N diffusion for the N device & P diffusion for the P device (illustrated in salmon and yellow coloring respectively). The output ("out") is connected together in metal (illustrated in cyan coloring). Connections between metal and polysilicon or diffusion are made through contacts (illustrated as black squares). The <u>physical layout</u> example matches the NAND logic circuit given in the previous example.

The N device is manufactured on a P-type substrate while the P device is manufactured in an N-type well (n-well). A P-type substrate "tap" is connected to  $V_{SS}$  and an N-type n-well tap is connected to  $V_{DD}$  to prevent latchup.



The physical layout of a NAND circuit. The larger regions of N-type diffusion and P-type diffusion are part of the transistors. The two smaller regions on the left are taps to prevent latchup.



Cross section of two transistors in a CMOS gate, in an N-well CMOS process

# Power: switching and leakage

CMOS logic dissipates less power than NMOS logic circuits because CMOS dissipates power only when switching ("dynamic power"). On a typical  $\underline{ASIC}$  in a modern  $\underline{90}$  nanometer process, switching the output might take 120 picoseconds, and happens once every ten nanoseconds. NMOS logic dissipates power whenever the transistor is on, because there is a current path from  $V_{dd}$  to  $V_{ss}$  through the load resistor and the n-type network.

Static CMOS gates are very power efficient because they dissipate nearly zero power when idle. Earlier, the power consumption of CMOS devices was not the major concern while designing chips. Factors like speed and area dominated the design parameters. As the CMOS technology moved below sub-micron levels the power consumption per unit area of the chip has risen tremendously.

Broadly classifying, power dissipation in CMOS circuits occurs because of two components, static and dynamic:

### Static dissipation

Both NMOS and PMOS transistors have a gate—source threshold voltage ( $V_{th}$ ), below which the current (called *sub threshold* current) through the device will drop exponentially. Historically, CMOS circuits operated at supply voltages much larger than their threshold voltages ( $V_{dd}$  might have been 5 V, and  $V_{th}$  for both NMOS and PMOS might have been 700 mV). A special type of the transistor used in some CMOS circuits is the <u>native</u> transistor, with near zero threshold voltage.

 ${
m SiO_2}$  is a good insulator, but at very small thickness levels electrons can tunnel across the very thin insulation; the probability drops off exponentially with oxide thickness. Tunnelling current becomes very important for transistors below 130 nm technology with gate oxides of 20 Å or thinner.

Small reverse leakage currents are formed due to formation of reverse bias between diffusion regions and wells (for e.g., p-type diffusion vs. n-well), wells and substrate (for e.g., n-well vs. p-substrate). In modern process diode leakage is very small compared to sub threshold and tunnelling currents, so these may be neglected during power calculations.

If the ratios do not match, then there might be different currents of PMOS and NMOS; this may lead to imbalance and thus improper current causes the CMOS to heat up and dissipate power unnecessarily. Furthermore, recent studies have shown that leakage power reduces due to aging effects as a trade-off for devices to become slower. [53]

To speed up designs, manufacturers have switched to constructions that have lower voltage thresholds but because of this a modern NMOS transistor with a  $V_{th}$  of 200 mV has a significant subthreshold leakage current. Designs (e.g. desktop processors) which include vast numbers of circuits which are not actively switching still consume power because of this leakage current. Leakage power is a significant portion of the total power consumed by such designs. Multi-threshold CMOS (MTCMOS), now available from foundries, is one approach to managing leakage power. With MTCMOS, high  $V_{th}$  transistors are used when switching



Simplified process of fabrication of a CMOS inverter on p-type substrate in semiconductor microfabrication. In step 1, silicon dioxide layers are formed initially through thermal oxidation Note:

Gate, source and drain contacts are not normally in the same plane in real devices, and the diagram is not to scale.

speed is not critical, while low  $V_{th}$  transistors are used in speed sensitive paths. Further technology advances that use even thinner gate dielectrics have an additional <u>leakage</u> component because of current tunnelling through the extremely thin gate dielectric. Using <u>high- $\kappa$  dielectrics</u> instead of <u>silicon dioxide</u> that is the conventional gate dielectric allows similar device performance, but with a thicker gate insulator, thus avoiding this current. Leakage power reduction using new material and system designs is critical to sustaining scaling of CMOS. [54]

### **Dynamic dissipation**

#### Charging and discharging of load capacitances

CMOS circuits dissipate power by charging the various load capacitances (mostly gate and wire capacitance, but also drain and some source capacitances) whenever they are switched. In one complete cycle of CMOS logic, current flows from  $V_{DD}$  to the load capacitance to charge it and then flows from the charged load capacitance ( $C_L$ ) to ground during discharge. Therefore, in one complete charge/discharge cycle, a total of  $Q=C_LV_{DD}$  is thus transferred from  $V_{DD}$  to ground. Multiply by the switching frequency on the load capacitances to get the current used, and multiply by the average voltage again to get the characteristic switching power dissipated by a CMOS device:  $P=0.5CV^2f$ .

Since most gates do not operate/switch at every <u>clock cycle</u>, they are often accompanied by a factor  $\alpha$ , called the activity factor. Now, the dynamic power dissipation may be re-written as  $P = \alpha CV^2 f$ .

A clock in a system has an activity factor  $\alpha$ =1, since it rises and falls every cycle. Most data has an activity factor of  $0.1.\frac{[55]}{}$  If correct load capacitance is estimated on a node together with its activity factor, the dynamic power dissipation at that node can be calculated effectively.

#### **Short-circuit power**

Since there is a finite rise/fall time for both pMOS and nMOS, during transition, for example, from off to on, both the transistors will be on for a small period of time in which current will find a path directly from  $V_{DD}$  to ground, hence creating a <u>short-circuit current</u>, sometimes called a *crowbar* current. Short-circuit power dissipation increases with the rise and fall time of the transistors.

This form of power consumption became significant in the 1990s as wires on chip became narrower and the long wires became more resistive. CMOS gates at the end of those resistive wires see slow input transitions. Careful design which avoids weakly driven long skinny wires reduces this effect, but crowbar power can be a substantial part of dynamic CMOS power.

## **Input protection**

Parasitic transistors that are inherent in the CMOS structure may be turned on by input signals outside the normal operating range, e.g. <u>electrostatic discharges</u> or <u>line reflections</u>. The resulting <u>latch-up</u> may damage or destroy the CMOS device. Clamp diodes are included in CMOS circuits to deal with these signals. Manufacturers' data sheets specify the maximum permitted current that may flow through the diodes.

# **Analog CMOS**

Besides digital applications, CMOS technology is also used in <u>analog</u> applications. For example, there are CMOS <u>operational amplifier</u> ICs available in the market. <u>Transmission gates</u> may be used as analog <u>multiplexers</u> instead of signal <u>relays</u>. CMOS technology is also widely used for <u>RF</u> circuits all the way to microwave frequencies, in mixed-signal (analog+digital) applications.

### **RF CMOS**

RF CMOS refers to RF circuits (radio frequency circuits) which are based on mixed-signal CMOS integrated circuit technology. They are widely used in wireless telecommunication technology. RF CMOS was developed by Asad Abidi while working at UCLA in the late 1980s. This changed the way in which RF circuits were designed, leading to the replacement of discrete bipolar transistors with CMOS integrated circuits in radio transceivers. [56] It enabled sophisticated, low-cost and portable end-user terminals, and gave rise to small, low-cost, low-power and portable units for a wide range of wireless communication systems. This enabled "anytime, anywhere" communication and helped bring about the wireless revolution, leading to the rapid growth of the wireless industry. [57]

The baseband processors [58][59] and radio transceivers in all modern wireless networking devices and mobile phones are mass-produced using RF CMOS devices. [56] RF CMOS circuits are widely used to transmit and receive wireless signals, in a variety of applications, such as satellite technology (such as GPS), bluetooth, Wi-Fi, near-field communication (NFC), mobile networks (such as 3G and 4G), terrestrial broadcast, and automotive radar applications, among other uses. [60]

Examples of commercial RF CMOS chips include Intel's  $\underline{DECT}$  cordless phone, and  $\underline{802.11}$  (Wi-Fi) chips created by  $\underline{Atheros}$  and other companies. Commercial RF CMOS products are also used for  $\underline{Bluetooth}$  and  $\underline{Wireless\ LAN}$  (WLAN) networks. RF CMOS is also used in the radio transceivers for wireless standards such as  $\underline{GSM}$ , Wi-Fi, and Bluetooth, transceivers for mobile networks such as 3G, and remote units in wireless sensor networks (WSN).  $\underline{^{[63]}}$ 

RF CMOS technology is crucial to modern wireless communications, including wireless networks and mobile communication devices. One of the companies that commercialized RF CMOS technology was  $\underline{\text{Infineon}}$ . Its bulk CMOS  $\underline{\text{RF switches}}$  sell over 1 billion units annually, reaching a cumulative 5 billion units, as of 2018.  $\underline{^{[64]}}$ 

## Temperature range

Conventional CMOS devices work over a range of -55 °C to +125 °C.

There were theoretical indications as early as August 2008 that silicon CMOS will work down to -233 °C (40 K). Functioning temperatures near 40 K have since been achieved using overclocked AMD Phenom II processors with a combination of liquid nitrogen and liquid helium cooling. 66

Silicon carbide CMOS devices have been tested for a year at 500 °C. [67][68]

# **Single-electron MOS transistors**

Ultra small (L = 20 nm, W = 20 nm) MOSFETs achieve the single-electron limit when operated at cryogenic temperature over a range of -269 °C (4  $\underline{\text{K}}$ ) to about -258 °C (15  $\underline{\text{K}}$ ). The transistor displays Coulomb blockade due to progressive charging of electrons one by one. The number of electrons confined in the channel is driven by the gate voltage, starting from an occupation of zero electrons, and it can be set to one or many. [69]

### See also

- Gate equivalent Measure of circuit complexity
- HCMOS Specifications for the 74HC00 IC family
- LVCMOS
- sCMOS Camera technology

### References

- 1. "What is CMOS Memory?" (http://wickedsago.blogspot.com/2011/04/what-is-cmos-memory. html). Wicked Sago. Archived (https://web.archive.org/web/20140926064548/http://wickedsago.blogspot.com/2011/04/what-is-cmos-memory.html) from the original on 26 September 2014. Retrieved 3 March 2013.
- 2. Voinigescu, Sorin (2013). <u>High-Frequency Integrated Circuits</u> (https://books.google.com/books?id=71dHe1yb9jgC&pg=PA164). Cambridge University Press. p. 164. ISBN 9780521873024.
- Fairchild. Application Note 77. "CMOS, the Ideal Logic Family" (https://www.fairchildsemi.com/application-notes/AN/AN-77.pdf) Archived (https://web.archive.org/web/20150109070537/https://www.fairchildsemi.com/application-notes/AN/AN-77.pdf) 2015-01-09 at the Wayback Machine. 1983.
- 4. "Intel Architecture Leads the Microarchitecture Innovation Field" (http://www.intel.com/technology/45nm/index.htm). *Intel*. Archived (https://web.archive.org/web/20110629140302/http://www.intel.com/technology/45nm/index.htm) from the original on 29 June 2011. Retrieved 2 May 2018.
- 5. Frosch, C. J.; Derick, L (1957). "Surface Protection and Selective Masking during Diffusion in Silicon" (https://iopscience.iop.org/article/10.1149/1.2428650). *Journal of the Electrochemical Society.* **104** (9): 547. doi:10.1149/1.2428650 (https://doi.org/10.1149%2F1. 2428650).
- 6. George Clifford, Sziklai (1953). "Symmetrical Properties of Transistors and Their Applications". *Proceedings of the IRE*. **41** (6): 717–724. doi:10.1109/JRPROC.1953.274250 (https://doi.org/10.1109%2FJRPROC.1953.274250). S2CID 51639018 (https://api.semantic scholar.org/CorpusID:51639018).

- 7. Lojek, Bo (2007). *History of Semiconductor Engineering*. Springer. p. 162. <u>ISBN</u> <u>978-</u> 3540342588.
- 8. Ahrons, Richard (2012). "Industrial Research in Microcircuitry at RCA: The Early Years, 1953–1963". *IEEE Annals of the History of Computing*. **12** (1): 60–73. doi:10.1109/MAHC.2011.62 (https://doi.org/10.1109%2FMAHC.2011.62). S2CID 18912623 (https://api.semanticscholar.org/CorpusID:18912623).
- 9. "Oral History of Thomas (Tom) Stanley" (https://archive.computerhistory.org/resources/access/text/2015/06/102702047-05-01-acc.pdf) (PDF).
- 10. "IRE News and Radio Notes" (https://ieeexplore.ieee.org/document/4051740). *Proceedings of the IRE*. **42** (6): 1027–1043. 1954. doi:10.1109/JRPROC.1954.274784 (https://doi.org/10.1109%2FJRPROC.1954.274784).
- 11. Wallmark, J.T.; Marcus, S.M. (1959). "Integrated devices using Direct-Coupled Unipolar Transistor Logic". 1959 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. Vol. EC-8. pp. 58–59. doi:10.1109/ISSCC.1959.1157035 (https://doi.org/10.1109%2FISSCC.1959.1157035).
- 12. Huff, Howard; Riordan, Michael (2007-09-01). "Frosch and Derick: Fifty Years Later (Foreword)" (https://iopscience.iop.org/article/10.1149/2.F02073IF). *The Electrochemical Society Interface*. **16** (3): 29. doi:10.1149/2.F02073IF (https://doi.org/10.1149%2F2.F02073IF). ISSN 1064-8208 (https://search.worldcat.org/issn/1064-8208).
- 13. Frosch, C. J.; Derick, L (1957). "Surface Protection and Selective Masking during Diffusion in Silicon" (https://iopscience.iop.org/article/10.1149/1.2428650). *Journal of the Electrochemical Society.* **104** (9): 547. doi:10.1149/1.2428650 (https://doi.org/10.1149%2F1. 2428650).
- 14. Ligenza, J. R.; Spitzer, W. G. (1960-07-01). "The mechanisms for silicon oxidation in steam and oxygen" (https://linkinghub.elsevier.com/retrieve/pii/0022369760902195). *Journal of Physics and Chemistry of Solids*. **14**: 131–136. Bibcode:1960JPCS...14..131L (https://ui.ads.abs.harvard.edu/abs/1960JPCS...14..131L). doi:10.1016/0022-3697(60)90219-5 (https://doi.org/10.1016%2F0022-3697%2860%2990219-5). ISSN 0022-3697 (https://search.worldcat.org/issn/0022-3697).
- 15. Deal, Bruce E. (1998). "Highlights Of Silicon Thermal Oxidation Technology" (https://books.g oogle.com/books?id=cr8FPGkiRS0C&pg=PA183). Silicon materials science and technology. The Electrochemical Society. p. 183. ISBN 978-1566771931.
- 16. Lojek, Bo (2007). *History of Semiconductor Engineering*. Springer Science & Business Media. p. 322. ISBN 978-3540342588.
- 17. Bassett, Ross Knox (2007). <u>To the Digital Age: Research Labs, Start-up Companies, and the Rise of MOS Technology</u> (https://books.google.com/books?id=UUbB3d2UnaAC&pg=PA 22). Johns Hopkins University Press. pp. 22–23. ISBN 978-0-8018-8639-3.
- 18. <u>Atalla, M.; Kahng, D.</u> (1960). "Silicon-silicon dioxide field induced surface devices". *IRE-AIEE Solid State Device Research Conference*.
- 19. "1960 Metal Oxide Semiconductor (MOS) Transistor Demonstrated" (https://www.compute rhistory.org/siliconengine/metal-oxide-semiconductor-mos-transistor-demonstrated/). *The Silicon Engine*. Computer History Museum. Retrieved 2023-01-16.
- 20. KAHNG, D. (1961). "Silicon-Silicon Dioxide Surface Device" (https://doi.org/10.1142/978981 4503464\_0076). *Technical Memorandum of Bell Laboratories*: 583–596. doi:10.1142/9789814503464\_0076 (https://doi.org/10.1142%2F9789814503464\_0076). ISBN 978-981-02-0209-5.
- 21. Lojek, Bo (2007). *History of Semiconductor Engineering*. Berlin, Heidelberg: Springer-Verlag Berlin Heidelberg. p. 321. ISBN 978-3-540-34258-8.
- 22. "1960 Metal Oxide Semiconductor (MOS) Transistor Demonstrated" (https://www.computer history.org/siliconengine/metal-oxide-semiconductor-mos-transistor-demonstrated/). *The Silicon Engine*. Computer History Museum.

- 23. Frosch, C. J.; Derick, L (1957). "Surface Protection and Selective Masking during Diffusion in Silicon" (https://iopscience.iop.org/article/10.1149/1.2428650). *Journal of the Electrochemical Society.* **104** (9): 547. doi:10.1149/1.2428650 (https://doi.org/10.1149%2F1. 2428650).
- 24. Howard R. Duff (2001). "John Bardeen and transistor physics". *AIP Conference Proceedings*. Vol. 550. pp. 3–32. doi:10.1063/1.1354371 (https://doi.org/10.1063%2F1.1354371).
- 25. "1963: Complementary MOS Circuit Configuration is Invented" (https://www.computerhistory.org/siliconengine/complementary-mos-circuit-configuration-is-invented/). *Computer History Museum*. Retrieved 6 July 2019.
- 26. Sah, Chih-Tang; Wanlass, Frank (1963). *Nanowatt logic using field-effect metal-oxide semiconductor triodes*. 1963 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. Vol. VI. pp. 32–33. doi:10.1109/ISSCC.1963.1157450 (https://doi.org/10.1109%2FISSCC.1963.1157450).
- 27. "Low stand-by power complementary field effect circuitry" (http://www.freepatentsonline.com/3356858.pdf) (PDF).
- 28. Lojek, Bo (2007). *History of Semiconductor Engineering* (https://books.google.com/books?id =2cu1Oh COv8C&pg=PA330). Springer. p. 330. ISBN 9783540342588.
- 29. Gilder, George (1990). *Microcosm: The Quantum Revolution In Economics And Technology* (https://archive.org/details/microcosm00geor). Simon and Schuster. pp. 144 (https://archive.org/details/microcosm00geor/page/144)–5. ISBN 9780671705923.
- 30. "1972 to 1973: CMOS LSI circuits for calculators (Sharp and Toshiba)" (https://web.archive.org/web/20190706035338/http://www.shmj.or.jp/english/pdf/ic/exhibi707E.pdf) (PDF). Semiconductor History Museum of Japan. Archived from the original (http://www.shmj.or.jp/english/pdf/ic/exhibi707E.pdf) (PDF) on 2019-07-06. Retrieved 5 July 2019.
- 31. "Early 1970s: Evolution of CMOS LSI circuits for watches" (https://web.archive.org/web/201 90706144338/http://www.shmj.or.jp/english/pdf/ic/exhibi757E.pdf) (PDF). Semiconductor History Museum of Japan. Archived from the original (http://www.shmj.or.jp/english/pdf/ic/exhibi757E.pdf) (PDF) on 6 July 2019. Retrieved 6 July 2019.
- 32. "Tortoise of Transistors Wins the Race CHM Revolution" (https://www.computerhistory.org/revolution/digital-logic/12/279). *Computer History Museum*. Retrieved 22 July 2019.
- 33. "1978: Double-well fast CMOS SRAM (Hitachi)" (https://web.archive.org/web/201907052349 21/http://www.shmj.or.jp/english/pdf/ic/exhibi727E.pdf) (PDF). Semiconductor History Museum of Japan. Archived from the original (http://www.shmj.or.jp/english/pdf/ic/exhibi727 E.pdf) (PDF) on 5 July 2019. Retrieved 5 July 2019.
- 34. Kuhn, Kelin (2018). "CMOS and Beyond CMOS: Scaling Challenges" (https://books.google.com/books?id=sOJgDwAAQBAJ&pg=PA1). High Mobility Materials for CMOS Applications. Woodhead Publishing. p. 1. ISBN 9780081020623.
- 35. "CDP 1800 μP Commercially available" (https://web.archive.org/web/20190923120937/htt p://bitsavers.org/pdf/microcomputerAssociates/Microcomputer\_Digest\_v02n04\_Oct75.pdf) (PDF). *Microcomputer Digest*. **2** (4): 1–3. October 1975. Archived from the original (http://www.bitsavers.org/pdf/microcomputerAssociates/Microcomputer\_Digest\_v02n04\_Oct75.pdf) (PDF) on 2019-09-23. Retrieved 2019-07-22.
- 36. "Silicon Gate MOS 2102A" (https://drive.google.com/file/d/0B9rh9tVI0J5mMmZIYWRIMDQt NDYzYS00OWJkLTq4YzYtZDYzMzc5Y2ZIYmVk/view). Intel. Retrieved 27 June 2019.
- 37. "A chronological list of Intel products. The products are sorted by date" (https://web.archive.org/web/20070809053720/http://download.intel.com/museum/research/arc\_collect/timeline/ TimelineDateSort7\_05.pdf) (PDF). *Intel museum*. Intel Corporation. July 2005. Archived from the original (http://download.intel.com/museum/research/arc\_collect/timeline/TimelineDateSort7\_05.pdf) (PDF) on August 9, 2007. Retrieved July 31, 2007.

- 38. Masuhara, Toshiaki; Minato, Osamu; Sasaki, Toshio; Sakai, Yoshio; Kubo, Masaharu; Yasui, Tokumasa (February 1978). *A high-speed, low-power Hi-CMOS 4K static RAM*. 1978 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. Vol. XXI. pp. 110–111. doi:10.1109/ISSCC.1978.1155749 (https://doi.org/10.1109%2FISSCC.1978.1155749). S2CID 30753823 (https://api.semanticscholar.org/CorpusID:30753823).
- 39. Masuhara, Toshiaki; Minato, Osamu; Sakai, Yoshi; Sasaki, Toshio; Kubo, Masaharu; Yasui, Tokumasa (September 1978). "Short Channel Hi-CMOS Device and Circuits" (https://ieeexplore.ieee.org/document/5469023). ESSCIRC 78: 4th European Solid State Circuits Conference Digest of Technical Papers: 131–2.
- 40. Gealow, Jeffrey Carl (10 August 1990). "Impact of Processing Technology on DRAM Sense Amplifier Design" (https://core.ac.uk/download/pdf/4426308.pdf) (PDF). Massachusetts Institute of Technology. pp. 149–166. hdl:1721.1/61805/23264695-MIT (https://hdl.handle.ne t/1721.1%2F61805%2F23264695-MIT). Retrieved 25 June 2019 via CORE.
- 41. "IEEE Andrew S. Grove Award Recipients" (https://web.archive.org/web/20180909112404/https://www.ieee.org/about/awards/bios/grove-recipients.html). IEEE Andrew S. Grove Award. Institute of Electrical and Electronics Engineers. Archived from the original (https://www.ieee.org/about/awards/bios/grove-recipients.html) on September 9, 2018. Retrieved 4 July 2019.
- 42. Davari, Bijan; et al. (1988). "A high performance 0.25 mu m CMOS technology". *Technical Digest, International Electron Devices Meeting 1988*. pp. 56–59.

  doi:10.1109/IEDM.1988.32749 (https://doi.org/10.1109%2FIEDM.1988.32749). ISSN 0163-1918 (https://search.worldcat.org/issn/0163-1918). S2CID 114078857 (https://api.semanticscholar.org/CorpusID:114078857). IEEE Cat. No. 88CH2528-8.
- 43. "Memory" (http://maltiel-consulting.com/Semiconductor\_technology\_memory.html). STOL (Semiconductor Technology Online). Retrieved 25 June 2019.
- 44. Sandhu, Gurtej; Doan, Trung T. (22 August 2001). <u>"Atomic layer doping apparatus and method"</u> (https://patents.google.com/patent/WO2002038841A3). *Google Patents*. Retrieved 5 July 2019.
- 45. "Toshiba and Sony Make Major Advances in Semiconductor Process Technologies" (https://www.toshiba.co.jp/about/press/2002\_12/pr0301.htm). *Toshiba*. 3 December 2002. Retrieved 26 June 2019.
- 46. "A Banner Year: TSMC Annual Report 2004" (https://www.tsmc.com/download/ir/annualReports/2004/2004e.pdf) (PDF). TSMC. Retrieved 5 July 2019.
- 47. "Global FinFET Technology Market 2024 Growth Analysis by Manufacturers, Regions, Type and Application, Forecast Analysis" (https://web.archive.org/web/20190706032036/https://fin ancialplanning24.com/global-finfet-technology-market-2024-growth-analysis-by-manufacture rs-regions-type-and-application-forecast-analysis/). Financial Planning. July 3, 2019. Archived from the original (https://financialplanning24.com/global-finfet-technology-market-2024-growth-analysis-by-manufacturers-regions-type-and-application-forecast-analysis/) on 6 July 2019. Retrieved 6 July 2019.
- 48. Baker, R. Jacob (2008). *CMOS: circuit design, layout, and simulation* (Second ed.). Wiley-IEEE. p. xxix. ISBN 978-0-470-22941-5.
- 49. Higgins, Richard J. (1983). *Electronics with digital and analog integrated circuits* (https://archive.org/details/electronicswithd0000higg). Prentice-Hall. p. 101 (https://archive.org/details/electronicswithd0000higg/page/101). ISBN 9780132507042. "The dominant difference is power: CMOS gates can consume about 100,000 times less power than their TTL equivalents!"

- 50. Stephens, Carlene; Dennis, Maggie (2000). "Engineering Time: Inventing the Electronic Wristwatch" (https://web.archive.org/web/20171201035923/http://ieee-uffc.org/wp-content/uploads/2016/11/step.pdf#page=11) (PDF). *The British Journal for the History of Science*. **33** (4). Cambridge University Press: 477–497 (485). doi:10.1017/S0007087400004167 (https://doi.org/10.1017%2FS0007087400004167). ISSN 0007-0874 (https://search.worldcat.org/issn/0007-0874). Archived from the original (http://ieee-uffc.org/wp-content/uploads/2016/11/step.pdf#page=11) (PDF) on 2017-12-01. Retrieved 2019-11-10.
- 51. "What is CMOS?" (https://www.ionos.com/digitalguide/server/know-how/what-is-cmos/). *IONOS Digitalguide*. 8 December 2021. Retrieved 2022-01-21.
- 52. "CMOS, the Ideal Logic Family" (https://web.archive.org/web/20111209004748/http://www.fairchildsemi.com/an/AN/AN-77.pdf) (PDF). Fairchild Semiconductor. January 1983. Archived from the original (http://www.fairchildsemi.com/an/AN/AN-77.pdf) (PDF) on 2011-12-09. Retrieved 2011-11-25.
- 53. Martínez, A.L.H.; Khursheed, S.; Rossi, D. (2020). "Leveraging CMOS Aging for Efficient Microelectronics Design". 2020 IEEE 26th International Symposium on On-Line Testing and Robust System Design (IOLTS). pp. 1–4. doi:10.1109/IOLTS50870.2020.9159742 (https://doi.org/10.1109%2FIOLTS50870.2020.9159742). ISBN 978-1-7281-8187-5. S2CID 225582202 (https://api.semanticscholar.org/CorpusID:225582202).
- 54. A good overview of leakage and reduction methods are explained in the book <u>Leakage in Nanometer CMOS Technologies</u> (https://www.springer.com/engineering/circuits+%26+syste ms/book/978-0-387-25737-2) <u>Archived (https://web.archive.org/web/20111202012235/http://www.springer.com/engineering/circuits+%26+systems/book/978-0-387-25737-2)</u> 2011-12-02 at the Wayback Machine ISBN 0-387-25737-3.
- 55. Moiseev, Konstantin; Kolodny, Avinoam; Wimer, Shmuel (September 2008). "Timing-aware power-optimal ordering of signals". *ACM Trans. Des. Autom. Electron. Syst.* **13** (4). Article 65. CiteSeerX 10.1.1.222.9211 (https://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.2 22.9211). doi:10.1145/1391962.1391973 (https://doi.org/10.1145%2F1391962.1391973). S2CID 18895687 (https://api.semanticscholar.org/CorpusID:18895687).
- 56. O'Neill, A. (2008). "Asad Abidi Recognized for Work in RF-CMOS". *IEEE Solid-State Circuits Society Newsletter*. **13** (1): 57–58. doi:10.1109/N-SSC.2008.4785694 (https://doi.org/10.1109%2FN-SSC.2008.4785694). ISSN 1098-4232 (https://search.worldcat.org/issn/1098-4232).
- 57. Daneshrad, Babal; Eltawil, Ahmed M. (2002). "Integrated Circuit Technologies for Wireless Communications". *Wireless Multimedia Network Technologies*. The International Series in Engineering and Computer Science. **524**. Springer US: 227–244. <a href="doi:10.1007/0-306-47330-5">doi:10.1007/0-306-47330-5</a> 13). ISBN 0-7923-8633-7.
- 58. Chen, Wai-Kai (2018). *The VLSI Handbook* (https://books.google.com/books?id=rMsqBgAA QBAJ&pg=SA60-PA2). CRC Press. pp. 60–2. ISBN 9781420005967.
- 59. Morgado, Alonso; Río, Rocío del; Rosa, José M. de la (2011). <u>Nanometer CMOS Sigma-Delta Modulators for Software Defined Radio</u> (https://books.google.com/books?id=Alv6nWVCkDIC&pg=PA1). Springer. p. 1. ISBN 9781461400370.
- 60. Veendrick, Harry J. M. (2017). *Nanometer CMOS ICs: From Basics to ASICs* (https://books.google.com/books?id=Lv\_EDgAAQBAJ&pg=PA243). Springer. p. 243. ISBN 9783319475974.
- 61. Nathawad, L.; Zargari, M.; Samavati, H.; Mehta, S.; Kheirkhaki, A.; Chen, P.; Gong, K.; Vakili-Amini, B.; Hwang, J.; Chen, M.; Terrovitis, M.; Kaczynski, B.; Limotyrakis, S.; Mack, M.; Gan, H.; Lee, M.; Abdollahi-Alibeik, B.; Baytekin, B.; Onodera, K.; Mendis, S.; Chang, A.; Jen, S.; Su, D.; Wooley, B. "20.2: A Dual-band CMOS MIMO Radio SoC for IEEE 802.11n Wireless LAN" (https://web.archive.org/web/20161023053607/http://www.ewh.ieee.org/r6/scv/ssc/May2008\_WLAN.pdf) (PDF). IEEE Entity Web Hosting. IEEE. Archived from the original (http://www.ewh.ieee.org/r6/scv/ssc/May2008\_WLAN.pdf) (PDF) on 23 October 2016. Retrieved 22 October 2016.

- 62. Olstein, Katherine (Spring 2008). "Abidi Receives IEEE Pederson Award at ISSCC 2008". SSCC: IEEE Solid-State Circuits Society News. 13 (2): 12. doi:10.1109/N-SSC.2008.4785734 (https://doi.org/10.1109%2FN-SSC.2008.4785734). S2CID 30558989 (https://api.semanticscholar.org/CorpusID:30558989).
- 63. Oliveira, Joao; Goes, João (2012). <u>Parametric Analog Signal Amplification Applied to Nanoscale CMOS Technologies</u> (https://books.google.com/books?id=Ahl\_OuKxsToC&pg=PR7). Springer. p. 7. ISBN 9781461416708.
- 64. "Infineon Hits Bulk-CMOS RF Switch Milestone" (https://www.eetasia.com/news/article/1811 2004-infineon-hits-bulk-cmos-rf-switch-milestone). *EE Times*. 20 November 2018. Retrieved 26 October 2019.
- 65. Edwards C., "Temperature control", *Engineering & Technology* 26 July 8 August 2008, <u>IET</u>.
- 66. Moorhead, Patrick (January 15, 2009). "Breaking Records with Dragons and Helium in the Las Vegas Desert" (https://web.archive.org/web/20100915140806/http://blogs.amd.com/home/2009/01/15/breaking-records-with-dragons-and-helium-in-the-las-vegas-desert/). blogs.amd.com/patmoorhead. Archived from the original (http://blogs.amd.com/home/2009/01/15/breaking-records-with-dragons-and-helium-in-the-las-vegas-desert/) on September 15, 2010. Retrieved 2009-09-18.
- 67. Clark, D.T.; Ramsay, E.P.; Murphy, A.E.; Smith, D.A.; Thompson, Robin.F.; Young, R.A.R.; Cormack, J.D.; Zhu, C.; Finney, S.; Fletcher, J. (2011). "High Temperature Silicon Carbide CMOS Integrated Circuits". *Materials Science Forum*. 679–680: 726–729. doi:10.4028/www.scientific.net/msf.679-680.726 (https://doi.org/10.4028%2Fwww.scientific.net%2Fmsf.679-680.726). S2CID 110071501 (https://api.semanticscholar.org/CorpusID:110 071501).
- 68. Mantooth, Alan; Zetterling, Carl-Mikael; Rusu, Ana (28 April 2021). "The Radio We Could Send to Hell: Silicon carbide radio circuits can take the volcanic heat of Venus" (https://spectrum.ieee.org/the-radio-we-could-send-to-hell). *IEEE Spectrum*.
- 69. Prati, E.; De Michielis, M.; Belli, M.; Cocco, S.; Fanciulli, M.; Kotekar-Patil, D.; Ruoff, M.; Kern, D. P.; Wharam, D. A.; Verduijn, J.; Tettamanzi, G. C.; Rogge, S.; Roche, B.; Wacquez, R.; Jehl, X.; Vinet, M.; Sanquer, M. (2012). "Few electron limit of n-type metal oxide semiconductor single electron transistors". *Nanotechnology.* 23 (21): 215204. arXiv:1203.4811 (https://arxiv.org/abs/1203.4811). Bibcode:2012Nanot..23u5204P (https://ui.adsabs.harvard.edu/abs/2012Nanot..23u5204P). doi:10.1088/0957-4484/23/21/215204 (https://doi.org/10.1088%2F0957-4484%2F23%2F21%2F215204). PMID 22552118 (https://pubmed.ncbi.nlm.nih.gov/22552118). S2CID 206063658 (https://api.semanticscholar.org/CorpusID:206063658).

## **Further reading**

- Bader, S.J.; Lee, H.; Chaudhuri, R.; Huang, S.; Hickman, A.; Molnar, A.; Xing, H.G.; Jena, D.; W. Then, H.; Chowdhury, N.; Palacios, T. (October 2020). "Prospects for Wide Bandgap and Ultrawide Bandgap CMOS Devices" (https://djena.engineering.cornell.edu/papers/2020/ted20\_sam\_uwbg\_review.pdf) (PDF). IEEE Transactions on Electron Devices. 67 (10): 4010–20. Bibcode:2020ITED...67.4010B (https://ui.adsabs.harvard.edu/abs/2020ITED...67.4010B). doi:10.1109/TED.2020.3010471 (https://doi.org/10.1109%2FTED.2020.3010471). S2CID 221913316 (https://api.semanticscholar.org/CorpusID:221913316).
- Baker, R. Jacob (2010). *CMOS: Circuit Design, Layout, and Simulation* (http://CMOSedu.com) (3rd ed.). Wiley-IEEE. ISBN 978-0-470-88132-3.
- Mead, Carver A.; Conway, Lynn (1980). Introduction to VLSI systems (https://archive.org/det ails/introductiontovl00mead). Addison-Wesley. ISBN 0-201-04358-0.
- Veendrick, H.J.M. (2017). Nanometer CMOS ICs: From Basics to ASICs. Springer. doi:10.1007/978-3-319-47597-4 (https://doi.org/10.1007%2F978-3-319-47597-4). ISBN 978-

#### 3-319-47595-0.

■ Weste, Neil H. E.; Harris, David M. (2010). *CMOS VLSI Design: A Circuits and Systems Perspective* (http://CMOSVLSI.com/) (4th ed.). Pearson/Addison-Wesley. ISBN 978-0-321-54774-3.

## **External links**

 CMOS gate description and interactive illustrations (https://web.archive.org/web/201107190 14039/http://tams-www.informatik.uni-hamburg.de/applets/cmos/)

Retrieved from "https://en.wikipedia.org/w/index.php?title=CMOS&oldid=1250506132"