## Chapter 7

数字系统设计(同步)

# 目录

同步数字系统结构 总线结构 简单处理器 3 乘法器 设计思想

# 数字系统的概念

数字系统按照功能分为数据处理电路和控制电路。

CLOCK -

数据部件

- 组合型功能
- 寄存器
- 特定时序功能模块
- 存储器操作
- 控制部件
  - 状态机



存储、传

输、组合

处理"

启动、停止数据单 元的动作、决定下 一步做什么

# 同步系统的时序

• 同步系统的关键特点:所有电路单元使用同一个时钟信号



#### • 时序特点:

- 时钟沿之后,控制单元的状态和数据单元的寄存器输入有效
- 经过一个组合逻辑延迟, FSM的Moore输出有效, 给数据单元用于控制
- 时钟周期后期,数据单元输出有效,送给控制单元
- 时钟周期末, 状态机的次态逻辑结果有效; 数据单元运算结果被载入到数据单元寄存器

# 同步系统的时序

- · 状态机的输出信号可以是Moore型、Mealy型、寄存器后 Mealy型
- Moore型: 上图中时序
- Mealy型:依据数据单元当前状态和命令条件等输入来 选择,灵活,但数据通路延迟变长;一定不能有反馈
- 寄存器后Mealy型:比Moore型输出的延迟更小,提高整个系统的工作频率(缩短时钟周期)

# 目录

同步数字系统结构 总线结构 简单处理器 3 乘法器 设计思想

# 基于三态缓冲器的总线



Figure 7.2. A digital system with *k* registers.

## 三态缓冲器



Figure 7.1. Tri-state driver.

# 基于三态缓冲器的总线



Figure 7.3. Details for connecting registers to a bus.

# 基于多路选择器的总线



Figure 7.4. Using multiplexers to implement a bus.

# 三态总线的Verilog描述



```
`define OFF 1 'b 0
wire Out_en;
wire [7:0] outbuf, datain;
inout [7:0] bus;
assign bus = (Out_en == `ON) ? outbuf : 8 'hzz;
assign datain = bus;
```

# 三态总线的Verilog描述

```
\begin{array}{ll} \textbf{module} \ \ \textbf{regn} \ (R, L, Clock, Q); \\ \textbf{parameter} \ n = 8; \\ \textbf{input} \ [n-1:0] \ R; \\ \textbf{input} \ L, Clock; \\ \textbf{output} \ \textbf{reg} \ [n-1:0] \ Q; \\ \textbf{always} \ @(\textbf{posedge} \ Clock) \\ \textbf{if} \ (L) \\ Q <= R; \\ \end{array} \qquad \begin{array}{ll} \textbf{module} \ trin \ (Y, E, F); \\ \textbf{parameter} \ n = 8; \\ \textbf{input} \ [n-1:0] \ Y; \\ \textbf{input} \ E; \\ \textbf{output} \ \textbf{wire} \ [n-1:0] \ F; \\ \textbf{assign} \ F = E \ ? \ Y : n'bz; \\ \textbf{endmodule} \end{array}
```

endmodule

```
module swap (Resetn, Clock, w, Data, Extern, RinExt1, RinExt2, RinExt3, BusWires, Done);
  parameter n = 8;
  input Resetn, Clock, w, Extern, RinExt1, RinExt2, RinExt3;
  input [n-1:0] Data;
  output tri [n-1:0] BusWires;
  output Done;
  wire [n-1:0] R1, R2, R3;
  wire R1in, R1out, R2in, R2out, R3in, R3out;
  reg [2:1] y, Y;
  parameter [2:1] A = 2'b00, B = 2'b01, C = 2'b10, D = 2'b11;
  // Define the next state combinational circuit for FSM
  always @(w, y)
     case (y)
        A: if(w) Y = B:
            else
                   Y = A;
                   Y = C:
        B:
        C:
                   Y = D;
                   Y = A;
        D:
     endcase
  // Define the sequential block for FSM
                                                           控制电路
  always @(negedge Resetn, posedge Clock)
     if (Resetn == 0) y \le A;
     else y < = Y;
  // Define outputs of FSM
  assign R2out = (y == B);
  assign R3in = (y == B);
  assign R1out = (y == C);
  assign R2in = (y == C);
  assign R3out = (y == D);
  assign R1in = (y == D);
  assign Done = (y == D);
```



regn reg\_3 (BusWires, RinExt3 | R3in, Clock, R3); 数据通路

endmodule

// Instantiate registers

// Instantiate tri-state drivers

trin tri\_ext (Data, Extern, BusWires); trin tri\_1 (R1, R1out, BusWires); trin tri\_2 (R2, R2out, BusWires); trin tri\_3 (R3, R3out, BusWires);

regn reg\_1 (BusWires, RinExt1 | R1in, Clock, R1);

regn reg\_2 (BusWires, RinExt2 | R2in, Clock, R2);

```
module swapmux (Resetn, Clock, w, Data, RinExt1, RinExt2, RinExt3, BusWires, Done);
parameter n = 8;
input Resetn, Clock, w, RinExt1, RinExt2, RinExt3;
input [n-1:0] Data;
output reg [n-1:0] BusWires;
output Done;
wire [n-1:0] R1, R2, R3;
wire R1in, R2in, R3in;
reg [2:1] y, Y;
parameter [2:1] A = 2'b00, B = 2'b01, C = 2'b10, D = 2'b11;
// Define the next state combinational circuit for FSM
```

```
always @(w, y)
  case (y)
     A: if (w) Y = B;
                Y = A;
         else
     B:
                Y = C;
     C:
                Y = D:
                Y = A;
     D:
  endcase
// Define the sequential block for FSM
always @(negedge Resetn, posedge Clock)
  if (Resetn == 0) y \le A;
  else y <= Y;
// Define control signals
assign R3in = (y == B);
assign R2in = (y == C);
assign R1in = (y == D);
assign Done = (y == D);
```

```
Bus

R1

R1

R2

Multiplexers

控制电路
```

```
// Instantiate registers
regn reg_1 (BusWires, RinExt1 | R1in, Clock, R1);
regn reg_2 (BusWires, RinExt2 | R2in, Clock, R2);
regn reg_3 (BusWires, RinExt3 | R3in, Clock, R3);

// Define the multiplexers
always @(y, Data, R1, R2, R3)
if (y == A) BusWires = Data;
else if (y == B) BusWires = R2;
else if (y == C) BusWires = R1;
else BusWires = R3;
endmodule
```

数据通路

# 目录

同步数字系统结构 总线结构 简单处理器 3 乘法器 设计思想

### 指令的执行过程



# 处理器指令集

|     | Operation                               | Function Performed          |
|-----|-----------------------------------------|-----------------------------|
| 单周期 | Load Rx, Data                           | $Rx \leftarrow Data$        |
|     | Load <i>Rx, Data</i> Move <i>Rx, Ry</i> | $Rx \leftarrow [Ry]$        |
| 多周期 | Add Rx, Ry                              | $Rx \leftarrow [Rx] + [Ry]$ |
|     | Sub Rx, Ry                              | $Rx \leftarrow [Rx]-[Ry]$   |

Table 7.1. Operations performed in the processor.

# 控制逻辑

T1

T2

生成与时钟精确配合的开关时序是计算逻辑的核心。

Extern, 
$$R_{in}$$
= $X$ , Done

#### (Move): $I_1$

$$R_{in}=X, R_{out}=Y,$$
 $Done$ 

$$(Add):I_2$$

$$R_{out}=Y, G_{in},$$
  $G_{out}, R_{in}=X,$   $AddSub=0$  Done

$$G_{out}$$
,  $R_{in}=X$ ,

Done

$$(Sub):I_3$$

$$R_{out}=X$$
,  $A_{in}$ 

 $R_{out}=X$ ,  $A_{in}$ 

$$R_{out} = Y, G_{in},$$
  
 $AddSub = I$ 

$$Extern = I_0 T_1$$

$$AddSub = I_3$$

$$A_{in} = (I_2 + I_3) T_1$$

Done = 
$$(I_0 + I_1)$$
  $T_1 + (I_2 + I_3)$   $T_3$ 

$$G_{in} = (I_2 + I_3) T_2$$

$$R0_{in} = (I_0 + I_1)T_1X_0 + (I_2 + I_3)T_3X_0$$

$$G_{out} = (I_2 + I_3) \quad T_3$$

$$R0_{out} = I_1 T_1 Y_0 + (I_2 + I_3)(T_1 X_0 + T_2 Y_0)$$

# 处理器模块框图



## 操作控制 (周期控制)





$$Clear = \overline{w}T_0 + Done$$

$$FR_{in} = \overline{w}T_0$$

# 操作控制器 (周期控制)

```
module upcount (Clear, Clock, Q);
input Clear, Clock;
output reg [1:0] Q;

always @(posedge Clock)

if (Clear)
Q <= 0;
else
Q <= Q + 1;
Clock
Clock
Clear
```

endmodule

Figure 7.12. A two-bit up-counter with synchronous reset.

```
Data
module proc (Data, Reset, w, Clock, F, Rx, Ry, Done, BusWires
   input [7:0] Data;
                                                                                                 Bus
   input Reset, w, Clock;
                                                                       Clock
   input [1:0] F, Rx, Ry;
   output wire [7:0] BusWires;
                                                                                        RO
                                                                                                         R3
   output Done;
                                                                                                                           add/sub
   reg [0:3] Rin, Rout;
   reg [7:0] Sum;
   wire Clear, AddSub, Extern, Ain, Gin, Gout, FRin;
                                                                                                                                G
   wire [1:0] Count;
   wire [0:3] T, I, Xreg, Y;
                                                                                                                   G_{in}
                                                                                ROin
                                                                                                 R3_{in}
                                                                                                       R3 out
                                                                                                                Ain
   wire [7:0] R0, R1, R2, R3, A, G;
                                                                                                                            AddSub
   wire [1:6] Func, FuncReg;
                                                                                                                           Extern
                                                                                                 Control circuit
   integer k;
                                                                       Function =
                                                                                                                             - Done
   //控制电路
   upcount counter (Clear, Clock, Count);
   dec2to4 decT (Count, 1'b1, T);
                                                                               T_0 T_1 T_2 T_3
                                                                                                  10 11 12 13
                                                                                                                   X_0 \ X_1 \ X_2 \ X_3
                                                                                                                                   Y_0 \ Y_1 \ Y_2 \ Y_3
                                                                                                   yo y1 y2 y3
                                                                                                                   yo y1 y2 y3
                                                                                                                                    yo y1 y2 y3
                                                                               yo y1 y2 y3
   assign Clear = Reset | Done | (\simw & T[0]);
                                                                                                                    2-to-4 decoder
                                                                                                                                    2-to-4 decoder
                                                                                                   2-to-4 decoder
                                                                                2-to-4 decoder
   assign Func = \{F, Rx, Ry\};
   assign FRin = w \& T[0];
   regn functionreg (Func, FRin, Clock, FuncReg);
      defparam functionreg.n = 6;
                                                             Clock
                                                                               Up-counter
   dec2to4 decI (FuncReg[1:2], 1'b1, I);
                                                                                                 Clock
                                                                                                                 Function Register
                                                             Clear
                                                                            Reset
   dec2to4 decX (FuncReg[3:4], 1'b1, Xreg);
   dec2to4 decY (FuncReg[5:6], 1'b1, Y);
                                                                                                                f_0 Rx_1 Rx_0 Ry_1 Ry_0
   assign Extern = I[0] \& T[1];
   assign Done = ((I[0] | I[1]) \& T[1]) | ((I[2] | I[3]) \& T[3]);
   assign Ain = (I[2] | I[3]) \& T[1];
   assign Gin = (I[2] | I[3]) \& T[2];
   assign Gout = (I[2] | I[3]) \& T[3];
   assign AddSub = I[3];
```

Figure 7.13. Code for the processor (Part a).



endmodule

Figure 7.13. Code for the processor (Part *b*).

# 目录

同步数字系统结构 总线结构 简单处理器 3 乘法器 设计思想



#### 功能说明





#### 'include "Muldef.v"

```
module MPYsm (RESET, CLK, START, MAX, SM);
 input RESET, CLK, START, MAX;
 output [1:0] SM;
 reg [1:0] Sreg, Snext;
 always @ (posedge CLK)
                                       // state memory
  if (RESET) Sreg <= IDLE;</pre>
  else Sreg <= Snext;</pre>
 always @ (START or MAX or Sreg)
                                       // next-state logic
  case (Sreg)
   IDLE: if (START)
                            Snext <= INIT:
          else
                            Snext <= IDLE;
   INIT:
                            Snext <= RUN:
                                    Snext <= IDLE;</pre>
   RUN: if (MAX && ~START)
         else if (MAX && START)
                                    Snext <= WAIT:
         else
                                    Snext <= RUN:
   WAIT: if (~START)
                                     Snext <= IDLE;
          else
                                    Snext <= WAIT:
   default:
                                    Snext <= IDLE;
  endcase
 assign SM = Sreg;
                                       // output logic
endmodule
```

#### 状态机

计数器

```
module MPYcntr (RESET, CLK, SM, MAX);
 input RESET, CLK;
 input [SMmsb:SMlsb] SM;
 output MAX;
 reg [CNTRmsb:0] Count;
 always @ (posedge CLK)
  if (RESET) Count \leq 0;
  else if (SM==RUN) Count \leq (Count + 1);
  else Count <= 0;
 assign MAX = (Count == MaxCnt);
Endmodule
```

```
控制单元
module MPYctrl (RESET, CLK, START, DONE, SM);
input RESET, CLK, START;
output reg DONE;
output [SMmsb:SMlsb] SM;
wire MAX;
wire [SMmsb:SMlsb] SMi;
MPYsm U1 (RESET, CLK, START, MAX, SMi);
MPYcntr U2 (RESET, CLK, SMi, MAX);
always @ (posedge CLK)
                               // DONE logic
 if (RESET) DONE <= 1'b0;
 else if ( ((SMi==RUN) && MAX) || (SMi==WAIT) ) DONE <= 1'b1;
 else DONE <= 1'b0;
assign SM = SMi;
                               // Output
endmodule
```

```
module MPYdata (RESET, CLK, START, INP, SM, PROD);
                                                        数据单元
 input RESET, CLK, START;
 input [MPYmsb:0] INP;
 input [SMmsb:SMlsb] SM;
 output [PRODmsb:0] PROD;
 reg [MPYmsb:0] MPY, MCND, HPROD;
 wire [MPYmsb+1:0] F;
 always @ (posedge CLK)
  if (RESET)
   begin MPY <= 0; MCND <= 0; HPROD <= 0; end
  else if ((SM==IDLE) && START)
                                              // load MCND, clear HPROD
   begin MCND <= INP; HPROD <= 0; end
  else if (SM==INIT) MPY <= INP;
                                              // load MPY
  else if (SM==RUN) begin
                                              // shift registers
   MPY \leq \{F[0], MPY[MPYmsb:1]\};
   HPROD \le F[(MPYmsb+1):1]; end
 assign F = (MPY[0])? ({1'b0, HPROD} + {1'b0, MCND}): {1'b0, HPROD};
 assign PROD = {HPROD, MPY};
endmodule
```

#### 顶层模块

module MPY8x8 (RESET, CLK, START, INP, DONE, PROD );

```
input RESET, CLK, START;
input [MPYmsb:0] INP;
output DONE;
output [PRODmsb:0] PROD;
wire [SMmsb:SMlsb] SM;

MPYdata U1 ( RESET, CLK, START, INP,SM, PROD );
MPYctrl U2 ( RESET, CLK, START, DONE, SM );
endmodule
```

# 目录

同步数字系统结构 总线结构 简单处理器 3 乘法器 设计思想

# 流水线操作的概念

- •如果某个设计的处理流程分为若干步骤,而且整个数据处理是"单流向"的。
- •即没有反馈或者迭代运算,前一个步骤的输出是下一个步骤的输入,则可以考虑采用流水线设计方法来提高系统的工作频率。



#### 流水线操作的概念

如某个复杂逻辑功能的实现需较长的延时,可将其分解为几个(如3个)步骤来实现,每一步的延时变小,在各步间加入寄存器,以暂存中间结果,这样可大大提高整个系统的最高工作频率。



#### 流水线操作的概念示意图

# 非流水线方式8位全加器



### 两级流水实现的8位加法器



这个实现有什么问题吗?

### 两级流水实现的8位加法器



#### 非流水线方式8位全加器

```
module adder8(cout,sum,ina,inb,cin,clk);
input[7:0] ina,inb; input cin,clk; output[7:0] sum;
output cout;
reg[7:0] tempa, tempb, sum; reg cout, tempc;
always @(posedge clk)
begin
  tempa=ina;tempb=inb;tempc=cin;
end
    //输入数据锁存
always @(posedge clk)
begin
     {cout,sum}=tempa+tempb+tempc;
end
endmodule
```

#### 两级流水实现的8位加法器

```
module adder_pipe2(cout,sum,ina,inb,cin,clk);
input[7:0] ina,inb; input cin,clk; output reg[7:0] sum;
output reg cout; reg[3:0] tempa,tempb,firsts; reg firstc;
always @(posedge clk)
begin
  {firstc,firsts}=ina[3:0]+inb[3:0]+cin;
  tempa=ina[7:4];
  tempb=inb[7:4];
end
always @(posedge clk)
begin
  {cout,sum[7:4]}=tempa+tempb+firstc;
  sum[3:0]=firsts;
end
endmodule
```

将8位数每四位分2次相加,形成两级流水线运算过程。

#### 四级流水线实现的8位加法器

```
module pipeline(cout,sum,ina,inb,cin,clk);
output[7:0] sum;output cout;
input[7:0] ina,inb;input cin,clk; reg[7:0] tempa,tempb,sum;
reg tempci,firstco,secondco,thirdco, cout;
reg[1:0] firsts, thirda, thirdb;
reg[3:0] seconda, secondb, seconds; reg[5:0] firsta, firstb, thirds;
always @(posedge clk)
begin tempa=ina; tempb=inb; tempci=cin; end
                                                   //输入数据缓存
always @(posedge clk)
begin {firstco,firsts}=tempa[1:0]+tempb[1:0]+tempci; //第一级加(低2位)
firsta=tempa[7:2]; firstb=tempb[7:2]; //未参加计算的数据缓存
end
always @(posedge clk)
begin {secondco,seconds}={firsta[1:0]+firstb[1:0]+firstco,firsts};
seconda=firsta[5:2]; secondb=firstb[5:2]; //数据缓存
end
always @(posedge clk)
begin {thirdco,thirds}={seconda[1:0]+secondb[1:0]+secondco,seconds};
thirda=seconda[3:2];thirdb=secondb[3:2];
                                                   #数据缓存
end
always @(posedge clk)
begin
{cout,sum}={thirda[1:0]+thirdb[1:0]+thirdco,thirds}; //第四级加(高两位相加)
end endmodule
```

将8位数每两位分4次相加,形成四级流水线运算过程。

# 串行设计

串行设计是最常见的一种设计;

- 当一个功能模块对输入的处理是分步骤进行的,并且后一个步骤只依赖前一个步骤的结果时,功能模块的设计就需要采用串行设计的思想。
- 一般采用FIFO(First In First Out)进行缓冲处理



# 并行设计

并行设计采用几个处理流程同时处理到达的负载, 提高处理的效率,并行处理要求这些处理之间是独 立的。



# 考试

- □ 笔试(选择、简答、分析、设计)
- □以PPT知识点为主线展开复习
- □ 16周周四第4大节
  - □ 逸夫楼204: 计181+计182
  - □ 逸夫楼205: 物联 + 重修
  - □ 逸夫楼206: 信安
  - □ 逸夫楼207: 计183+计184+辅修