# DFT Concept & TetraMAX

Advisor: Prof. YU-CHENG FAN

Presenter: JIAN-PING, WANG

2023.03.20

#### Outline

- DFT Concept
- ▶ Tetramax
- Practice

#### DFT Concept

- Design For Testability
- ▶ What is testing?
- Testing is a process of determining whether a device is good or not.
- Testing includes <u>test pattern generation</u>, <u>application</u> and <u>output</u> evaluation.
- Why testing?
- In order to guarantee the product quality, reliability, performances, etc.
- Cost is the most important.

## Test Circuit Design Flow



## Test Circuit Design Flow



## Overview of DFT Compiler Flow



#### Automatic Test Pattern Generator(ATPG)

- Generate the test patterns for target fault model and keep the number of test pattern as small as possible
- We will use Synopsys **Tetramax** EDA tool to automatically generate test pattern
- Besides, "fault coverage" of the testing circuits can also be estimated

#### ATPG Flow in TetraMAX



#### TetraMAX ATPG Command Modes

#### **BUILD** mode:

- Initial mode
- ▶ Read in design, libraries, models
- Construct ATPG simulation model in preparation for DRCs

#### DRC mode:

- ▶ Testability Design Rule Checks (DRCs) are performed
- Successful conclusion of DRCs sets mode to "TEST"

#### TEST mode:

- ▶ ATPG, fault Simulation, Fault Diagnosis are performed
- ▶ Test program files, simulation testbenches, etc. written out

#### Lab practice

#### Objective

- Understand the baseline DFT Compiler flow.
- Learn how to use TetraMAX after we generated the STIL procedure file and synthesized netlist from DFT Compiler.

#### **Practice**

- copy dft folder from /home/standard/multimedia2023/dft .
- Paste to your folder
- Open Design vision
  - Command: dv
- ▶ Read aftersyn.ddc file



## Scripts for DFT

- □ Create test protocol and Perform pre-DFT DRC
  - create\_port -dir in SCAN\_IN
  - create\_port -dir out SCAN\_OUT
  - create\_port -dir in SCAN\_EN
  - set\_dft\_signal -view exist -type ScanClock -timing {45 55} -port clk
  - set\_dft\_signal -view exist -type Reset -active\_state 1 -port reset
  - create\_test\_protocol
  - dft\_drc



#### □ Perform Test-Ready Compile

compile -scan -map\_effort high -area\_effort high boundary\_optimization



#### ■ Specify test components

- set\_scan\_configuration -chain\_count 1 -clock\_mixing mix\_clocks\_not\_edges -internal\_clocks single -add\_lockup false
- set\_dft\_signal -view spec -port SCAN\_IN -type ScanDataIn
- set\_dft\_signal -view spec -port SCAN\_OUT -type ScanDataOut
- set\_dft\_signal -view spec -port SCAN\_EN -type ScanEnable
   -active\_state 1
- set\_scan\_path chain1 -scan\_data\_in SCAN\_IN -scan\_data\_out SCAN\_OUT

- □ Preview the scan synthesis, if it is ok, then insert scan.
  - preview\_dft -show all
  - insert\_dft



- □ Check scan rules after scan inserting and report the result.
  - dft\_drc -coverage\_estimate

What was the test coverage reported? \_\_98\_\_%

- How many scan chains dis you get? \_\_\_1\_
  - report\_scan\_path -view existing\_dft -chain all
- How many flip-flops are in each chain? \_\_\_75\_\_\_
  - report\_scan\_path -view existing\_dft -cell all



- Save synthesized netlist & STIL procedure file
  - write -format verilog -hier -out chip\_scan.vg
  - write\_test\_protocol -out chip\_scan.spf
  - Now you can close Design Vision

#### How to open Tetramax

- In terminal, please key in "tmax &", and then Tetramax GUI will display.
- ▶ Fill the scripts in "BUILD>" column



### Scripts for Tetramax

- Set messages
  - set\_messages -log chip.log -replace
- Read in library and netlist file
  - read\_netlist tsmc18.v
  - read\_netlist chip\_scan.vg



### Scripts for Tetramax(cont.)

- Build the fault simulation model
  - run\_build\_model STI\_DAC
- Run design rule checking using STIL procedure file
  - set\_rules C4 ignore
  - run\_drc chip\_scan.spf
- □ Add fault list
  - add\_faults -all

## Scripts for Tetramax(cont.)

#### ■ Run ATPG

- set\_pat -internal
- run\_atpg -auto
- set\_faults -fault\_coverage
- set\_faults -summary verbose
- report\_summaries
- many natterns needed? 105

| IIIally | patierns needed? | 123_ |  |
|---------|------------------|------|--|
| •       | 1                |      |  |



- □ What is the test coverage? \_\_\_\_98.06\_\_%
- What is the fault coverage? \_\_\_95.22\_\_\_\_

| Uncollapsed Stuck Fault Sur                                           | -              | -                      |
|-----------------------------------------------------------------------|----------------|------------------------|
| fault class                                                           | code           | #faults                |
| Detected detected_by_simulation detected by implication               | DT<br>DS       | 1130<br>(1060)<br>(70) |
| Possibly detected<br>Undetectable                                     | PT<br>UD       | 0                      |
| undetectable-redundant  ATPG untestable  atpg_untestable-not_detected | UR<br>AU<br>AN | (7)<br>5<br>(5)        |
| Not detected                                                          | MD             | 0                      |
| total faults<br>test coverage                                         |                |                        |

Pattern Summary Report #basic scan patterns

Test Coverage =

Fault Coverage =

# Thanks for your attention!