# Introduction

The computer is made up of hardware and software. The hardware part of it consists of the following major components:

The Processor.

Control Unit, ALU, and Registers

■ The Memory.

SRAM, DRAM, ROM, EEPROM, FLASH, etc.

Input Devices.

Switches, Keypad, Keyboard, Mouse, Microphone, etc.

Output Devices.

CRT, LEDs, 7-segment display, LCD, Printers, etc.

#### <u>Introduction continued</u> ...



# **Computer Organization**

#### Introduction continued ...

- Recent advances in electronic semiconductor technology have resulted in the development of highly integrated *microprocessors* and *microcontrollers*.
- Microprocessors are used not only in many desktop personal computers but also in many more embedded applications such as fax and copying machine, laser printers, and communication controllers.
- To build a complete system based on a microprocessor, the designer needs external memories, peripheral interface chips and other logic circuits.
- A *Microcontroller* incorporates an adequate amount of memory, timers, and other peripheral functions in one chip along with the CPU.

#### Introduction continued ...

- These extra resources on board of a microcontroller are adequate for many embedded applications.
- Microcontrollers not only simplify the design of many embedded products but also have the advantage of smaller size and lower power consumption.
- This course is intended to teach how to use a microcontroller in the design of an instrument or any embedded product.
- To achieve this goal, the Motorola MC9S12DP256 microcontroller will be used to introduce various concepts of interfacing and the design of embedded systems.

# Motorola Product Numbering System for the HCS12



#### Introduction continued ...

- ➤ The Motorola 68HC12 family microcontrollers were introduced in 1996 as an upgrade for the 68HC11 microcontrollers.
- The HCS12 family was later designed to improve the performance of the 68HC12 family.
- The HCS12 family supports the same instruction set and addressing modes but provides much higher external bus speed.
- The HCS12 family also differs in the amount of on-chip memory and peripheral functions.
- The HCS12 family has the following features:

#### <u>Introduction continued</u> ...

- 16-bit CPU
- Multiplexed (add. & data) bus
- 2 to 14 KB of on-chip SRAM
- 16 to 512 KB of on-chip Flash
- Pulse-width modulation (PWM)
- Inter-Integrated Circuit interface
- Byte data link controller (BDLC)
- Computer Operating Properly
- Instruction for Fuzzy Logic support

- Standard 64 KB address space
- 0 to 4 KB of on-chip EEPROM
- 10-bit A/D converter
- Timer module (IC, OC, PA)
- Synchronous Peripheral Interface
- Asynchronous serial comm.
- Controller Area Network (CAN)
- Background Debug Mode (BDM)



# HCS12 Programmer's Model



# Condition-Code Register



# General-purpose Accumulators A & B:

■ Both A and B are 8-bit registers. Most arithmetic functions are performed on these two registers. These two accumulators can also be concatenated to form a single, 16-bit accumulator referred to as the D accumulator.

# *Indexed registers X & Y:*

• These two registers are used mainly in forming operand addresses during the instruction execution process. However, they are also used in several arithmetic operations.

# Stack pointer (SP):

• The stack is a last-in-first-out (LIFO) structure. The HCS12 has a 16-bit stack pointer that points to the top byte of the stack. The stack grows toward lower addresses.



**HCS12 Stack Structure** 

# *Program counter (PC):*

• The 16-bit PC holds the address of the next instruction to be executed. After the execution of an instruction, the PC is incremented by the number of bytes of the executed instruction.

# Condition code register (CCR):

• The 8-bit register is used to keep track of the program execution status, control the execution of conditional instructions, and enable/disable the interrupt handling.

# The HCS12 supports the following types of data:

- Bits
- 8-bit signed & unsigned integer
- 9-bit signed integer
- 16-bit effective addresses

- 5-bit signed integer
- 8-bit binary-coded-decimal BCD
- 16-bit signed & unsigned integer
- 32-bit signed & unsigned integer
- ➤ Negative numbers are represented in 2's complement format.
- > 5-bit, 9-bit signed integers and 16-bit effective addresses are formed during addressing mode computations.

- > 32-bit integer dividends are used by extended division instructions.
- Extended multiply and extended multiply-and-accumulate instructions produce 32-bit products.
- A multi-byte integer (16-bit or 32-bit) is stored in memory from most significant to least significant bytes, starting from low to higher addresses.
- A number can be represented in binary, octal, decimal, or hexadecimal format.
- An appropriate prefix is added in front of the number to indicate its base:

| Base             | Prefix | Example     |
|------------------|--------|-------------|
| Binary           | %      | %10001010   |
| Octal            | @      | @1234567    |
| Decimal          |        | 28749026    |
| Hexadecimal      | \$     | \$3A67B0CD  |
| ASCII characters | 4      | 'Hi There!' |

# The Computer's Software

- Programs are known as *software*. A *program* is a set of instructions that computer hardware can execute.
- A program is stored in the computer memory in the form of binary numbers called *machine instructions*.
- For example, the HCS12 machine instruction

0001 1000 0000 0110

adds the content of accumulator B and accumulator A together and leaves the sum in accumulator A.

The machine instruction

0100 0011

Decrements the content of accumulator A by 1.

Writing programs in machine language is extremely difficult and inefficient.

#### The Computer's Software continued ...

- Program entering .......
- Program debugging ......
- Program maintenance .......
- > Assembly language was invented to simplify the programming job.
- > An assembly program consists of assembly instructions.
- An *assembly instruction* is the mnemonic representation of a machine instruction.

$$0001\ 1000\ 0000\ 0110 \rightarrow ABA\ (A + B \rightarrow A)$$

- The assembly program that programmer enters is called *source* program or source code.
- A software program called an *assembler* is then invoked to translate the program written in *assembly language* into *machine instructions*.
- ➤ The output of the assembly process is called *object code*.

#### The Computer's Software continued ...

- A *native assembler* or simply assembler runs on a computer and generate machine instructions to be executed by the machines that have the same instruction set.
- ➤ It is a common practice to use a *cross assembler* to translate assembly programs, which is an assembler that runs on one computer but generate machine instructions to be run at the different computer with a totally different instruction set.
- The freeware **as12** is a *cross assembler* that runs on an IBM PC and generates machine code that can be downloaded into a HC12-based computer for execution.
- > There are drawbacks to assembly language programs.
  - Needs familiarity with hardware organization of computer.
  - Without good documentation, it is hard to follow.
  - Programming productivity is low for large programs.

#### The Computer's Software continued ...

- ➤ There are advantages to assembly programming as well.
  - The resulting machine code is very efficient and runs fast.
  - Assembly programming gives access to details of the computer hardware (bit access).
  - Most drivers written for different peripherals are either entirely in assembly language or good portion of it is written in assembly (subroutine calls).

# Number Systems

There are two fundamental elements to number system:

- 1. The base or radix of the system
- 2. The value assigned to the position of a digit.

#### Example:

$$(103)_4 = 3 \times 4^0 + 0 \times 4^1 + 1 \times 4^2 = 3 + 16 = 19_{10}$$
  
 $(257)_8 = 7 \times 8^0 + 5 \times 8^1 + 2 \times 8^2 = 7 + 40 + 128 = 175_{10}$ 

How do we go from base 10 to base 2?

Example: 
$$38_{10} = (?)_2$$

$$\begin{array}{c}
19 \\
2 \overline{\smash{\big)}38} \\
SD \\
0
\end{array}$$

$$2 \overline{\smash{\big)}\, 9}$$

$$2\sqrt{4}$$

$$38_{10} = (100110)_2$$

$$\begin{array}{ccc}
1 & 0 \\
2/2 & 2/1 \\
\hline
0 & MSD & 1
\end{array}$$

#### Number System *continued* ...

How do we take care of decimal point?

Ex.: 
$$124.078_{10} = (?)_2$$
  
 $124_{10} = (11111100)_2$ 

$$.078 \times 2 = 0.156$$

$$.156 \times 2 = 0.312$$
 0

$$.312 \times 2 = 0.624$$
 0

$$.624 \times 2 = 1.248$$

$$.248 \times 2 = 0.496$$

$$.248 \times 2 = 0.496$$

$$.496 \times 2 = 0.992$$

$$.992 \times 2 = 1.984$$

$$.984 \times 2 = 1.968$$

$$.968 \times 2 = 1.936$$

$$124.078_{10} = 11111100.000100111_2$$

#### Number System continued ...

Ex.: 
$$109.163_{10} = ( ? )_2$$

$$109_{10} = (1101101)_2$$

$$.163 \times 2 = 0.326$$
 0  
 $.326 \times 2 = 0.652$  0

$$.652 \times 2 = 1.304$$

$$.304 \times 2 = 0.608$$
 0

$$.608 \times 2 = 1.216$$

$$.216 \times 2 = 0.432$$

$$.432 \times 2 = 0.864$$

$$.864 \times 2 = 1.728$$

$$.728 \times 2 = 1.456$$



### MSD after decimal point

1

$$109.163_{10} = 1101101.001010011_2$$

#### Number System continued ...

How do we go from base 10 to base 16 (Hexadecimal)?

$$Ex$$
:  $428_{10} = (?)_{16}$ 

*Note!* Base 16 needs sixteen symbols:



### How to convert Binary to Hexadecimal:

Simply partition binary digits into groups of 4-bit starting from right.

$$\underbrace{1100111011000101100}_{6 \quad 7 \quad 6 \quad 2 \quad C} = 6762C_{16}$$
St. Marw's University

*Microprocessors* 

St. Mary's University

*L1-22* 

#### How to convert Binary to Octal:

Simply partition binary digits into groups of 3-bit starting from right.

$$\underbrace{101001011001111}_{2} = 24547_{8}$$

### *The Binary-Coded Decimal System (BCD):*

Each decimal digit is represented by 4-bit binary number.

| $0 \longrightarrow 0000$ | 4 0100                   | 8> 1000                  |
|--------------------------|--------------------------|--------------------------|
| $1 \longrightarrow 0001$ | $5 \longrightarrow 0101$ | $9 \longrightarrow 1001$ |
| $2 \longrightarrow 0010$ | $6 \longrightarrow 0110$ |                          |
| $3 \longrightarrow 0011$ | $7 \longrightarrow 0111$ |                          |

Example: Represent 28<sub>10</sub> in both binary and BCD using 8-bits.

Binary 
$$\longrightarrow$$
 00011100 BCD  $\longrightarrow$  00101000

### **Binary Addition:**

Lets add  $29_{10}$  and  $11_{10}$  in binary 6-bit word;

$$\begin{array}{r}
0 \ 1 \ 1 \ 1 \ 0 \ 1 \\
+ \ 0 \ 0 \ 1 \ 0 \ 1 \ 1 \\
\hline
1 \ 0 \ 1 \ 0 \ 0 \ 0 = 40_{10}
\end{array}$$

Ex.: Add  $171_{10}$  to  $202_{10}$  in binary 8-bit word.

$$\begin{array}{r}
1\ 0\ 1\ 0\ 1\ 0\ 1\ 1 \\
+\ 1\ 1\ 0\ 0\ 1\ 0\ 1
\end{array}$$

$$\begin{array}{r}
1\ 0\ 1\ 1\ 1\ 0\ 1\ 0\ 1
\end{array}$$
Carry bit
$$\begin{array}{r}
8 - bit$$

### Binary Subtraction:



# Using 1's Complement:

Ex. 1) 
$$13_{10} - 10_{10} = ?$$
  
 $13_{10} \longrightarrow 0.0001101 \xrightarrow{\text{1's Comp}} 0.0001101$   
 $-10_{10} \longrightarrow 1.0001010 \xrightarrow{\text{1's Comp}} 1.1110101$ 

Now add them; 
$$0\ 0001101$$
  
 $1\ 11110101$   
 $(1)\ 0\ 0000010$   
 $0\ 0000011 = +3_{10}$ 

Ex. 2) 
$$10_{10} - 13_{10} = ?$$
  $10_{10} \longrightarrow 0.0001010 \xrightarrow{1's Comp} 0.0001010$   $-13_{10} \longrightarrow 1.0001101 \xrightarrow{1's Comp} 1.1110010$ 

Now add them; 
$$0\ 0001010$$

$$1\ 11110010$$

$$1\ 11111100 = -3_{10}$$

Ex. 3) 
$$-13_{10} - 10_{10} = ?$$

$$-13_{10} \longrightarrow 1\ 0001101 \xrightarrow{I's\ Comp} 1\ 1110010$$

$$-10_{10} \longrightarrow 1\ 0001010 \xrightarrow{I's\ Comp} 1\ 1110101$$
end around carry
$$(1)\ 1\ 1101000 = -23_{10}$$

### Using 2's Complement:

Ex. 1) 
$$13_{10} - 10_{10} = ?$$
  
 $13_{10} \longrightarrow 0\ 0001101 \xrightarrow{2's\ Comp} 0\ 0001101$   
 $-10_{10} \longrightarrow 1\ 0001010 \xrightarrow{2's\ Comp} 1\ 1110101$   
add  $0ne + 1$   
 $1\ 1110110$ 

Now add them;

In 2's Complement always disregard the carry bit

**Note!** There is a short cut in finding 2's complement of a negative number. Start from most right to the left till you encounter first 1, up to there (including first 1) stays the same from there on complement.

Ex. 2) 
$$10_{10} - 13_{10} = ?$$
  $10_{10} \longrightarrow 0.0001010 \xrightarrow{2\text{'s Comp}} 0.0001010$   $-13_{10} \longrightarrow 1.0001101 \xrightarrow{2\text{'s Comp}} 1.1110011$  Now add them;  $0.0001010 \xrightarrow{1.1110011} \xrightarrow{1.1111011} = -3_{10}$ 

Ex. 3) 
$$-13_{10} - 10_{10} = ?$$
  
 $-13_{10} \longrightarrow 1\ 0001101 \xrightarrow{2's\ Comp} 1\ 1110011$   
 $-10_{10} \longrightarrow 1\ 0001010 \xrightarrow{2's\ Comp} 1\ 1110110$ 

Now add them; 
$$1\ 1110011$$
  $1\ 1110110$   $\overline{\phantom{0}}$   $\overline{\phantom{$ 

**Ex.**: Use 1's and 2's complement to find the result of the following statement: -38 - 55 = ?

# 1's Comp:

$$-38_{10} \longrightarrow 1\ 0100110 \xrightarrow{1's\ Comp} 1\ 1011001$$

$$-55_{10} \longrightarrow 1\ 0110111 \xrightarrow{1's\ Comp} 1\ 1001000$$

$$end\ around\ carry \qquad (1)\ 1\ 0100010 = -93_{10}$$

### 2's *Comp*:

$$-38_{10} \longrightarrow 1\ 0100110 \quad 2's\ Comp \longrightarrow 1\ 1011010$$

$$-55_{10} \longrightarrow 1\ 0110111 \quad 2's\ Comp \longrightarrow 1\ 1001001 \longrightarrow (1\ 0100011 = -93_{10})$$

$$Disregard\ carry$$

# Memory Addressing

- Memory consist of a sequence of directly addressable "locations."
- A memory location can be used to store *data*, *instruction*, and the *status of a peripheral device*.
- Each memory unit has two components: its *address* and its *contents*.
- Each location in memory has an address that must be supplied before its contents can be accessed.
- The CPU communicates with memory by first identifying the location's address and then passing this address on the *address bus*.
- > The data are transferred between memory and CPU along the *data bus*.
- The number of bits that can be transferred on the data bus at once is called *data bus width* of the processor.
- The size of memory is measured in bytes; a *byte* consists of 8-bits.
- A 4-bit quantity is called a *nibble*; a 16-bit quantity is called a *word*.

#### Memory Addressing continued ...

 $\triangleright$  To simplify quantification of memory, the unit *kilobyte* (*kB*) is often used. *k* is given by the following formula

$$k = 2^{10} = 1024$$

Another frequently used unit is *megabyte* (*MB*), which is given by the following formula

$$M = k^2 = 2^{20} = 1024 \times 1024 = 1048576$$

- The HCS12 has a 16-bit address bus and 16-bit data bus. This will allow the HCS12 to access 16-bit data in one operation.
- The 16-bit address bus enables the HCS12 to address directly up to  $2^{16}$  (65536) different memory locations.
- Most HCS12 members use *paging techniques* to allow user programs to access more than 64 kB.
- In this course we will use the notation m[addr] and [reg] to refer to the contents of a memory location at addr and the content of the register, reg, respectively.

# The Instruction

Operation performed by <u>MicroProcessor Unit</u> (MPU) can be described in two different ways:

Statistically - as a collection of bits stored in memory or a line of a program.

*Dynamically* - as a sequence of action by controller.

Controller will send commands to memory or any other parts of the computer to effectively carry out the intentions of the programmer.

To execute the program, the MPU controller repeatedly executes the *instruction cycle* or *fetch/execute cycle*:

- 1. **Read** the next instruction from the memory.
- 2. **Execute** the instruction.

In order to accomplish this, manufacturers design into their instruction set a number of different *operational code* (*op-codes*) and *addressing modes*.

#### The Instruction *continued* ...

- The *op-code* "tells" the CPU what to do;
- The *addressing mode* "tells" the CPU how to obtain the data.

Addressing modes providing the programmer with various ways of handling data to speed up the operation process and/or reduce the number of instructions required to write the program.

**Note!** Any time we are reading an instruction from memory it is called "fetch". Otherwise it is "read" or "recall".

Lets put a specific number, say \$2F, in accumulator A using *Immediate Addressing* mode.



**Microprocessors** 

St. Mary's University

#### The Instruction continued ...

The instruction is stored in memory as a two consecutive bytes.



This is *statistical* presentation of an instruction.

The *Dynamic* Operation of Fetch/Execute:

- 1. Fetch the first byte of the instruction from memory,
- 2. Increment the PC by one,
- 3. Decode the *Op-code* that was fetched in step 1,
- 4. Repeat steps 1 and 2 to fetch all bytes of the instruction,
- 5. Calculate the *effective address* to access memory, if needed,
- 6. Recall the operand from memory, if needed,
- 7. Execute the instruction, which may include writing the result into memory.

*Instruction Cycle:* The number of clock cycles that takes to carry out the instruction.

# Clock Cycle Activities for "LDAA #\$2F"

This instruction needs 2 clock cycles. Following table shows the activities in each clock cycle.

| Clock | PC                | into | Address Bus          |
|-------|-------------------|------|----------------------|
| Cycle | PC + 1            | into | PC                   |
| One   | [memory location] | into | Data Bus             |
|       | Data Bus          | into | Instruction Register |
| Clock | PC                | into | Address Bus          |
| Cycle | PC + 1            | into | PC                   |
| Two   | [memory location] | into | Data Bus             |
|       | Data Bus          | into | Accumulator A        |

# Addressing Modes

- The *effective address* is the address where the data is located.
- ➤ How the effective address of certain memory location is determined is called the *addressing mode*.
- > HCS12 has 6 addressing modes:
  - Inherent
    - 2 Immediate
      - Oirect
        - 4 Extended
          - **6** Relative
            - 6 Indexed

## **Inherent Addressing Mode:**

- Instructions that use this addressing mode either have no operand or all operands are in internal CPU registers.
- ➤ The CPU does not need to access any memory locations to complete the instruction.

NOP ; this instruction has no operand

INX ;operand is a CPU register

## **Immediate Addressing Mode:**

- ➤ Operand for immediate mode instructions are included in the instruction stream.
- ➤ The CPU does not access memory when this type of instruction is executed.
- An immediate value can be 8-bit or 16-bit depending on the context of instruction and preceded by a # character in the assembly instruction.

# Example of Immediate Addressing Mode

| Location       | Op-code  | Operand |        |    |
|----------------|----------|---------|--------|----|
| • • •          | •••      | •••     |        |    |
| →C100          | LDAA     | #'C'    | _      |    |
| •••            | •••      | •••     | C0FE   |    |
|                |          |         | C0FF   |    |
|                |          |         | → C100 | 86 |
| Instruction Re | egister: |         | → C101 | 43 |
|                |          |         | C102   |    |
|                |          |         | C103   |    |
| A:             |          |         | L      |    |

## **Direct Addressing Mode:**

- This addressing mode sometimes called zero-page addressing because it is used to access operands in the address range of \$0000 \$00FF.
- ➤ Since these addresses begin with \$00, only the eight low-order bits of the address needs to be included in the instruction, which saves program space and execution time.

LDAA \$20 ; 
$$A \leftarrow m[\$20]$$

LDX \$1B ; 
$$X_H \leftarrow m[\$1B], X_L \leftarrow m[\$1C]$$

## **Extended Addressing Mode:**

➤ In this addressing mode, the full 16-bit address of memory location to be operated on is provided in the instruction.

LDAB \$2000 ; B 
$$\leftarrow$$
 m[\$2000]

LDY \$2500 ; 
$$Y_H \leftarrow m[\$2500], Y_L \leftarrow m[\$2501]$$

# Example of Direct Addressing Mode



# Example of Extended Addressing Mode



# Example of Extended Addressing Mode



## Relative Addressing Mode:

- ➤ The relative addressing mode is only used by branch instructions.
- A short branch instruction consists of an 8-bit op-code and a signed 8-bit offset contained in the byte that follows the op-code.
- Long branch instructions consist of an 8-bit pre-byte, an 8-bit op-code, and a signed 16-bit offset contained in two bytes that follow the op-code.
- Each conditional branch instruction tests certain status bits in the condition code register.
- ➤ Both 8-bit and 16-bit offsets are signed two's complement numbers to support branching forward or backward in memory.
- ➤ The offset is added to the address of the next memory location after the offset to form an effective address, and execution continues at that address.

```
BPL msg1; operand is 8-bit signed (-128 to 127)
LBPL msg2; operand is 16-bit signed (-32768 to
; 32767)
```

**Microprocessors** 

St. Mary's University

# Example of Short-Relative Addressing



# Examples of Short-Relative Addressing

Find the content of the Program Counter (PC) after execution of the following instructions:

$$[PC] = [PC] + 2 + offset$$

### [PC]+2 in 2's complement

1100 0010 1000 1100 1111 1111 1111 1010

1 1100 0010 1000 0110

$$[PC] = $C286$$

# Example of Long-Relative Addressing



**Microprocessors** 

St. Mary's University

*L1-47* 

## **Indexed Addressing Mode:**

- ➤ There are quite a few variations of indexed addressing scheme.
- The indexed addressing uses *post-byte* plus zero, one, or two extension bytes after the instruction op-code.
- > The post-byte and extensions implement the following functions:
  - Specify which indexed register is used.
  - Determine whether a value in an accumulator is used as an offset.
  - Enable automatic pre- or post- increment or decrement.
  - Specify the size of increment or decrement.
  - specify the use of 5-, 9-, or 16-bit signed offset.
- The indexed addressing scheme allows:
  - The stack pointer to be used as an indexed register in all indexed operation.

#### <u>Indexed Addressing Mode continued</u> ...

- The program counter to be used as an indexed register in all but autoincrement and autodecrement modes.
- The value in accumulator A, B, or D to be used as an offset.
- Automatic pre- or post- increment or decrement by -8 to +8
- A choice of 5-, 9-, or 16-bit signed constant offsets.

#### **Indexed Addressing Instruction Format:**



#### <u>Indexed Addressing Mode continued ...</u>

- $\triangleright$  Indexed addressing mode has  $\underline{10}$  different variations:
  - 5-bit offset
    - 2 Pre-decrement
      - **3** Pre-increment
        - 4 Post-decrement
          - **6** Post-increment
            - 6 Accumulator offset
              - 9-bit offset
                - 8 16-bit offset
                  - Indexed-Indirect 16-bit offset
                    - Indexed-Indirect D acc. offset

#### **Post-Byte** Format:





 $rr1: 111 \rightarrow Rest of the variations$ 







# Summary of Indexed Operations

| Postbyte<br>Code (xb) | Source Code<br>Syntax            | Comments<br>rr: $00 = X$ , $01 = Y$ , $10 = SP$ , $11 = PC$                                                                                                                                                                                            |
|-----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rr0nnnn               | n, r                             | 5-bit Constant Offset n = -16 to +15<br>r can be X, Y, SP, or PC                                                                                                                                                                                       |
| rr1pnnnn              | n, -r<br>n, +r<br>n, r-<br>n, r+ | Auto Pre-decrement/increment or auto Post-decrement/increment $p = 0 \rightarrow (pre-)$ or $p = 1 \rightarrow (post-)$ r can be X, Y, or SP (PC not a valid choice) $n = 0111 = +8$ $n = 1111 = -1$ $\vdots$ $\vdots$ $n = 0000 = +1$ $n = 1000 = -8$ |
| 111rr0zs              | n, r<br>-n, r                    | Constant Offset $zs = 00 \text{ or } 01 \text{ (9-bit with sign in LS-Bit of postbyte; } -256 < n < 255)$ $zs = 10 \text{ (unsigned 16-bit; } 0 \le n \le 65{,}535)$                                                                                   |
| 111rr011              | [n, r]                           | 16-bit Offset Indexed-Indirect<br>r can be X, Y, SP, or PC; 0 < n < 65536                                                                                                                                                                              |
| 111rr1aa              | A, r<br>B, r<br>D, r             | Accumulator Offset (unsigned 8-bit or 16-bit) aa: 00 = A, 01 = B, 10 = D (16-bit) r can be X, Y, SP, or PC                                                                                                                                             |
| 111rr111              | [D, r]                           | Accumulator D Offset Indexed-Indirect<br>r can be X, Y, SP, or PC                                                                                                                                                                                      |

### 5-Bit Constant Offset Indexed Addressing:

➤ It adds a 5-bit signed offset that is included in the instruction *postbyte* to the base index register to form the effective address.

STAB -8,X ; MC: 6B 18 rr0nnnn

LDY 5,SP ; MC: ED 85 rr0nnnnn

### 9-Bit Constant Offset Indexed Addressing:

➤ It uses a 9-bit signed offset, which is added to the base index register (X, Y, SP, or PC) to form the effective address of the memory location affected by the instruction.

LDD 160,Y ; MC: EC E8 A0 111rr00s

JMP -40,X ; MC: 05 E1 D8 111rr00s

### 16-Bit Constant Offset Indexed Addressing:

- This indexed addressing mode specifies a 16-bit offset to be added to the base index register (X, Y, SP, or PC) to form the effective address of the memory location affected by the instruction.
- ➤ This allows access to any location in the 64 kB address space.

INC \$2000,X ; MC: 62 E2 20 00 111rr010

16-Bit Constant Indirect Indexed Addressing:

This indexed addressing mode adds a 16-bit offset to the base index register to form the address of a memory location that contains a pointer to the memory location affected by the instruction (*address of address*).

LDAA [\$1000,Y] ; MC: A6 EB 10 00 111rr011

if [Y] = \$1A00, then Effective address = [\$2A00]

CPD [128,X] ; MC: AC E3 00 80 111rr011

if [X] = \$1000, then Effective address = [\$1080]

### Auto Pre/Post-Decrement/Increment Indexed Addressing:

- This indexed addressing mode provides four ways to automatically change the value in a base index register as a part of instruction execution.
- The base index register may be X, Y, or SP.

STAB 2,X+ ; MC: 6B 31 rr1pnnnn

DEC 1,-Y; MC: 63 6F rr1pnnnn

### Accumulator Offset Indexed Addressing:

- In this indexed addressing mode, the effective address is the sum of the values in the base index register and an unsigned offset in one of the accumulators.
- The value in the base index register itself does not change and accumulator can be A, B, or D.

STY B,X ; MC: 6D E5 111rr1aa

LDAA A,Y ; MC: A6 EC 111rr1aa

### Accumulator D Indirect Indexed Addressing:

This indexed addressing mode adds the value in accumulator D to the value in the base index register to form the address of the memory location affected by the instruction (*address of address*).

JMP [D,PC] ; MC: 05 FF 111rr111

### Addressing more than 64 KB:

- The HCS12 devices incorporate hardware that supports addressing ae larger memory space than the standard 64 KB.
- The expanded memory system is accessed by using the bank-switching scheme.
- The HCS12 treats the 16 KB of memory space from \$8000 to \$BFFF as a program memory window.
- The HCS12 has an 8-bit program page register (PPAGE), which allows up to 256 16-KB program memory pages to be switched into and out of the program memory window.
- ➤ This provides up to 4 MB of paged program memory.

### A Few Examples

LDX #\$1500 **15 00** Reg. X: MC: CE 15 00 Reg. X: **15 02** LDY 2,X+MC: **ED 31** 2A 00 Reg. Y: 2A 00 Reg. Y: LDAA 34,Y MC: A6 E8 22 **10** Acc. A: 2A 00 Reg. Y: LDAB \$23,Y MC: E6 E8 23 Acc. B: 02 **15 02** Reg. X: LDD [\$1516,X] Add. Of Add.: 2A 18 **BC EF** MC: EC E3 15 16 Acc. D: EA: 10 17

**Microprocessors** 

St. Mary's University

Partial
Memory
Dump

| 2A |
|----|
| 56 |
| CD |
| 9E |
| 33 |
| 00 |
| 2A |
| 15 |
| 15 |
| 0F |
| 2A |
| 22 |
| 67 |
| B2 |
| 0C |
| 8A |
| В0 |
| CC |
| 15 |
| 0D |
| 58 |
| BF |
| 76 |
| BC |
| EF |
|    |

| <b>\$1500</b> | 2A |
|---------------|----|
| <b>\$1501</b> | 00 |
| \$1502        | 03 |
| \$1503        | 27 |
| \$1504        | 20 |
| \$1505        | 05 |
| \$1506        | 0B |
| \$1507        | 39 |
| \$1508        | 81 |
| \$1509        | A9 |
| \$150A        | 3F |
| \$150B        | 55 |
| \$150C        | 97 |
| \$150D        | AB |
| \$150E        | 6C |
| \$150F        | 62 |
| \$1510        | 19 |
| \$1511        | 99 |
| \$1512        | B5 |
| \$1513        | 4C |
| \$1514        | DD |
| \$1515        | 0F |
| \$1516        | 17 |
| \$1517        | 88 |
| \$1518        | EE |
|               |    |

| \$2A0F | 25 |
|--------|----|
| \$2A10 | 58 |
| \$2A11 | AD |
| \$2A12 | 4E |
| \$2A13 | F4 |
| \$2A14 | 1A |
| \$2A15 | 94 |
| \$2A16 | F0 |
| \$2A17 | 77 |
| \$2A18 | 10 |
| \$2A19 | 17 |
| \$2A1A | 2A |
| \$2A1B | 27 |
| \$2A1C | 75 |
| \$2A1D | 52 |
| \$2A1E | 64 |
| \$2A1F | 0C |
| \$2A20 | 35 |
| \$2A21 | AA |
| \$2A22 | 10 |
| \$2A23 | 02 |
| \$2A24 | 2B |
| \$2A25 | 1A |
| \$2A26 | 61 |
| \$2A27 | 00 |