# IM6402/IM6403 Universal Asynchronous Receiver Transmitter (UART)



## GENERAL DESCRIPTION

The IM6402 and IM6403 are CMOS/LSI UART's for interfacing computers or microprocessors to asynchronous serial data channels. The receiver converts serial start, data, parity and stop bits to parallel data verifying proper code transmission, parity, and stop bits. The transmitter converts parallel data into serial form and automatically adds start, parity, and stop bits.

The data word length can be 5, 6, 7 or 8 bits. Parity may be odd or even, and parity checking and generation can be inhibited. The stop bits may be one or two (or one and one-half when transmitting 5 bit code). Serial data format is shown in Figure 8.

The IM6402 and IM6403 can be used in a wide range of applications including modems, printers, peripherals and remote data acquisition systems. CMOS/LSI technology permits clock frequencies up to 4.0MHz (250K Baud), an improvement of 10 to 1 over previous PMOS UART designs. Power requirements, by comparison, are reduced from 670mW to 10mW. Status logic increases flexibility and simplifies the user interface.

The IM6402 differs from the IM6403 in the use of five device pins as indicated in Table 1 and Figure 4.

#### **FEATURES**

- Low Power Less Than 10mW Typ. at 2MHz
- Operation Up to 4MHz Clock (IM6402A)
- Programmable Word Length, Stop Bits and Parity
- Automatic Data Formatting and Status Generation
- Compatible With Industry Standard UART's (IM6402)
- On-Chip Oscillator With External Crystal (IM6403)
- Operating Voltage IM6402-1/03-1: 5V IM6402A/03A: 4-11V

IM6402/03: 5V

## ORDERING INFORMATION

| ORDER CODE                             | IM6402-1/03-1       | IM6402A/03A      | IM6402/03    |
|----------------------------------------|---------------------|------------------|--------------|
| PLASTIC PKG                            | IM6402-1/03-IPL     | IM6402/03AIPL    | IM6402/03IPL |
| CERAMIC PKG                            | IM6402-1/03-1IJL    | IM6402/03AIJL    | IM6402/03IJL |
| MILITARY TEMP.                         | IM6402-1/03-1MJL    | IM6402/03AMJL    | _            |
| MILITARY TEMP. WITH /Hi-Rel processing | IM6402-1/03-1MJL/HR | IM6402/03AMJL/HR | _            |



## **ABSOLUTE MAXIMUM RATINGS (IM6402/03)**

| Operating Temperature                                      |
|------------------------------------------------------------|
| IM6402/03 (I)40°C to +85°C                                 |
| Storage Temperature Range65°C to 150°C                     |
| Supply Voltage (V <sub>DD</sub> -V <sub>SS</sub> )+8.0V    |
| Voltage On Any Input or Output Pin (V <sub>SS</sub> −0.3V) |
| to $(V_{DD} + 0.3V)$                                       |
| Lead Temperature (Soldering, 10sec) 300°C                  |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



#### TABLE 1

| PIN | IM6402    | IM6403 w/XTAL  | IM6403 w/EXT TTL CLOCK | IM6402 W/EXT CMOS CLOCK |
|-----|-----------|----------------|------------------------|-------------------------|
| 2   | N/C       | Divide Control | Divide Control         | Divide Control          |
| 17  | RRC       | XTAL           | External Clock Input   | No Connection           |
| 19  | Tri-State | Always Active  | Always Active          | Always Active           |
| 22  | Tri-State | Always Active  | Always Active          | Always Active           |
| 40  | TRC       | XTAL           | V <sub>SS</sub>        | External Clock Input    |

## DC ELECTRICAL CHARACTERISTICS ( $V_{DD} = 5.0V \pm 10\% V_{SS} = 0V$ , $T_A = Operating Temperature Range$ )

| SYMBOL          | PARAMETER                    | TEST CONDITIONS                                     | MIN                  | TYP2 | MAX  | UNIT |
|-----------------|------------------------------|-----------------------------------------------------|----------------------|------|------|------|
| V <sub>IH</sub> | Input Voltage High           |                                                     | V <sub>DD</sub> -2.0 |      |      | ٧    |
| V <sub>IL</sub> | Input Voltage Low            |                                                     |                      |      | 0.8  | ٧    |
| l <sub>IL</sub> | Input Leakage [1]            | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub>   | -5.0                 |      | 5.0  | μΑ   |
| V <sub>OH</sub> | Output Voltage High          | I <sub>OH</sub> = -0.2mA                            | 2.4                  |      |      | ٧    |
| V <sub>OL</sub> | Output Voltage Low           | I <sub>OL</sub> =1.6mA                              |                      |      | 0.45 | ٧    |
| lolk            | Output Leakage               | V <sub>SS</sub> ≤V <sub>OUT</sub> ≤V <sub>DD</sub>  | -5.0                 |      | 5.0  | μΑ   |
| ISTBY           | Power Supply Current Standby | V <sub>IN</sub> =V <sub>SS</sub> or V <sub>DD</sub> |                      | 1.0  | 800  | μΑ   |
| l <sub>DD</sub> | Power Supply Current IM6402  | f <sub>c</sub> =500kHz                              |                      |      | 1.2  | mA   |
| I <sub>DD</sub> | Power Supply Current IM6403  | f <sub>crystal</sub> =2.46MHz                       |                      |      | 3.7  | mA   |
| C <sub>IN</sub> | Input Capacitance [1] [3]    | T <sub>A</sub> =25°C                                |                      | 7.0  | 8.0  | pF   |
| Co              | Output Capacitance [1] [3]   | T <sub>A</sub> =25°C                                |                      | 8.0  | 10.0 | pF   |

- NOTE: 1. Except IM6403 XTAL input pins (i.e. pins 17 and 40).
  - 2. V<sub>DD</sub>=5V, T<sub>A</sub>=25°C.
  - 3. These parameters are guaranteed but not 100% tested.

## IM6402/IM6403



## AC ELECTRICAL CHARACTERISTICS (VDD=5.0V ±10% VSS=0V, CL=50pF, TA=Operating

Temperature Range)

| SYMBOL          | PARAMETER                   | TEST CONDITIONS     | MIN  | TYP2 | MAX    | UNIT |
|-----------------|-----------------------------|---------------------|------|------|--------|------|
| fc              | Clock Frequency IM6402      |                     | D.C. |      | 1.0    | MHz  |
| fcrystal        | Crystal Frequency IM6403    |                     |      |      | 2.46   | MHz  |
| t <sub>pw</sub> | Pulse Widths CRL, DRR, TBRL |                     | 225  | 50   | 110000 | ns   |
| t <sub>mr</sub> | Pulse Width MR              | See Timing Diagrams | 600  | 200  |        | ns   |
| t <sub>ds</sub> | Input Data Setup Time       | (Figures 4,5,6)     | 75   | 20   |        | ns   |
| t <sub>dh</sub> | Input Data Hold Time        |                     | 90   | 40   |        | ns   |
| t <sub>en</sub> | Output Enable Time          |                     |      | 80   | 190    | ns   |



The IM6403 differs from the IM6402 on three Inputs (RRC, TRC, pin 2) as shown in Figure 3. Two outputs (TBRE, DR) are not three-state as on the IM6402, but are always active. The on-chip divider and oscillator allow an inexpensive crystal to be used as a timing source rather than additional circuitry such as baud rate generators. For example, a color TV crystal at 3.579545MHz results in a baud rate of 109.2Hz for an easy teletype interface (Figure 12). A 9600 baud interface may be implemented using a 2.4576MHz crystal with the divider set to divide by 16.

www.datasheetcatalog.com

## (IM6402AI/AM, IM6403AI/AM) ABSOLUTE MAXIMUM RATINGS

| Supply Voltage (V <sub>DD</sub> -V <sub>SS</sub> ) | +12.0V |
|----------------------------------------------------|--------|
| Voltage On Any Input or Output Pin (VSS            |        |
| to (V <sub>DD</sub>                                |        |

| Operating Temperature Range         |                 |
|-------------------------------------|-----------------|
| IM6402AI/03AI                       | -40°C to +85°C  |
| IM6402AM/03AM                       | -55°C to +125°C |
| Storage Temperature Range           | 65°C to 150°C   |
| Lead Temperature (Soldering, 10sec) | 300°C           |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC ELECTRICAL CHARACTERISTICS (V<sub>DD</sub>=4.0V to 11.0V V<sub>SS</sub>=0V, T<sub>A</sub>=Operating Temperature Range)

| SYMBOL          | PARAMETER                    | TEST CONDITIONS                                     | MIN                 | TYP2                  | MAX                 | UNIT |
|-----------------|------------------------------|-----------------------------------------------------|---------------------|-----------------------|---------------------|------|
| V <sub>IH</sub> | Input Voltage High           |                                                     | 70% V <sub>DD</sub> |                       |                     | ٧    |
| VIL             | Input Voltage Low            |                                                     |                     |                       | 10% V <sub>DD</sub> | V    |
| I <sub>IL</sub> | Input Leakage [1] [3]        | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub>   | -1.0                |                       | 1.0                 | μΑ   |
| V <sub>OH</sub> | Output Voltage High          | I <sub>OH</sub> =0mA                                | <b>!</b>            | V <sub>DD</sub> -0.01 |                     | ٧    |
| V <sub>OL</sub> | Output Voltage Low           | I <sub>OL</sub> =0mA                                |                     | V <sub>SS</sub> +0.01 |                     | ٧    |
| lolk            | Output Leakage               | V <sub>SS</sub> ≤V <sub>OUT</sub> ≤V <sub>DD</sub>  | -1.0                |                       | 1.0                 | μΑ   |
| lcc             | Power Supply Current Standby | V <sub>IN</sub> =V <sub>SS</sub> or V <sub>DD</sub> |                     | 5.0                   | 500                 | μΑ   |
| lcc             | Power Supply Current IM6402A | f <sub>crystal</sub> =4MHz                          |                     |                       | 9.0                 | mA   |
| Icc             | Power Supply Current IM6403A | f <sub>crystal</sub> =3.58MHz                       |                     |                       | 13.0                | mA   |
| C <sub>IN</sub> | Input Capacitance [1] [3]    | T <sub>A</sub> =25°C                                |                     | 7.0                   | 8.0                 | pF   |
| Co              | Output Capacitance [1] [3]   | T <sub>A</sub> =25°C                                |                     | 8.0                   | 10.0                | pF   |

NOTE: 1. Except IM6403 XTAL input pins (i.e. pins 17 and 40).

2. V<sub>DD</sub>=5V, T<sub>A</sub>=25°C.

## AC ELECTRICAL CHARACTERISTICS ( $V_{DD} = 10.0V \pm 5\% V_{SS} = 0V$ , $C_L = 50 pF$ , $T_A = Operating$

Temperature Range)

| SYMBOL          | PARAMETER                   | TEST CONDITIONS     | MIN  | TYP2 | MAX | UNIT |
|-----------------|-----------------------------|---------------------|------|------|-----|------|
| f <sub>c</sub>  | Clock Frequency IM6402A     |                     | D.C. |      | 4.0 | MHz  |
| fcrystal        | Crystal Frequency IM6403A   |                     |      |      | 6.0 | MHz  |
| t <sub>pw</sub> | Pulse Widths CRL, DRR, TBRL |                     | 100  | 40   |     | ns   |
| t <sub>mr</sub> | Pulse Width MR              | See Timing Diagrams | 400  | 200  |     | ns   |
| t <sub>ds</sub> | Input Data Setup Time       | (Figures 4,5,6)     | 40   | 0    |     | ns   |
| t <sub>dh</sub> | Input Data Hold Time        |                     | 30   | 30   |     | ns   |
| t <sub>en</sub> | Output Enable Time          |                     |      | 40   | 70  | ns   |

www.datasheetcatalog.com

<sup>3.</sup> These parameters are guaranteed but not 100% tested.

## IM6402/IM6403



## (IM6402-11/1M, IM6403-11/1M)

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $V_{DD}-V_{SS}$ ) . . . . . . . . . . . . . . . . . . +8.0V Voltage On Any Input or Output Pin . . . . . . ( $V_{SS}$  -0.3V) to ( $V_{DD}$  +0.3V)

 Operating Temperature Range
 IM6402-1I/03-1I
 -40°C to +85°C

 IM6402-1M/03-1M
 -55°C to +125°C

 Storage Temperature Range
 -65°C to +150°C

 Lead Temperature (Soldering, 10sec)
 300°C

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC ELECTRICAL CHARACTERISTICS (V<sub>DD</sub>=5.0 ±10% V<sub>SS</sub>=0V, T<sub>A</sub>=Operating Temperature Range)

| SYMBOL          | PARAMETER                           | TEST CONDITIONS                                     | MIN                  | TYP2 | MAX       | UNIT |
|-----------------|-------------------------------------|-----------------------------------------------------|----------------------|------|-----------|------|
| V <sub>IH</sub> | Input Voltage High                  |                                                     | V <sub>DD</sub> -2.0 |      |           | ٧    |
| V <sub>IL</sub> | Input Voltage Low                   |                                                     |                      |      | 0.8       | ٧    |
| l <sub>IL</sub> | Input Leakage [1] [3]               | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DD</sub> | -1.0                 |      | 1.0       | μΑ   |
| V <sub>OH</sub> | Output Voltage High                 | I <sub>OH</sub> = -0.2mA                            | 2.4                  |      | 2.01613.0 | ٧    |
| V <sub>OL</sub> | Output Voltage Low                  | I <sub>OL</sub> = 2.0mA                             |                      |      | 0.45      | ٧    |
| lolk            | Output Leakage                      | V <sub>SS</sub> ≤V <sub>OUT</sub> ≤V <sub>DD</sub>  | -1.0                 |      | 1.0       | μΑ   |
| Icc             | Power Supply Current Standby        | V <sub>IN</sub> =V <sub>SS</sub> or V <sub>DD</sub> |                      | 1.0  | 100       | μΑ   |
| Icc             | Power Supply Current IM6402 Dynamic | f <sub>c</sub> =2MHz                                |                      |      | 1.9       | mA   |
| lcc             | Power Supply Current IM6403 Dynamic | f <sub>crystal</sub> =3.58MHz                       |                      |      | 5.5       | mA   |
| CIN             | Input Capacitance [1] [3]           | T <sub>A</sub> =25°C                                |                      | 7.0  | 8.0       | pF   |
| Co              | Output Capacitance [1] [3]          | T <sub>A</sub> =25°C                                |                      | 8.0  | 10.0      | pF   |

NOTE: 1. Except IM6403 XTAL input pins (i.e. pins 17 and 40).

2. V<sub>DD</sub>=5V, T<sub>A</sub>=25°C.

## AC ELECTRICAL CHARACTERISTICS ( $V_{DD} = 5.0V \pm 10\% V_{SS} = 0V$ , $C_L = 50pF$ , $T_A = Operating$ Temperature Range)

| SYMBOL               | PARAMETER                   | TEST CONDITIONS     | MIN  | TYP2 | MAX  | UNIT |
|----------------------|-----------------------------|---------------------|------|------|------|------|
| f <sub>c</sub>       | Clock Frequency IM6402-1    |                     | D.C. |      | 2.0  | MHz  |
| f <sub>crystal</sub> | Crystal Frequency IM6403-1  |                     |      |      | 3.58 | MHz  |
| t <sub>pw</sub>      | Pulse Widths CRL, DRR, TBRL |                     | 150  | 50   |      | ns   |
| t <sub>mr</sub>      | Pulse Width MR              | See Timing Diagrams | 400  | 200  |      | ns   |
| t <sub>ds</sub>      | Input Data Setup Time       | (Figures 4,5,6)     | 50   | 20   |      | ns   |
| t <sub>dh</sub>      | Input Data Hold Time        |                     | 60   | 40   |      | ns   |
| t <sub>en</sub>      | Output Enable Time          |                     |      | 80   | 160  | ns   |

www.datasheetcatalog.com

<sup>3.</sup> These parameters are guaranteed but not 100% tested.

## **TIMING DIAGRAMS**







www.datasheetcatalog.com

Table 1: IM6402/3 Pin Description

| PIN | SYMBOL                       | DESCRIPTION                                                                                                                                                                                                                                                      |  |
|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | V <sub>DD</sub>              | Positive Power Supply                                                                                                                                                                                                                                            |  |
| 2   | IM6402-N/C<br>IM6403-Control | No Connection Divide Control High: 2 <sup>4</sup> (16) Divider Low: 2 <sup>11</sup> (2048) Divider                                                                                                                                                               |  |
| 3   | V <sub>SS</sub>              | Negative Supply                                                                                                                                                                                                                                                  |  |
| 4   | RRD                          | A high level on RECEIVER REG-<br>ISTER DISABLE forces the re-<br>ceiver holding register outputs<br>RBR1-RBR8 to a high impedance<br>state.                                                                                                                      |  |
| 5   | RBR8                         | The contents of the RECEIVER BUFFER REGISTER appear of these three-state outputs. Work formats less than 8 characters are right justified to RBR1.                                                                                                               |  |
| 6   | RBR7                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 7   | RBR6                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 8   | RBR5                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 9   | RBR4                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 10  | RBR3                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 11  | RBR2                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 12  | RBR1                         | See Pin 5 — RBR8                                                                                                                                                                                                                                                 |  |
| 13  | PE                           | A high level on PARITY ERROR indicates that the received parity does not match parity programmed by control bits. The output is active until parity matches on a succeeding character. When parity is inhibited, this output is low.                             |  |
| 14  | FE                           | A high level on FRAMING ER-<br>ROR indicates the first stop bit<br>was invalid. FE will stay active un-<br>til the next valid character's stop<br>bit is received.                                                                                               |  |
| 15  | OE                           | A high level on OVERRUN ERROR indicates the data received flag was not cleared before the last character was transferred to the receiver buffer register. The Error is reset at the next character's stop bit if DRR has been performed (i.e., DRR; active low). |  |

## IM6402/IM6403



Table 1: IM6402/3 Pin Description (Continued)

PIN SYMBOL DESCRIPTION 16 SFD A high level on STATUS FLAGS DISABLE forces the outputs PE, FE, OE, DR\*, TBRE\* to a high impedance state. See Block Diagram and Figure 6. \* IM6402 only. 17 IM6402-RRC The RECEIVER REGISTER IM6403-XTAL CLOCK is 16X the receiver data rate. DRR A low level on DATA RECEIVED 18 RESET clears the data received output (DR), to a low level. 19 DR A high level on DATA RECEIVED indicates a character has been received and transferred to the receiver buffer register. 20 RRI Serial data on RECEIVER REGIS-TER INPUT is clocked into the receiver register. 21 MR A high level on MASTER RESET (MR) clears PE, FE, OE, DR, TRE and sets TBRE, TRO high. Less than 18 clocks after MR goes low, TRE returns high. MR does not clear the receiver buffer register, and is required after power-up. **TBRE** 22 A high level on TRANSMITTER BUFFER REGISTER EMPTY indicates the transmitter buffer register has transferred its data to the transmitter register and is ready for new data. 23 **TBRL** A low level on TRANSMITTER **BUFFER REGISTER LOAD trans**fers data from inputs TBR1-TBR8 into the transmitter buffer register. A low to high transition on TBRL requests data transfer to the transmitter register. If the transmitter register is busy, transfer is automatically delayed so that the two characters are transmitted end to end. See Figure 4. TRE 24 A high level on TRANSMITTER REGISTER EMPTY indicates completed transmission of a character including stop bits.

Table 1: IM6402/3 Pin Description (Continued)

| PIN | SYMBOL                    | DESCRIPTION                                                                                                                                                                                                    |  |  |
|-----|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 25  | TRO                       | Character data, start data and stop bits appear serially at the TRANSMITTER REGISTER OUT-PUT.                                                                                                                  |  |  |
| 26  | TBR1                      | Character data is loaded into the TRANSMITTER BUFFER REGISTER via inputs TBR1-TBR8. For character formats less than 8-bits, the TBR8, 7, and 6 Inputs are ignored corresponding to the programmed word length. |  |  |
| 27  | TBR2                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 28  | TBR3                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 29  | TBR4                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 30  | TBR5                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 31  | TBR6                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 32  | TBR7                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 33  | TBR8                      | See Pin 26 — TBR1                                                                                                                                                                                              |  |  |
| 34  | CRL                       | A high level on CONTROL REG-<br>ISTER LOAD loads the control<br>register. See Figure 5.                                                                                                                        |  |  |
| 35  | PI*                       | A high level on PARITY INHIBIT inhibits parity generation, parity checking and forces PE output low.                                                                                                           |  |  |
| 36  | SBS*                      | A high level on STOP BIT SE-<br>LECT selects 1.5 stop bits for a 5<br>character format and 2 stop bits<br>for other lengths.                                                                                   |  |  |
| 37  | CLS2*                     | These inputs program the CHAR-ACTER LENGTH SELECTED. (CLS1 low CLS2 low 5-bits)(CLS1 high CLS2 low 6-bits)(CLS1 low CLS2 high 7-bits)(CLS1 high CLS2 high 8-bits)                                              |  |  |
| 38  | CLS1*                     | See Pin 37 — CLS2                                                                                                                                                                                              |  |  |
| 39  | EPE*                      | When PI is low, a high level on EVEN PARITY ENABLE generates and checks even parity. A low level selects odd parity.                                                                                           |  |  |
| 40  | IM6402-TRC<br>IM6403-XTAL | The TRANSMITTER REGISTER CLOCK is 16X the transmit data rate.                                                                                                                                                  |  |  |

<sup>\*</sup>See Table 2 (Control Word Function)

**Table 2: Control Word Function** 

| CONTROL WORD |      |    |     |     | DATA BITS | PARITY BIT | STOP BIT(S) |
|--------------|------|----|-----|-----|-----------|------------|-------------|
| CLS2         | CLS1 | PI | EPE | SBS | DATABITS  | PARITI BIT | STOP BIT(S) |
| L            | L    | L  | L   | L   | 5         | ODD        | 1           |
| L            | L    | L  | L   | н   | 5         | ODD        | 1.5         |
| L            | L    | L  | н   | L   | 5         | EVEN       | 1           |
| L            | L    | L  | н   | н   | 5         | EVEN       | 1.5         |
| L            | L    | Н  | ×   | L   | 5         | DISABLED   | 1           |
| L            | L    | Н  | ×   | Н   | 5         | DISABLED   | 1.5         |
| L            | н    | L  | L   | L   | 6         | ODD        | 1           |
| L            | н    | L  | L   | н   | 6         | ODD        | 2           |
| L            | Н    | L  | Н   | L   | 6         | EVEN       | 1           |
| L            | н    | L  | Н   | н   | 6         | EVEN       | 2           |
| L            | Н    | Н  | ×   | L   | 6         | DISABLED   | 1           |
| L            | н    | н  | ×   | н   | 6         | DISABLED   | 2           |
| Н            | L    | L  | L   | L   | 7         | ODD        | 1           |
| н            | L    | L  | L   | н   | 7         | ODD        | 2           |
| Н            | L    | L  | Н   | L   | 7         | EVEN       | 1           |
| н            | i L  | L  | н   | н   | 7         | EVEN       | 2           |
| н            | L    | н  | x   | L   | 7         | DISABLED   | 1           |
| Н            | L    | н  | ×   | н   | 7         | DISABLED   | 2           |
| Н            | н    | L  | L   | L   | 8         | ODD        | 1           |
| н            | н    | L  | L   | н   | 8         | ODD        | 2           |
| Н            | н    | L  | Н   | L   | 8         | EVEN       | 1           |
| Н            | н    | L  | н   | н   | 8         | EVEN       | 2           |
| Н            | н    | Н  | Х   | L   | 8         | DISABLED   | 1           |
| н            | н    | н  | ×   | H   | 8         | DISABLED   | 2           |

x = Don't Care

#### TRANSMITTER OPERATION

The transmitter section accepts parallel data, formats it and transmits it in serial form (Figure 7) on the TROutput terminal.



Transmitter timing is shown in Figure 8. Data is loaded into the transmitter buffer register from the inputs TBR1 through TBR8 by a logic low on the TBRLoad input. Valid data must be present at least t<sub>DS</sub> prior to and t<sub>DH</sub> following the rising edge of TBRL. If words less than 8 bits are used, only the least significant bits are used. The character is right justified into the least significant bit, TBR1. The rising edge of TBRL clears TBREmpty. 0 to 1 clock cycles later, data is transferred to the transmitter register, TREmpty is cleared and transmission starts. TBREmpty is reset to a logic high.

Output data is clocked by TRClock, which is 16 times the data rate. A second pulse on TBRLoad loads data into the transmitter buffer register. Data transfer to the transmitter register is delayed until transmission of the current character is complete. Data is automatically transferred to the transmitter register and transmission of that character begins.



www.datasheetcatalog.com



#### RECEIVER OPERATION

Data is received in serial form at the RI input. When no data is being received, RI input must remain high. The data is clocked by the RRClock, which is 16 times the data rate. Receiver timing is shown in Figure 9.

A low level on DRReset clears the DReady line. During the first stop bit, data is transferred from the receiver register to the RBRegister. If the word is less than 8 bits, the unused most significant bits will be a logic low. The output character is right justified to the least significant bit RBR1. A logic high on OError indicates an overrun which occurs when DReady has not been cleared before the present character was transferred to the RBRegister. A logic high on PError indicates a parity error. ½ clock cycle later, DReady is set to a logic high and FError is evaluated. A logic high on FError indicates an invalid stop bit was received. The receiver will not begin searching for the next start bit until a stop bit is received.

#### START BIT DETECTION

The receiver uses a 16X clock for timing. (See Figure 10.) The start bit (A) could have occurred as much as one clock cycle before it was detected, as indicated by the shaded portion. The center of the start bit is defined as clock count  $7\frac{1}{2}$ . If the receiver clock is a symmetrical square wave, the center of the start bit will be located within  $\pm \frac{1}{2}$  clock cycle,  $\pm \frac{1}{32}$  bit or  $\pm 3.125\%$ . The receiver begins searching for the next start bit at the center of the first stop bit.



## TYPICAL APPLICATION

Microprocessor systems, which are inherently parallel in nature, often require an asynchronous serial interface. This function can be performed easily with the IM6402/03 UART. Figure 11 shows how the IM6402 can be interfaced to an IM80C48 microcomputer system.

In this example the characters to be received or transmitted will be eight bits long (CLS 1 and 2: both HIGH) and transmitted with no parity (PI:HIGH) and two stop bits (SBS:HIGH). Since these control bits will not be changed during operation, Control Register Load (CRL) can be tied high. Remember, since the IM6402/03 is a CMOS device, all unused inputs should be tied to either  $V_{DD}$  or  $V_{SS}$ .

The baud rate at which the transmitter and receiver will operate is determined by the IM4702 Baud Rate Generator.

To ensure consistent and correct operation, the IM6402/03 must be reset after power-up. The Master Reset (MR) pin is active high, and can be driven reliably from a Schmitt trigger inverter and R-C delay. In this example, the IM80C48 is reset through still another inverter. The Schmitt trigger between the processor and R-C network is needed to assure that a slow rising capacitor voltage does not re-trigger RESET. A long reset pulse after power-up (~20ms) is required by the processor to assure that the on-board crystal oscillator has sufficient time to start.

If parity is not inhibited, a parity error will cause the PE pin to go high until the next valid character is received.

A framing error is generated when an expected stop bit is not received. FE will stay high after the error until the next complete character's stop bit is received.

The overrun error flag is set if a received character is transferred to the RECEIVER BUFFER REGISTER when the previous character has not been read. The OE pin will stay high until the next received stop bit after a DRR is performed.

