w.DataSheet4U.cc



# $\mu$ PD8085A/AH 8-BIT, SINGLE-CHIP N-CHANNEL MICROPROCESSORS

# **Description**

The  $\mu$ PD8085A-2,  $\mu$ PD8085AH, and  $\mu$ PD8085AH-2 8-bit, single-chip microprocessors are 100 percent software compatible with the industry standard 8080A. They have the ability of increasing system performance of the 8080A by operating at a higher speed. Using the  $\mu$ PD8085A in conjunction with its family of ICs allows the designer complete flexibility with minimum chip count. The H (HMOS) versions have lower power consumptions than the non-H versions.

### **Features**

- ☐ Single power supply, +5 V,  $\pm 10\%$
- Internal clock generation and system control
- ☐ Internal serial in/out port
- ☐ Fully TTL-compatible
- ☐ Internal four-level interrupt structure
- Multiplexed address/data bus for increased system performance
- Complete family of components for design
- flexibility

  Software compatible with industry standard 8080A
- ☐ Higher throughput
  - μPD8085A-2 5 MHz
  - $-\mu$ PD8085AH-3MHz
  - -- μPD8085AH-2 -- 5 MHz

### **Ordering Information**

| Part<br>Number | Package Type       | Max Frequency<br>of Operation |
|----------------|--------------------|-------------------------------|
| μPD8085AC-2    | 40-pin plastic DIP | 5 MHz                         |
| μPD8085AHC     | 40-pin plastic DIP | 3 MHz                         |
| μPD8085AHC-2   | 40-pin plastic DIP | 5 MHz                         |
| www.gaig       | sheethu            | co'                           |

# **Pin Configuration**



# Pin Identification

| No.    | Symbol                           | Function                                    |
|--------|----------------------------------|---------------------------------------------|
| 1, 2   | X1, X2                           | Crystal in                                  |
| 3      | R0                               | Reset out                                   |
| 4      | SOD                              | Serial out data                             |
| 5      | SID                              | Serial in data                              |
| 6      | TRAP                             | Trap interrupt input                        |
| 7      | RST 7.5                          | Restart interrupts                          |
| 8      | RST 6.5                          | Restart interrupts                          |
| 9      | RST 5.5                          | Restart interrupts                          |
| 10     | INTR                             | Interrupt request in                        |
| 11     | ĪNTĀ                             | Interrupt acknowledge                       |
| 12-19  | AD <sub>0</sub> -AD <sub>7</sub> | Low address / data bus                      |
| 20     | V <sub>SS</sub>                  | Ground                                      |
| 21-28  | A <sub>8</sub> -A <sub>15</sub>  | High address bus                            |
| 29, 33 | S <sub>0</sub> , S <sub>1</sub>  | Status outputs                              |
| 30     | ALE                              | Address latch enable out                    |
| 31, 32 | WR, RD                           | Write / read strobes out                    |
| 34     | 10 / M                           | I / 0 or memory indicator                   |
| 35     | READY                            | Ready input                                 |
| 36     | RESET IN                         | Reset input                                 |
| 37     | CLK                              | Clock out                                   |
| 38, 39 | HLDA, HOLD                       | Hold acknowledge out and hold input request |
| 40     | V <sub>CC</sub>                  | +5 V supply                                 |

# **μPD8085A/AH**



### **Pin Functions**

### Crystal In

Crystal, RC, or external clock input.

### **Reset Out**

Acknowledges that the processor is being reset to be used as a system reset.

### **Serial Out Data**

1-bit data out by the SIM instruction.

### Serial In Data

1-bit data into ACC bit 7 by the RIM instruction.

# Trap Interrupt Input

Highest priority nonmaskable restart interrupt.

# **Restart Interrupts**

Priority restart interrupt inputs, of which 7.5 is the highest and 5.5 the lowest priority.

# Interrupt Request In

A general interrupt input which stops the PC from incrementing, generates INTA, and samples the data bus for a restart or call instruction.

### Interrupt Acknowledge

An output which indicates that the processor has responded to INTR.

### Low Address/Data Bus

Multiplexed low address and data bus.

### Ground

Ground Reference.

### **High Address Bus**

Nonmultiplexed high 8 bits of the address bus.

# **Status Outputs**

Outputs which indicate data bus status: Halt, Write, Read, Fetch.

### Address Latch Enable Out

A signal which indicates that the lower 8 bits of address are valid on the AD lines.

### Write/Read Strobes Out

Signals out which are used as write and read strobes for memory and I/O devices.

# I/O or Memory Indicator

A signal out which indicates whether  $\overline{RD}$  or  $\overline{WR}$  strobes are for I/O or memory devices.

# **Ready Input**

An input which is used to increase the data and address bus access times (can be used for slow memory).

# Reset Input

An input which is used to start the processor activity at address 0, resetting IE and HLDA flip-flops.

# **Clock Out**

System clock output.

# Hold Acknowledge Out and Hold Input Request

Used to request and indicate that the processor should relinquish the bus for DMA activity. When hold is acknowledged,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ ,  $\overline{\text{IO}}/\overline{\text{M}}$ , address and data buses are all three-stated.

### +5 V Supply

Power supply input.



# **Block Diagram**





# **Absolute Maximum Ratings**

 $\mu$ PD8085A-2:  $T_A = 25$ °C;  $V_{CC} = +5 V \pm 5\%$ 

| Power supply voltage, V <sub>DD</sub>   | -0.5 V to +7 V  |
|-----------------------------------------|-----------------|
| Input voltage, V <sub>I</sub>           | -0.5 V to +7 V  |
| Output voltage, V <sub>0</sub>          | - 0.5 V to +7 V |
| Operating temperature, T <sub>OPT</sub> | 0°C to +70°C    |
| Storage temperature, T <sub>STG</sub>   | -65°C to +150°C |
| Power dissipation, PD                   | 1.5 W           |

Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **DC Characteristics**

 $\mu PD8085AH, \mu PD8085AH\text{-}2\text{: }T_{A}=0\,^{\circ}\text{C} \text{ to } +70\,^{\circ}\text{C}, V_{CC}=+5\,\text{V}\pm10\,\%,$  $V_{SS} = GND$   $\mu PD8085A-2: T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = +5 \text{ V} \pm 5^{\circ}, V_{SS} = GND$ 

|                                                       |                      |                      | Limit | 3                    |      | Test                                                                        |
|-------------------------------------------------------|----------------------|----------------------|-------|----------------------|------|-----------------------------------------------------------------------------|
| Parameter                                             | Symbol               | Min                  | Тур   | Max                  | Unit | Conditions                                                                  |
| Input voltage<br>low                                  | V <sub>IL</sub>      | V <sub>SS</sub> -0.5 | j     | V <sub>SS</sub> +0.8 | ٧    |                                                                             |
| Input voltage<br>high                                 | V <sub>IH</sub>      | 2.0                  |       | V <sub>CC</sub> +0.5 | ٧    |                                                                             |
| Output voltage<br>low                                 | V <sub>OL</sub>      |                      |       | +0.45                | ٧    | $I_{OL} = 2.0 \text{ mA},$<br>$I_{OH} = -400 \mu\text{A},$<br>(Notes 1 & 2) |
| Output voltage<br>high                                | V <sub>OH</sub>      | 2.4                  |       |                      | V    | $I_{OH} = -400 \mu\text{A},$<br>$I_{OL} = 2 \text{mA},$<br>(Notes 1 & 2)    |
| Input leakage<br>current                              | ILI                  |                      |       | ± 10(1)              | μА   | 0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>                                     |
| Output leakage<br>current                             | lL0                  |                      |       | ± 10(1)              | μА   | 0.45 V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                                 |
| Input level low,<br>reset                             | VILR                 | -0.5                 |       | +0.8                 | ٧    |                                                                             |
| Input level high,<br>reset                            | V <sub>iHR</sub>     | 2.4                  |       | V <sub>CC</sub> +0.5 | ٧    |                                                                             |
| Hysteresis,<br>reset                                  | $V_{HY}$             | 0.25                 |       |                      | ٧    |                                                                             |
| X1, X2 input<br>voltage high                          | V <sub>IHX</sub>     | 4.0                  |       | V <sub>CC</sub> +0.5 | ٧    |                                                                             |
| Power supply current (V <sub>CC</sub> )<br>µPD8085A-2 | I <sub>CC</sub> (AV) | l                    | •     | 170                  | mA   | t <sub>CY</sub> min                                                         |
| μPD8085AH,<br>μPD8085AH-2                             |                      |                      |       | 135                  | mA   | t <sub>CY</sub> min, (Note 3)                                               |

### Note:

- (1) Minus (-) designates current flow out of the device.
- (2) On all outputs.
- (3) Maximum unit test.



|                                                                      |                   | Limits |       |            |                                         |      |                    |
|----------------------------------------------------------------------|-------------------|--------|-------|------------|-----------------------------------------|------|--------------------|
|                                                                      | -                 | μPD8   | 085AH | μPD8085AH- | 2, µPD8085A-2                           | -    | •                  |
| Parameter                                                            | Symbol            | Min    | Max   | Min        | Max                                     | Unit | Test<br>Conditions |
| CLK cycle period                                                     | tcyc              | 320    | 2000  | 200        | 2000                                    | ns   |                    |
| CLK low time                                                         | t <sub>1</sub>    | 80     |       | 40         |                                         | ns   |                    |
| CLK high time                                                        | t <sub>2</sub>    | 120    | .,    | 70         |                                         | ns   |                    |
| CLK rise time                                                        | t <sub>r</sub>    |        | 30    |            | 30                                      | ns   |                    |
| CLK fall time                                                        | t <sub>f</sub>    |        | 30    |            | 30                                      | n\$  |                    |
| X1 rising to CLK rising                                              | t <sub>XKR</sub>  | 30     | 120   | 30         | 100                                     | ПŜ   |                    |
| X1 rising to CLK falling                                             | t <sub>XKF</sub>  | 30     | 150   | 30         | 110                                     | ns   |                    |
| A <sub>8</sub> -A <sub>15</sub> valid to leading edge of CONTROL     | t <sub>AC</sub>   | 270    |       | 115        |                                         | ns   | (Note 1)           |
| A <sub>O</sub> -A <sub>7</sub> valid to leading edge of CONTROL      | t <sub>ACL</sub>  | 240    |       | 115        |                                         | ns   |                    |
| A <sub>0</sub> -A <sub>15</sub> valid to data input                  | t <sub>AD</sub>   |        | 575   |            | 350                                     | ns   |                    |
| Address float after leading edge of RD (INTA)                        | t <sub>AFR</sub>  |        | 0     |            | 0                                       | ns   |                    |
| A <sub>8</sub> -A <sub>15</sub> valid before trailing edge of<br>ALE | t <sub>AL</sub>   | 115    |       | 50         |                                         | ns   | (Note 1)           |
| A <sub>O</sub> -A <sub>7</sub> valid before trailing edge of<br>ALE  | t <sub>ALL</sub>  | 90     |       | 50         |                                         | ns   |                    |
| READY valid from address valid                                       | t <sub>ARY</sub>  |        | 220   |            | 100                                     | ns   |                    |
| A <sub>8</sub> -A <sub>15</sub> valid after CONTROL                  | t <sub>CA</sub>   | 120    |       | 60         |                                         | ns   |                    |
| Width of control low (RD, WR, INTA)                                  | t <sub>CC</sub>   | 400    |       | 230        | ·                                       | ns   |                    |
| Trailing edge of CONTROL to leading edge of ALE                      | tcL               | 50     |       | 25         |                                         | ns   |                    |
| Data valid to trailing edge of WR                                    | t <sub>DW</sub>   | 420    |       | 230        |                                         | ns   |                    |
| HLDA to bus enable                                                   | t <sub>HABE</sub> |        | 210   |            | 150                                     | ns   |                    |
| Bus float after HLDA                                                 | thabf             |        | 210   |            | 150                                     | ns   |                    |
| HLDA valid to trailing edge of CLK                                   | thack             | 110    |       | 40         |                                         | ns   |                    |
| HOLD hold time                                                       | tHDH              | 0      |       | D          |                                         | ns   |                    |
| HOLD setup time to trailing edge of<br>CLK                           | thos              | 170    |       | 120        |                                         | ns   |                    |
| NTR hold time                                                        | tinh              | 0      |       | 0          | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ns   |                    |
| NTR, RST, TRAP setup time to railing edge of CLK                     | tins              | 160    |       | 150        |                                         | пѕ   |                    |
| Address hold time after ALE                                          | t <sub>LA</sub>   | 100    | - ,   | 50         |                                         | ns   |                    |
| railing edge of ALE to leading edge<br>of CONTROL                    | t <sub>LC</sub>   | 130    | ***** | 60         |                                         | ns   |                    |
| ALE low time during CLK high                                         | tLCK              | 100    |       | 50         | · · · · · · · · · · · · · · · · · · ·   | ns   |                    |
| LE to valid data input during read                                   | t <sub>LDR</sub>  |        | 460   |            | 270                                     | ns   |                    |
| ALE to valid data during write                                       | t <sub>LDW</sub>  |        | 200   | 100        | 120                                     | ns   |                    |
| ALE pulse width                                                      | t <sub>LL</sub>   | 140    |       | 80         |                                         | ns   |                    |
| ALE to READY stable                                                  | tLRY              |        | 110   |            | 30                                      | ns   |                    |

# **μPD8085A/AH**



# **AC Characteristics (cont)**

 $\mu$ PD8085A-2: T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5 V ±5%  $\mu$ PD8085AH,  $\mu$ PD8085AH-2: T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5 V ±10%

|                                                                   |                  |                | L              | imits       |               |      |            |
|-------------------------------------------------------------------|------------------|----------------|----------------|-------------|---------------|------|------------|
|                                                                   | -                | μ <b>PD</b> 81 | 085 <b>A</b> H | μPD8085AH-2 | 2, µPD8085A-2 | -    | Test       |
| Parameter                                                         | Symbol           | Min            | Max            | Min         | Max           | Unit | Conditions |
| Trailing edge of $\overline{\text{RD}}$ to re-enabling of address | t <sub>RAE</sub> | 150            |                | 90          |               | ns   |            |
| RD (or INTA) to valid data                                        | t <sub>RD</sub>  |                | 300            |             | 150           | ns   |            |
| Trailing edge of CONTROL to leading edge of next CONTROL          | t <sub>RV</sub>  | 400            |                | 220         |               | ns   |            |
| Data hold time after RD (INTA)                                    | t <sub>RDH</sub> | 0              | **             | 0           |               | ns   | (Note 7)   |
| READY hold time                                                   | t <sub>RYH</sub> | 0              |                | 0           |               | ns   |            |
| READY setup time to leading edge of CLK                           | t <sub>RYS</sub> | 110            |                | 100         |               | ns   |            |
| Leading edge data valid after trailing edge of WR                 | t <sub>WĐ</sub>  | 100            |                | 60          |               | ns   |            |
| Leading edge of WR to data valid                                  | t <sub>WDL</sub> |                | 40             |             | 20            | ns   |            |

### Note:

- (1)  $A_8 A_{15}$  address specs apply to  $IO/\overline{M}$ .  $S_0$  and  $S_1$  except  $A_8 A_{15}$  are undefined during  $T_4 T_6$  of OF cycle whereas  $IO/\overline{M}$ ,  $S_0$  and  $S_1$  are stable.
- (2) Test conditions:  $t_{CYC} = 320 \text{ ns} (8085AH)/200 \text{ ns} (8085A-2) C_L = 150 \text{ pF}$
- (3) For all output timing except where  $C_L$  = 150 pF use the following correction factors: 25 pF,  $C_L$  = 150 pF: -0.10 ns/pF 150 pF,  $C_L$  = 300 pF: +0.3 ns/pF
- (4) Output timings are measured with purely capacitive load.
- (5) All timings are measured as the following: Output voltage:  $V_L = 0.8 \text{ V}, V_H = 2.0 \text{ V}$ Input voltage: 1.5 V;  $t_p$   $t_f = 20 \text{ ns}$
- (6) To calculate timing specifications at other values of t<sub>CYC</sub> use Bus Timing Specifications.
- (7) Data hold time is guaranteed under all loading conditions.

# **Bus Timing Specifications**

### toyo as a Dependent

|                  | Timi                          | ng Formula                                 |         |
|------------------|-------------------------------|--------------------------------------------|---------|
| Symbol           | μ <b>PD8</b> 085 <b>A</b> H   | μ <b>PD8085A-2,</b><br>μ <b>PD8085AH-2</b> | Min/Max |
| t <sub>AL</sub>  | (1/2) t <sub>CY</sub> - 45    | $(1/2) t_{CY} - 50$                        | Min     |
| t <sub>LA</sub>  | (1/2) t <sub>CY</sub> - 60    | (1/2) t <sub>CY</sub> - 50                 | Min     |
| t <sub>LL</sub>  | (1/2) t <sub>CY</sub> - 20    | (1/2) t <sub>CY</sub> - 20                 | Min     |
| t <sub>LCK</sub> | (1/2) t <sub>CY</sub> -60     | (1/2) t <sub>CY</sub> - 50                 | Min     |
| t <sub>LC</sub>  | (1/2) t <sub>CY</sub> - 30    | (1/2) t <sub>CY</sub> - 40                 | Min     |
| t <sub>AD</sub>  | (5/2+N) t <sub>CY</sub> - 225 | (5 / 2 +N) t <sub>CY</sub> - 150           | Max     |
| t <sub>RD</sub>  | (3/2+N) t <sub>CY</sub> - 180 | (3/2+N) t <sub>CY</sub> - 150              | Max     |
| t <sub>RAE</sub> | (1/2) t <sub>CY</sub> - 10    | (1/2) t <sub>CY</sub> - 10                 | Min     |
| t <sub>CA</sub>  | (1/2) t <sub>CY</sub> - 40    | (1/2) t <sub>CY</sub> - 40                 | Min     |
| t <sub>DW</sub>  | $(3/2+N) t_{CY}-60$           | (3/2+N) t <sub>CY</sub> - 70               | Min     |
| t <sub>WD</sub>  | (1/2) t <sub>CY</sub> - 60    | (1/2) t <sub>CY</sub> -40                  | Min     |

|                   | Timi                              | ng Formula                                                   |         |
|-------------------|-----------------------------------|--------------------------------------------------------------|---------|
| Symbol            | μ <b>PD8085AH</b>                 | μ <b>PD</b> 8085 <b>A-2,</b><br>μ <b>PD</b> 8085 <b>AH-2</b> | Min/Max |
| tcc               | (3/2+N) t <sub>CY</sub> -80       | (3/2+N) t <sub>CY</sub> -70                                  | Min     |
| tcl               | (1/2) t <sub>CY</sub> -110        | (1/2) t <sub>CY</sub> - 75                                   | Min     |
| t <sub>ARY</sub>  | (3/2) t <sub>CY</sub> - 260       | (3/2) t <sub>CY</sub> - 200                                  | Max     |
| t <sub>HACK</sub> | (1/2) t <sub>CY</sub> - 50        | (1/2) t <sub>CY</sub> - 60                                   | Min     |
| t <sub>HABF</sub> | (1/2) t <sub>CY</sub> +50         | (1/2) t <sub>CY</sub> - 50                                   | Max     |
| t <sub>HABE</sub> | (1/2) t <sub>CY</sub> +50         | (1/2) t <sub>CY</sub> - 50                                   | Max     |
| t <sub>AC</sub>   | (2/2) t <sub>CY</sub> - 50        | (2 / 2) t <sub>CY</sub> - 85                                 | Min     |
| t <sub>1</sub>    | (1/2) t <sub>CY</sub> - 80        | (1/2) t <sub>CY</sub> - 60                                   | Min     |
| t <sub>2</sub>    | (1/2) t <sub>CY</sub> -40         | (1/2) t <sub>CY</sub> - 30                                   | Min     |
| t <sub>RV</sub>   | (3 / 2) t <sub>CY</sub> - 80      | (3 / 2) t <sub>CY</sub> - 80                                 | Min     |
| t <sub>LDR</sub>  | (4 / 2 + N) t <sub>CY</sub> - 180 | (4 / 2+N) t <sub>CY</sub> - 130                              | Max     |

### Note:

(1) N = Number of WAIT state.



# **Timing Waveforms**

# **Clock Timing Waveform**



# **Hold Timing**



# 8085AH Bus Timing Read Operation



# Write Operation



# Read Operation with Wait Cycle (same Ready Timing Applies to Write Operation)





# **Timing Waveforms (cont)**

# Interrupt and Hold Timing



# **Functional Description**

The  $\mu$ PD8085A contains six 8-bit data registers, an 8-bit accumulator, four testable flag bits, and an 8-bit parallel binary arithmetic unit. The  $\mu$ PD8085A also provides decimal arithmetic capability and it includes 16-bit arithmetic and immediate operators which greatly simplify memory address calculations, and high speed arithmetic operations.

The  $\mu$ PD8085A has a stack architecture wherein any portion of the external memory can be used as a last in/first out (LIFO) stack to store/retrieve the contents of the accumulator, the flags, or any of the data registers.

The  $\mu$ PD8085A also contains a 16-bit stack pointer to control the addressing of this external stack. One of the major advantages of the stack is that multiple level interrupts can easily be handled since complete system status can be saved when an interrupt occurs and then restored after the interrupt is complete. Another major advantage is that almost unlimited subroutine nesting is possible.

The µPD8085A was designed with speed and simplicity of the overall system in mind. The multiplexed address/data bus increases available pins for advanced functions in the processor and peripheral

chips while providing increased system speed and less critical timing functions. All signals to and from the  $\mu$ PD8085A are fully TTL-compatible.

The internal interrupt structure of the  $\mu PD8085A$  features 4 levels of prioritized interrupt with three levels internally maskable.

Communication on both the address lines and the data lines can be interlocked by using the HOLD input. When the hold acknowledge (HLDA) signal is issued by the processor, its operation is suspended and the address, data and control lines are forced to be in the FLOATING state. This permits other devices, such as direct memory access channels (DMA), to be connected to the address and data buses.

The µPD8085A features internal clock generation with status outputs available for advanced read/write timing and memory/IO instruction indications. The clock may be crystal controlled, RC controlled, or driven by an external signal.

On-chip serial in/out port is available and controlled by the newly added RIM and SIM instructions.



# **Processor State Transition Diagram**



83-003840C



# **Clock Inputs**

As stated, the timing for the  $\mu$ PD8085A may be generated in one of two ways: crystal, or external clock. Recommendations for these methods are shown below. Note the input frequency must be twice the internal operating frequency.

# **Status Outputs**

The status outputs are valid during ALE time and have the following meaning:

|       | S <sub>1</sub> | S <sub>0</sub> |
|-------|----------------|----------------|
| Halt  | 0              | 0              |
| Write | 0              | 1              |
| Read  | 1              | 0              |
| Fetch | 1              | 1              |

These pins may be decoded to portray the processor's data bus status.

# **Interrupts**

The  $\mu$ PD8085A has five interrupt pins available to the user. INTR is operationally the same as the 8080 interrupt request, three (3) internally maskable restart interrupts: RESTART 5.5, 6.5, and 7.5, and TRAP, a non-maskable restart.

| Priority | Interrupt | Restart<br>Address |
|----------|-----------|--------------------|
| Highest  | TRAP      | 24 <sub>16</sub>   |
|          | RST 7.5   | 3C <sub>16</sub>   |
|          | RST 6.5   | 34 <sub>16</sub>   |
|          | RST 5.5   | 2C <sub>16</sub>   |
| Lowest   | INTR      |                    |

INTR, RST 5.5 and RST 6.5 are all level sensing inputs while RST 7.5 is set on a rising-edge. TRAP, the highest priority interrupt, is non-maskable and is set on the rising-edge or positive level. It must make a low-to-high transition and remain high to be seen, but it will not be generated again until it makes another low-to-high transition.

### RC



# Crystal



### External





### Serial I/O

Serial input and output is accomplished with two new instructions not included in the 8080: RIM and SIM. These instructions serve several purposes: serial I/O, and reading or setting the interrupt mask.

The RIM (Read Interrupt Mask) instruction is used for reading the interrupt mask and for reading serial data. After execution of the RIM instruction the ACC content is as follows:



### Note:

(1) After the TRAP interrupt, the RIM instruction must be executed to preserve the status of IE.

The SIM (Set Interrupt Mask) instruction is used to program the interrupt mask and to output serial data. Presetting the ACC for the SIM instruction has the following meaning:



### **Instruction Set**

The instruction set includes arithmetic and logical operators with direct, register, indirect, and immediate addressing modes.

Move, load, and store instruction groups provide the ability to move either 8 or 16 bits of data between memory, the six working registers and the accumulator using direct, register, indirect, and immediate addressing modes.

The ability to branch to different portions of the program is provided with direct, conditional, or computed jumps. Also, the ability to call and return from subroutines is provided both conditionally and unconditionally. The RESTART (or single byte call instruction) is useful for interrupt vector operation.

Conditional jumps, calls and returns execute based on the state of the four testable flags (sign, zero, parity and carry). The state of each flag is determined by the result of the last instruction executed that affected flags. (See Instruction Set Table)

The sign flag is set (high) if bit 7 of the result is a "1"; otherwise it is reset (low). The zero flag is set if the result is "0"; otherwise it is reset. The parity flag is set if the modulo 2 sum of the bits of the result is "0" (even parity); otherwise (odd parity) it is reset. The carry flag is set if the last instruction resulted in a carry or a borrow out of the most significant bit (bit 7) of the result; otherwise it is reset.

In addition to the four testable flags, the  $\mu$ PD8085A has another flag (ACY) that is not directly testable. It is used for multiple precision arithmetic operations with the DAA instruction. The auxiliary carry flag is set if the last instruction resulted in a carry or a borrow from bit 3 into bit 4: otherwise it is reset.

Double precision operators such as stack manipulation and double add instructions extend both the arithmetic and interrupt handling capability of the  $\mu$ PD8085A. The ability to increment and decrement memory, the six general registers, and the accumulator are provided as well as extended increment and decrement instructions to operate on the register pairs and stack pointer. Further capability is provided by the ability to rotate the accumulator left or right through or around the carry bit.

Input and output may be accomplished using memory addresses as I/O ports or the directly addressed I/O provided for in the  $\mu$ PD8085A instruction set.

Two instructions, RIM and SIM, are used for reading and setting the internal interrupt mask as well as input and output to the serial I/O port.

The special instruction group completes the  $\mu$ PD8085A instruction set: NOP, HALT stop processor execution; DAA provides decimal arithmetic capability; STC sets the carry flag; CMC complements it; CMA complements the contents of the accumulator; and XCHG exchanges the contents of two 16-bit register pairs directly.

### **Data and Instruction Formats**

Data in the  $\mu$ PD8085A is stored as 8-bit binary integers. All data/instruction transfers to the system data bus are in the following format:





Instructions are one, two, or three bytes long. Multiple byte instructions must be stored in successive locations of program memory. The address of the first byte is used as the address of the instruction.

| byte is u      | sed as t       | he addre       | ess of th      | e instru       | ction.         |                |                |           |                                                                        |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------|------------------------------------------------------------------------|
| One By         | te Instru      | uctions        |                | MA             |                |                |                | ,         | Typical Instructions                                                   |
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | $D_3$          | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OP CODE   | Register to register, memory referance, arithmetic or logical,         |
|                |                |                |                |                |                |                |                | •         | rotate, return, push, pop, enable,<br>or diable interrupt instructions |
| Two By         | te Instru      | uctions        |                |                |                |                |                |           |                                                                        |
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OP CODE   | Immediate mode or I/O instructions                                     |
|                |                | 1              |                |                |                | Ι              |                | 1         |                                                                        |
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OPERAND   |                                                                        |
| Three B        | Byte Inst      | ructions       | 5              |                |                |                |                | _         |                                                                        |
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OP CODE   | Jump, call or direct load and store instructions                       |
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | LOW ADDR  | ESS OR OPERAND 1                                                       |
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | HIGH ADDF | RESS OR OPERAND 2                                                      |



# **Instruction Cycle Times**

One to five machine cycles  $(M_1-M_5)$  are required to execute an instruction. Each machine cycle involves the transfer of an instruction or data byte into the processor or a transfer of a data byte out of the processor (the sole exception being the double add instruction). The first one, two or three machine cycles obtain the instruction from the memory or an interrupting I/O controller. The remaining cycles are used to execute the instruction. Each machine cycle requires from three to five clock times (T1-T5).

Machine cycles and clock states used for each type of instruction are shown below.

| Instruction<br>Type | Machine<br>Cycles Executed<br>Min/Max | Clock Status<br>Min/Max |
|---------------------|---------------------------------------|-------------------------|
| ALU R               | 1                                     | 4                       |
| СМС                 | 1                                     | 4                       |
| CMA                 | 1                                     | 4                       |
| DAA                 | 1                                     | 4                       |
| DCR R               | 1                                     | 4                       |
| DI                  | 1                                     | 4                       |
| Ef                  | 1                                     | 4                       |
| INR R               | 1                                     | 4                       |
| MOV R, R            | 1                                     | 4                       |
| NOP                 | 1                                     | 4                       |
| ROTATE              | 1                                     | 4                       |
| RIM                 | 1                                     | 4                       |
| SIM                 | 1                                     | 4                       |
| STC                 | 1                                     | 4                       |
| XCHG                | 1                                     | 4                       |
| HLT                 | 1                                     | 5                       |
| DCX                 | 1                                     | 6                       |
| INX                 | 1                                     | 6                       |
| PCHL                | 1                                     | 6                       |

| Instruction<br>Type | Machine<br>Cycles Executed<br>Min/Max | Clock Status<br>Min/Max |
|---------------------|---------------------------------------|-------------------------|
| RET COND.           | 1/3                                   | 6/12                    |
| SPHL                | 1                                     | 6                       |
| ALU I               | 2                                     | 7                       |
| ALU M               | 2                                     | 7                       |
| JNC                 | 2/3                                   | 7 / 10                  |
| LDAX                | 2                                     | 7                       |
| MVI                 | 2                                     | 7                       |
| MOV M, R            | 2                                     | 7                       |
| MOV R, M            | 2                                     | 7                       |
| STAX                | 2                                     | 7                       |
| CALL COND.          | 2/5                                   | 9/18                    |
| DAD                 | 3                                     | 10                      |
| DCR M               | 3                                     | 10                      |
| IN                  | 3                                     | 10                      |
| INR M               | 3                                     | 10                      |
| JMP                 | 3                                     | 10                      |
| LOAD PAIR           | 3                                     | 10                      |
| MVI M               | 3                                     | 10                      |
| OUT                 | 3                                     | 10                      |
| POP                 | 3                                     | 10                      |
| RET                 | 3                                     | 10                      |
| PUSH                | 3                                     | 12                      |
| RST                 | 3                                     | 12                      |
| LDA                 | 4                                     | 13                      |
| STA                 | 4                                     | 13                      |
| LHLD                | 5                                     | 16                      |
| SHLD                | 5                                     | 16                      |
| XTHL                | 5                                     | 16                      |
| CALL                | 5                                     | 18                      |



|   | ٥ | ٠ | ı |
|---|---|---|---|
|   | į | į |   |
| 1 | Į |   |   |
|   | 1 |   |   |
|   | ( | ţ |   |
|   | ė |   | į |
| • | ١ | ۲ |   |
|   | 1 | ľ |   |
|   | • |   |   |
|   | i | i |   |
| i | i | i |   |
|   | į | į | ļ |
|   | ١ | į |   |

|                                |                                      |   |        | Opera | Operation Code(2)             | (2)      |   |   |           |      | Flags(4) | (4)    |       |
|--------------------------------|--------------------------------------|---|--------|-------|-------------------------------|----------|---|---|-----------|------|----------|--------|-------|
| Mnemonic(1)                    | Description                          | 7 | o<br>O | Ds D  | D <sub>4</sub> D <sub>3</sub> | D2       | δ | ۵ | Cycles(3) | Sign | Zero     | Parity | Carry |
| Move                           |                                      |   |        |       |                               |          |   |   |           |      |          |        |       |
| MOV d, s                       | Move register to register            | 0 | 1      | p     | p p                           | S        | S | s | 4         |      |          |        |       |
| MOV M, s                       | Move register to memory              | 0 | -      | ·<br> | 1 0                           | S        | s | s | 2         |      |          |        |       |
| MOV d. M                       | Move memory to register              | 0 | -      | 9     | р                             | -        | - | 0 | 7         |      |          |        |       |
| MVI d, D8                      | Move immediate to register           | 0 | 0      | 5     | D<br>D                        | -        | - | 0 | 7         |      |          |        |       |
| MVI M. D8                      | Move immediate to memory             | 0 | 0      | -     | 0                             | -        | - | 0 | 10        |      |          |        |       |
| Increment / Decrement          | ment                                 |   |        |       |                               |          |   |   |           |      |          |        |       |
| INR d                          | Increment register                   | 0 | 0      | p     | рр                            | -        | 0 | 0 | 4         | •    | •        | •      |       |
| DCR d                          | Decrement register                   | 0 | 0      | -     | р                             | -        | 0 | - | 4         | •    | •        | •      |       |
| INR M                          | Increment memory                     | 0 | 0      | -     | 1                             | -        | 0 | 0 | 10        | •    | •        | •      |       |
| DCR M                          | Decrement memory                     | 0 | 0      | _     | 1 0                           | -        | 0 | - | 10        | •    | •        | •      |       |
| ALU — Register to Accumulator  | ) Accumulator                        |   |        |       |                               |          |   |   |           |      |          |        |       |
| ADD s                          | Add register to A                    | - | 0      |       | 0                             | S        | s | s | 4         | •    | •        | •      | •     |
| ADC s                          | Add register to A with carry         |   | 0      | 0     | 0 1                           | s        | s | s | 4         | •    | •        | •      |       |
| SUBs                           | Subtract register from A             | - | 0      | 0     | 1 0                           | S        | S | s | 4         | •    | •        | •      |       |
| SUBB s                         | Subtract register from A with borrow | - | 0      | 0     | -                             | S        | S | တ | 4         | •    | •        | •      | •     |
| ANA s                          | AND register with A                  | - | 0      | -     | 0 0                           | s        | s | s | 4         | •    | •        | •      | 0     |
| XRA s                          | Exclusive OR register with A         | - | 0      | _     | 0                             | ν        | S | s | 4         | •    | •        | •      | 0     |
| ORA s                          | OR register with A                   | - | 0      | _     | 1 0                           | S        | S | s | 4         | •    |          | •      | 0     |
| CMPs                           | Compare register with A              | - | 0      | _     | -                             | S        | S | s | 4         | •    | •        | •      | •     |
| ALU — Memory to Accumulator    | Accumulator                          |   |        |       |                               |          |   |   |           |      |          |        |       |
| ADD M                          | Add memory to A                      | - | 0      | 0     | 0 0                           | -        | - | 0 | 7         | •    | •        | •      | •     |
| ADC M                          | Add memory to A with carry           | - | 0      | 0     | 0 1                           | 1        | 1 | 0 | 7         | •    | •        | •      | •     |
| SUB M                          | Subtract memory from A               | - | 0      | 0     | 1 0                           | 1        | 1 | 0 | 7         | •    | •        | •      | •     |
| SBB M                          | Subtract memory from A with borrow   | - | 0      | 0     | 1                             | <b>-</b> | 1 | 0 | 7         | •    | •        | •      | •     |
| ANA M                          | AND memory with A                    | - | 0      | -     | 0 0                           | -        | + | 0 | 2         | •    | •        | •      | 0     |
| XRA M                          | Exclusive OR memory with A           | - | 0      | -     | 0 1                           |          | 1 | 0 | 7         | •    | •        | •      | 0     |
| ORA M                          | OR memory with A                     | - | 0      | -     | 1 0                           | -        | - | 0 | 7         | •    | •        | •      | 0     |
| CMP M                          | Compare memory with A                | - | 0      | _     | 1                             | -        | 1 | 0 | 7         | •    | •        | •      | •     |
| ALU — Immediate to Accumulator | to Accumulator                       |   |        |       |                               |          |   |   |           |      |          |        |       |
| ADI D8                         | Add immediate to A                   | - | -      | 0     | 0 0                           | -        | - | 0 | 7         | •    | •        | •      | •     |
| ACI D8                         | Add immediate to A with carry        | - | 1      | 0     | 0 1                           | 1        | - | 0 | 7         | •    | •        | •      | •     |
|                                | 44.                                  |   |        |       |                               |          |   |   |           |      |          |        |       |

# Instruction Set (cont)

NEC

| Mnemonic(1)            |                                       |   |                | operat | 5  | 4 |   | •  |           | 10  |      | (+lefie) | Comme |
|------------------------|---------------------------------------|---|----------------|--------|----|---|---|----|-----------|-----|------|----------|-------|
| Al II Immodiate to     | Description                           | 6 | D <sub>6</sub> | 5 D4   | ດິ | ď | 5 | ဝိ | Cycles(3) | Sie | Zero | Parity   | -     |
| ALO - Illillioulate to | ALU — Immediate to Accumulator (cont) | 1 |                |        |    |   |   |    |           |     |      |          |       |
| SUI D8                 | Subtract immediate from A             | - | 1 0            | _      | 0  | - | - | 0  | 7         | •   | •    | •        | •     |
| SBI D8                 | Subtract immediate from A with borrow | - | 1 0            | -      | -  | - | - | 0  | 7         | •   | •    | •        | •     |
| ANI D8                 | AND immediate with A                  | - | -              | 0      | 0  | - | - | 0  | 7         | •   | •    | •        | 0     |
| XRI D8                 | Exclusive OR immediate with A         | - | -              | 0      | -  | - | - | 0  | 2         | •   | •    | •        | 0     |
| ORI D8                 | OR immediate with A                   | - | -              | -      | 0  | - | - | 0  | 7         | •   | •    | •        | 0     |
| CPI D8                 | Compare immediate with A              | 1 | 1              | 1      | -  | - | - | 0  | 7         | •   | •    | •        | •     |
| ALU — Rotate           |                                       |   |                |        |    |   |   |    |           |     |      |          |       |
| RLC                    | Rotate A left, MSB to carry (8-bit)   | 0 | 0 0            | 0      | 0  | - | - | -  | 4         |     |      |          | •     |
| RRC                    | Rotate A right, LSB to carry (8-bit)  | 0 | 0 0            | 0      | -  | - | - | -  | 4         |     |      |          | •     |
| RAL                    | Rotate A left through carry (9-bit)   | 0 | 0 0            | -      | 0  | 1 | - | -  | 4         |     |      |          | •     |
| RAR                    | Rotate A right through carry (9-bit)  | 0 | 0 0            | 1      | -  | - |   | -  | 4         |     |      |          | •     |
| Jump                   |                                       |   |                |        |    |   |   |    |           |     |      |          |       |
| JMP ADDR               | Jump unconditional                    | 1 | 1 0            | 0      | 0  | 0 | - | -  | 10        |     |      |          | •     |
| JNZ ADDR               | Jump on not zero                      | - | 1              | 0      | 0  | 0 | - | 0  | 7/10      |     |      |          |       |
| JZ ADDR                | Jump on zero                          | - | 1              | 0      |    | 0 | - | 0  | 7 / 10    |     |      |          |       |
| JNC ADDR               | Jump on no carry                      | - | 1              | _      | 0  | 0 | - | 0  | 7/10      |     |      |          |       |
| JC ADDR                | Jump on carry                         | - | 1              | _      | -  | 0 | - | 0  | 7/10      |     |      |          |       |
| JPO ADDR               | Jump on parity odd                    | - | 1              | 0      | 0  | 0 | 1 | 0  | 7 / 10    |     |      |          |       |
| JPE ADDR               | Jump on parity even                   | - | 1              | 0      | -  | 0 | - | 0  | 7 / 10    |     |      |          |       |
| JP ADDR                | Jump on positive                      | - | 1 1            | -      | 0  | 0 | - | 0  | 7 / 10    |     |      |          |       |
| JM ADDR                | Jump on minus                         | 1 | 1              | -      | -  | 0 | - | 0  | 7 / 10    |     |      |          |       |
| Call                   |                                       |   |                |        |    |   |   |    |           |     |      |          |       |
| CALL ADDR              | Call unconditional                    | 1 | 1 0            | 0      | -  | 1 | 0 | -  | 18        |     |      |          |       |
| CNZ ADDR               | Call on not zero                      | - | 1 0            | 0      | 0  |   | 0 | 0  | 9 / 18    |     |      |          |       |
| CZ ADDR                | Call on zero                          | - | 1 0            | 0      | -  | - | 0 | 0  | 9/18      |     |      |          |       |
| CNC ADDR               | Call on no carry                      | + | 1 0            | -      | 0  | - | 0 | 0  | 9 / 18    |     |      |          |       |
| CC ADDR                | Call on carry                         | 1 | 1 0            | 1      | 1  | 1 | 0 | 0  | 9 / 18    |     |      |          |       |
| CPO ADDR               | CAll on parity odd                    |   | 1 1            | 0      | 0  | - | 0 | 0  | 9 / 18    |     |      |          |       |
| CPE ADDR               | Call on parity even                   | 1 | 1              | 0      | 1  | - | 0 | 0  | 9 / 18    |     |      |          |       |
| CP ADDR                | Call on positive                      | - | -              | -      | 0  | - | 0 | 0  | 9 / 18    |     |      |          |       |
| CM ADDR                | Call on minus                         | - | _              |        | -  | - | 0 | 0  | 9 / 18    |     |      |          |       |



| _   |
|-----|
| _   |
| Ĕ   |
| ·   |
| ٥   |
| _   |
| -   |
| ø   |
| S   |
| Ē   |
| 0   |
| ·   |
| -   |
| Ü   |
| 3   |
| ,   |
| _   |
| -   |
| (I) |
| 5   |
|     |

|                    |                                 |   |            | õ  | Operation Code(2 | Code(2)  |                |                               |           |      | 를    | Flags(4) |       |
|--------------------|---------------------------------|---|------------|----|------------------|----------|----------------|-------------------------------|-----------|------|------|----------|-------|
| Mnemonic(1)        | Description                     | 7 | De         | Ds | Ω4               | D3 C     | D <sub>2</sub> | D <sub>1</sub> D <sub>0</sub> | Cycles(3) | Sign | Zero | Parity   | Carry |
| Call (cont)        |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |
| Return             |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |
| RET                | Return                          | - | <b>-</b> - | 0  | 0                | <b>-</b> | 0              | 0 1                           | 10        |      |      |          |       |
| RNZ                | Return on not zero              | - | -          | 0  | 0                | 0        | 0              | 0 0                           | 6/12      |      |      |          |       |
| RZ                 | Return on zero                  | - | -          | 0  | 0                | -        | 0              | 0 0                           | 6/12      |      |      |          |       |
| RNC                | Return on no carry              | - | -          | 0  | -                | 0        | 0              | 0 0                           | 6/12      |      |      |          |       |
| RC                 | Return on carry                 | - | -          | 0  | -                | _        | 0              | 0 0                           | 6/12      |      |      |          |       |
| RPO                | Return on parity odd            | - | -          |    | 0                | 0        | 0              | 0 0                           | 6/12      |      |      |          |       |
| RPE                | Return on parity even           | - | -          | -  | 0                |          | 0              | 0 0                           | 6/12      |      |      |          |       |
| Ϋ́P                | Return on positive              | - | -          | -  | -                | 0        | 0              | 0 0                           | 6 / 12    |      |      |          |       |
| RM                 | Return on minus                 | - | -          | -  | -                | -        | 0              | 0 0                           | 6/12      |      |      |          |       |
| Load Register Pair |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |
| LXI B, D16         | Load immediate register pair BC | 0 | 0          | 0  | 0                | 0        | 0              | 0 1                           | 10        |      |      |          |       |
| LXI D, D16         | Load immediate register pair DE | 0 | 0          | 0  | _                | 0        | 0              | 0 1                           | 10        |      |      |          |       |
| LXI H, D16         | Load immediate register pair HL | 0 | 0          | -  | 0                | 0        | 0              | 1 0                           | 10        |      |      |          |       |
| LXI SP, D16        | Load immediate stack pointer    | 0 | 0          | -  | -                | 0        | 0              | 1 0                           | 10        |      |      |          |       |
| Push               |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |
| PUSH B             | Push register pair BC on stack  | - | 1          | 0  | 0                | 0        | 1              | 0 1                           | 12        |      |      |          |       |
| PUSH D             | Push register pair DE on stack  | - | +          | 0  | -                | 0        | _              | 0 1                           | 12        |      |      |          |       |
| PUSH H             | Push register pair HL on stack  | 1 | +          | 1  | 0                | 0        | 1              | 0 1                           | 12        |      |      |          |       |
| PUSH PSW           | Push A and flags on stack       | - | -          | -  | -                | 0        | _              | 0 1                           | 12        |      |      |          |       |
| Pop                |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |
| POP B              | Pop register pair BC off stack  | 1 | 1          | 0  | 0                | 0        | 0              | 0 1                           | 10        |      |      |          |       |
| POP D              | Pop register pair DE off stack  | - | +          | 0  | -                | 0        | 0              | 0 1                           | 10        |      |      |          |       |
| н дод              | Pop register pair HL off stack  | - | -          | -  | 0                | 0        | 0              | 0                             | ₽         |      |      |          |       |
| POP PSW            | Pop A and flags off stack       | - | -          | -  | -                | 0        | 0              | 1                             | 10        | •    | •    | •        | •     |
| Double Add         |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |
| DAD R              | Add BC to HL                    | 0 | 0          | 0  | 0                | -        | 0              | 0 1                           | 10        |      |      |          | •     |
| DAD D              | Add DE to HL                    | 0 | 0          | 0  | -                | -        | 0              | 0 1                           | 10        |      |      |          | •     |
| DAD H              | Add HI to HL                    | 0 | 0          | -  | 0                | -        | 0              | 0 1                           | 10        |      |      |          | •     |
| DAD SP             | Add stack pointer to HL         | 0 | 0          | -  | -                | -        | 0              | 0 1                           | 10        |      |      |          | •     |
|                    |                                 |   |            |    |                  |          |                |                               |           |      |      |          |       |



|                         |                                   |             |                | Operat                        | Operation Code(2) | (2) |                |    |           |        | Flags(4)    |       |
|-------------------------|-----------------------------------|-------------|----------------|-------------------------------|-------------------|-----|----------------|----|-----------|--------|-------------|-------|
| Mnemonic(1)             | Description                       | D, 0        | D <sub>6</sub> | D <sub>5</sub> D <sub>4</sub> | ū                 | D2  | D <sub>1</sub> | Do | Cycles(3) | Sign 2 | Zero Parity | Carry |
| Increment Register Pair | r Pair                            |             |                |                               |                   |     |                |    |           |        |             |       |
| INX B                   | Increment BC                      | 0           | 0 0            | 0                             | 0                 | 0   | 1              | -  | 9         |        |             |       |
| INX D                   | Increment DE                      | 0           | 0 0            | -                             | 0                 | 0   | -              | -  | 9         |        |             |       |
| INX H                   | Increment HL                      | 0           | 0              | 0                             | 0                 | 0   | -              |    | 9         |        |             |       |
| INX SP                  | Increment stack pointer           | 0           | 0              | -                             | 0                 | 0   | -              | -  | 9         |        | :           |       |
| Decrement Register Pair |                                   |             |                |                               |                   |     |                |    |           |        |             |       |
| DCX B                   | Decrement BC                      | 0           | 0 0            | 0                             | -                 | 0   | 1              | -  | 9         |        |             |       |
| DCX D                   | Decrement DE                      | 0           | 0 0            | -                             | -                 | 0   | -              | -  | 9         |        |             |       |
| DCX H                   | Decrement HL                      | 0           | 0              | 0                             | -                 | 0   | -              | -  | 9         |        |             |       |
| DCX SP                  | Decrement stack pointer           | 0           | 0              | -                             | -                 | 0   | -              | -  | 9         |        |             |       |
| Register Indirect       |                                   |             |                |                               |                   |     |                |    |           |        |             |       |
| STAX B                  | Store A at ADDR in BC             | 0           |                | 0                             | 0                 | 0   | -              | 0  | 7         |        |             |       |
| STAX D                  | Store A at ADDR in DE             | 0           | 0              | 0                             | 0                 | 0   | -              | 0  | 7         |        |             |       |
| LDAX B                  | Load A at ADDR in BC              | 0           | 0 0            | 0                             | -                 | 0   | -              | 0  | 7         |        |             |       |
| LDAX D                  | Load A at ADDR in DE              | 0           | 0 0            | -                             | -                 | 0   | -              | 0  | 7         |        |             |       |
| Direct                  |                                   |             |                |                               |                   |     |                |    |           |        |             |       |
| STA ADDR                | Store A direct                    | 0           | . 0            | 1                             | 0                 | 0   | -              | 0  | 13        |        |             |       |
| LDA ADDR                | Load A direct                     | 0           | 0 1            | -                             | -                 | 0   | -              | 0  | 13        |        |             |       |
| SHLD ADDR               | Store HL direct                   | 0           | 0              | 0                             | 0                 | 0   | -              | 0  | 16        |        |             |       |
| LHLD ADDR               | Load HL direct                    | 0           | 0              | 0                             | -                 | 0   | -              | 0  | 16        |        |             |       |
| Move Register Pair      |                                   |             |                |                               |                   |     |                |    |           |        |             |       |
| хсне                    | Exchange DE and HL register pairs | <del></del> | -              | 0                             | -                 | 0   | -              | -  | 4         |        |             |       |
| XTHL                    | Exchange top of stack and HL      | ,           | -              | 0                             | 0                 | 0   | -              | -  | 16        |        |             |       |
| SPHL                    | HL to stack pointer               | -           |                | -                             | -                 | 0   | 0              | -  | 9         |        |             |       |
| PCHL                    | HL to program counter             | 1           | -              | 0                             | -                 | 0   | 0              | -  | 9         |        |             |       |
| Input / Output          |                                   |             |                |                               |                   |     |                |    |           |        |             |       |
| INA                     | Input                             | -           | 1 0            | -                             | -                 | 0   | -              | -  | 10        |        |             |       |
| OUT A                   | Output                            | -           | 1 0            | -                             | 0                 | 0   | -              | -  | 10        |        |             |       |
|                         | Enable interrupts                 | _           | -              | -                             | -                 | 0   | -              | -  | 4         |        |             |       |
|                         | Disable interrupts                | _           | 1              | -                             | 0                 | 0   | -              | -  | 4         |        |             |       |
| RIM                     | Read interrupt mask               | 0           | 0              | 0                             | 0                 | 0   | 0              | 0  | 4         |        |             |       |
| SIM                     | Set interrupt mask                | 0           | 0 1            | -                             | 0                 | 0   | 0              | 0  | 4         |        |             |       |
| DCT A                   | pototo                            | 1           | •              |                               |                   |     |                |    | · ·       |        |             |       |



# Instruction Set (cont)

| 4             |                       |    |   | ö  | ration | Operation Code(2) |   |        |                                                                                                                                   |      | Flag      | Flags(4)     |       |
|---------------|-----------------------|----|---|----|--------|-------------------|---|--------|-----------------------------------------------------------------------------------------------------------------------------------|------|-----------|--------------|-------|
| Mnemonic(1)   | emonic(1) Description | D, | å | D. | ρţ     | _<br>             | 2 | o<br>o | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> Cycles(3) | Sign | Sign Zero | Parity Carry | Carry |
| Miscellaneous |                       |    |   |    |        |                   |   |        |                                                                                                                                   |      |           |              |       |
| CMA           | Complement A          | 0  | 0 | -  | 0      | _                 | - | -      | 4                                                                                                                                 |      |           |              |       |
| STC           | Set carry             | 0  | 0 | -  | -      | 0                 | - | -      | 4                                                                                                                                 |      |           |              |       |
| CMC           | Complement carry      | 0  | 0 | -  | -      | _                 | - | -      | 4                                                                                                                                 |      |           |              | 1/Cy  |
| DAA           | Decimal adjust A      | 0  | 0 | -  | 0      | 0                 | _ | 1      | 4                                                                                                                                 | •    | •         | •            | •     |
| NOP           | No operation          | 0  | 0 | 0  | 0      | 0                 | 0 | 0 0    | 4                                                                                                                                 |      |           |              |       |
| H             | Halt                  | 0  | - | -  | -      | 1 1 1 0 1         | - | 1      | 5                                                                                                                                 |      |           |              |       |
| Note:         |                       |    |   |    |        |                   |   |        |                                                                                                                                   |      |           |              |       |

(1) Operand symbols used

A = 8-bit address or expression

s = source register

d = destination register

PSW = Processor status word

SP=Stack pointer D8 = 8-bit data quantity, expression, or constant, always  $B_2$  of instruction D16 = 16-bit data quantity, expression, or constant, always  $B_3B_2$  of instruction

ADDR = 16-bit memory address expression

(3) Two possible cycle times (7/10) indicate instruction cycles dependent on condition flags. (2) ddd or sss = 000·B, 001·C, 010·D, 011·E, 100·H, 101·L, 110·Memory, 111·A

(4) • = flag affected

= flag not affected

0= flag reset



# μPD8085A Family Minimum System Configuration

A minimum computer system consisting of a processor, ROM, RAM, and I/O can be built with only 3 40-pin

packs. This system is shown below with its address, data, control buses and I/O ports.

# **Three Pack Computer System**

