#### StellarESDK Version 1.5.0

[Tag: SESDK\_1.5.0]

#### What's new

- Added support for EVBE3000P
- Added support for EVBE7000E and EVBE3000E
- New TIM\_TS driver
- Updated DMA setting in DAC, SARADC, CAN, I2C, I2S, SPI, UART, CORDIC, CRC and TIM modules
- Enhanced SDADC module adding capture timestamp request management
- Enhanced SDADC module adding trigger support
- Enhanced SARADC module adding support for thresholds management
- Enhanced SARADC module adding support for dual mode
- Updated FLASH module providing FLASH driver source code
- Enhanced TIM module adding new API for DMA triggering
- Updated TIM module adding new API to return the TIM clock frequency
- Updated TIM module renaming trigger macros
- Fixed TIM module removing register pointer deinitilization from the API tim\_stop
- Enhanced SENT module to manage different nibbles lengths
- Updated SENT module adding new API for setting the frequency of the TIM used for SENT emulation
- Fixed endianess issue in SENT module
- Fixed multi-channel issue in SENT module
- Updated SYSTICK and OSAL modules adding the support for timeout management
- Updated UART module adding timeout management
- · Updated SPI module adding timeout management
- Updated Clock module adding the check of the frequency range after the prescaler
- Updated GPIO module to garantee the settings of pin parameters with a single register access
- Updated MPU module adding new API for region clearing/disabling
- Updated MPU module making region configurations updatable
- Updated API related to the GROUP\_WRITE\_ ENABLE command in CEM module
- Fixed FIFO size setting in SDADC module
- Fixed bus off management in CAN module
- Fixed ADC post-scaler setting in HRTIM module
- Fixed ADC trigger setting in HRTIM module
- Fixed blanking and windowing macros doxygen description in HRTIM module
- Fixed single mode value setting in DAC module
- · Updated makefiles of SDK examples adding compiling target management
- Added SARADC self test example
- Added SARADC example with thresholds management
- Added SDADC example with timestamp mode
- Added DMA examples
- Added TIM\_TS example
- Added new MPU example related to core privileged/unprivileged mode
- Updated ILI9341 example based on latest modifications to the OSAL module
- Updated Coremark example based on latest modifications to the OSAL module
- Updated FLASH example to allow its execution from flash
- Updated StellarESDK Quick Start Guide

#### **Known Limitations**

- CMSIS support from GHS available on request.
- I2S configuration Master RX Slave TX not fully tested.
- FLASH driver is fully compatible and fully tested with GCC, Highter and GHS compilers.
- EVBE3000E not tested.

#### **Modules version table**

```
VER 1.2.0
Boot
BuildSystem VER_1.5.0 new version COMP VER 1.2.1 new version
              VER 2.1.0 new version
DAC
              VER_2.0.0 new version
SARADC
               VER 2.0.0 new version
SDADC
              VER_1.0.0
TSENS
              VER_1.3.0 new version
CAN
              VER_1.3.0 new version
VER_1.3.0 new version
VER_1.2.0 new version
I2C
I2S
SENT
              VER 1.4.0 new version
SPI
              VER 1.3.0
                           new version
UART
ILI9341
               VER 1.2.0
               VER 1.2.1
EED
              VER_1.4.0 new version VER_2.0.0 new version
FLASH
CEM
              VER 1.0.0
CMU
              VER 1.2.1
FCCU
              VER 1.3.0
                           new version
CORDIC
                VER 1.1.0
                           new version
CRC
               VER 1.3.0
DMA
              VER_1.2.0
EXTI
              VER 1.3.0 new version
GPTO
              VER 1.2.0
HSEM
              VER 1.2.0
IWDG
              VER 1.3.0 new version
MPU
              VER_1.0.1 new version
SMPU
              VER_1.2.0
WWDG
              VER_1.2.0
DWT
              VER_2.2.0 new version
HRTIM
              VER 1.0.0
RTC
             VER_1.3.0 new version VER_1.5.0 new version
SYSTICK
TIM
TIM_TS VER_1.0.0
FreeRTOS(*) VER_1.0.0
VER_1.5.0
TIM_TS
                            new
               VER 1.5.0 new version
OSAL
Board
              VER 1.4.0 new version
              VER 1.5.0 new version
Clock
CMSIS(**)
              VER 0.9.0
                VER 1.2.0
IRQ
                           new version
MCU
                VER 1.5.0
                VER 1.2.0
ΙO
SDKTests
                VER 2.1.0 new version
(*) FreeRTOS VER 1.0.0 is based on FreeRTOS v10.4.6 (www.freertos.org)
(**) CMSIS VER 0.9.0 is based on CMSIS 5.8.0 (www.arm.com/technologies/cmsis)
```

Path Test name Tested on

| Analog/COMP         | COMP_01      | evbe7000p, | evbe3000p, | evbe7000e |
|---------------------|--------------|------------|------------|-----------|
| Analog/DAC          | DAC_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Analog/SARADC       | SARADC_01    | evbe7000p, | evbe3000p, | evbe7000e |
| Analog/SARADC       | SARADC_02    | evbe7000p, | evbe3000p, | evbe7000e |
| Analog/SARADC       | SARADC_03    | evbe7000p, |            | evbe7000e |
| Analog/SARADC       | SARADC_04    | evbe7000p, |            | evbe7000e |
| Analog/SARADC       | SARADC 05    | evbe7000p, | evbe3000p  |           |
| Analog/SARADC       | SARADC 06    | evbe7000p, | evbe3000p, | evbe7000e |
| Analog/SARADC       | SARADC 07    | evbe7000p, | evbe3000p, | evbe7000e |
| Analog/SDADC        | SDADC 01     | evbe7000p, |            | evbe7000e |
| Analog/SDADC        | SDADC 02     | evbe7000p, |            | evbe7000e |
| Analog/TSENS        | TSENS 01     | evbe7000p, | evbe3000p, | evbe7000e |
| Benchmarks/COREMARK | COREMARK_01  | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/CAN           | CAN_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/CAN           | CAN_02       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/CAN           | CAN_03       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/I2C           | I2C_01       | evbe7000p  |            |           |
| Comms/I2C           | I2C_02       | evbe7000p  |            |           |
| Comms/I2S           | I2S_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SENT          | SENT_01      | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI 01       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_02       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_03       | evbe7000p  |            |           |
| Comms/SPI           | SPI_04       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_05       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_06       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_07       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_08       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/SPI           | SPI_09       | evbe7000p, | evbe3000p, | evbe7000e |
| Comms/UART          | UART_01      | evbe7000p, | evbe3000p, | evbe7000e |
| Graphics/ILI9341    | ILI9341_01   | evbe7000p, | evbe3000p, | evbe7000e |
| Memories/EED        | EED_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Memories/FLASH      | FLASH_01     | evbe7000p, | evbe3000p, | evbe7000e |
| Miscellaneous       | MISC_01      | evbe7000p, | evbe3000p, | evbe7000e |
| MultiCore           | MULTICORE_01 | evbe7000p, | evbe3000p, | evbe7000e |
| MultiCore           | MULTICORE_02 | evbe7000p, | evbe3000p, | evbe7000e |
| MultiCore           | MULTICORE_03 | evbe7000p, | evbe3000p, | evbe7000e |
| OS/FREERTOS         | FREERTOS_01  | evbe7000p, | evbe3000p, | evbe7000e |
| Safety/CEM          | CEM_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Safety/CMU          | CMU_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Safety/CMU          | CMU_02       | evbe7000p, | evbe3000p, | evbe7000e |
| Safety/CMU          | CMU_03       | evbe7000p, | evbe3000p, | evbe7000e |
| Safety/FCCU         | FCCU_01      | evbe7000p, | evbe3000p, | evbe7000e |
| System/CORDIC       | CORDIC_01    | evbe7000p, | evbe3000p, | evbe7000e |
| System/CRC          | CRC_01       | evbe7000p, | evbe3000p, | evbe7000e |
| System/CRC          | CRC_02       | evbe7000p, | evbe3000p, | evbe7000e |
| System/DMA          | DMA_01       | evbe7000p, | evbe3000p, | evbe7000e |
| System/DMA          | DMA_02       | evbe7000p, | evbe3000p, | evbe7000e |
| System/DMA          | DMA_03       | evbe7000p, | evbe3000p, | evbe7000e |
| System/EXTI         | EXTI_01      | evbe7000p, | evbe3000p, | evbe7000e |
| System/GPIO         | GPIO_01      | evbe7000p, | evbe3000p, | evbe7000e |
| System/HSEM         | HSEM_01      | evbe7000p, | evbe3000p, | evbe7000e |
| System/IWDG         | IWDG_01      | evbe7000p, | evbe3000p, | evbe7000e |
| System/MPU          | MPU_01       | evbe7000p, | evbe3000p, | evbe7000e |
| System/MPU          | MPU_02       | evbe7000p, | evbe3000p, | evbe7000e |
| System/SMPU         | SMPU_01      | evbe7000p, | evbe3000p, | evbe7000e |
| System/WWDG         | WWDG_01      | evbe7000p, | evbe3000p, | evbe7000e |
| Timers/HRTIM        | HRTIM_01     | evbe7000p, | evbe3000p, | evbe7000e |
| Timers/RTC          | RTC_01       | evbe7000p, | evbe3000p, | evbe7000e |
| Timers/TIM          | TIM_01       | evbe7000p, | evbe3000p, | evbe7000e |
|                     |              |            |            |           |

| Timers/TIM    | TIM_02    | evbe7000p, evbe3000p, evbe7000e |
|---------------|-----------|---------------------------------|
| Timers/TIM    | TIM_03    | evbe7000p, evbe3000p, evbe7000e |
| Timers/TIM TS | TIM TS 01 | evbe7000p, evbe3000p, evbe7000e |

# **StellarE SDK Tests Description**

#### **COMP 01**

COMP test.

Configures a comparator and compares the voltage on input plus with the voltage on input minus.

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

#### **DAC 01**

DAC test.

Configures DAC to generate 2 signals with a variable amplitude.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### SARADC\_01

SARADC test: regular conversion in continuos mode.

Executes an ADC regular conversion in continuous mode and prints the result on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# SARADC\_02

SARADC test: regular conversion in single mode with trigger.

Executes an ADC regular conversion in single mode triggered by TIM and prints the results on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### **SARADC 03**

SARADC test: regular conversion in single mode + injected conversion with trigger.

Executes an ADC regular conversion in single mode and an ADC injected conversion triggered by TIM and prints the results on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### **SARADC 04**

SARADC test: regular conversion in continuos mode + injected conversion.

Executes an ADC regular conversion in continuous mode and an ADC injected conversion and prints the results of injected conversions on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### SARADC\_05

SARADC test: analog watchdog thresholds.

Shows how to configure the thresholds to trigger the SARADC watchdogs.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### SARADC\_06

SARADC test: dual mode.

Shows how to configure and run regular conversions in dual mode.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### SARADC\_07

SARADC self test.

Shows how to configure and run the SARADC self test.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# SDADC\_01

SDADC test.

Runs an SDADC conversion in single ended input mode and prints the result on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# SDADC\_02

SDADC timestamp test.

Shows to configure and use the timestamp mode based on TIM\_TS module.

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

#### TSENS 01

TSENS test.

Shows how to use the TSENS to get the micro temperature.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## COREMARK\_01

CoreMark single core test.

Executes CoreMark benchmark in single core and prints the results on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### **CAN 01**

CAN test.

Transmits CAN standard frames from CAN TX to CAN RX.

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

# **CAN\_02**

CAN DMU test.

Transmits CAN standard frames from CAN TX to CAN RX via DMU.

Please, check the readme file in the test folder for more details.

**Build command:** 

## **CAN\_03**

CAN FD frame test.

Transmits CAN FD frames from CAN TX to CAN RX.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **I2C\_01**

I2C test: Master TX - Slave RX, Master RX - Slave TX, interrupt mode.

Transmits data from I2C master to I2C slave and from I2C slave to I2C master in interrupt mode.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **I2C\_02**

12C test: Master TX - Slave RX, Master RX - Slave TX, DMA mode.

Transmits data from I2C master to I2C slave and from I2C slave to I2C master in DMA mode.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **I2S\_01**

12S test: Master TX - Slave RX.

Transmits data from I2S master to I2S slave.

Please, check the readme file in the test folder for more details.

**Build command:** 

# SENT\_01

SENT test.

Shows how to configure and use the SENT to receive a frame.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **SPI\_01**

SPI test: Master TX - Slave RX, DMA mode, full duplex.

Transmits data from SPI master to SPI slave in DMA mode (full duplex).

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## **SPI\_02**

SPI test: Master RX - Slave TX, DMA mode, full duplex.

Transmits data from SPI slave to SPI master in DMA mode (full duplex).

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **SPI\_03**

SPI multi-slave test (full duplex).

Shows how to implement a SPI multi-slave communication transmitting same data from a SPI master to 2 SPI slaves.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **SPI\_04**

SPI test: Master TX - Slave RX, interrupt mode, full duplex.

Transmits data from SPI master to SPI slave in interrupt mode (full duplex).

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

#### **SPI\_05**

SPI test: Master RX - Slave TX, interrupt mode, full duplex.

Transmits data from SPI slave to SPI master in interrupt mode (full duplex).

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **SPI\_06**

SPI test: Master TX - Slave RX, DMA mode, half duplex.

Transmits data from SPI master to SPI slave in DMA mode (half duplex).

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **SPI 07**

SPI test: Master RX - Slave TX, DMA mode, half duplex.

Transmits data from SPI slave to SPI master in DMA mode (half duplex).

Please, check the readme file in the test folder for more details.

#### Build command:

\$ make all

## **SPI\_08**

SPI test: Master TX - Slave RX, interrupt mode, half duplex.

Transmits data from SPI master to SPI slave in interrupt mode (half duplex).

Please, check the readme file in the test folder for more details.

Build command:

S make all

# **SPI\_09**

SPI test: Master RX - Slave TX, interrupt mode, half duplex.

Transmits data from SPI slave to SPI master in interrupt mode (half duplex).

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

# UART\_01

UART test.

Prints 'Hello World!!!' string on serial [UART] terminal.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# ILI9341\_01

ILI9341 test.

Configures and uses a display TFT ILI9341 via SPI driver.

| Please, check the readme file in the test folder for more details.                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------|
| Build command:                                                                                                                       |
| make all                                                                                                                             |
| EED_01                                                                                                                               |
| EED test.                                                                                                                            |
| Shows how to configure and use the EPROM Emulation driver to perform the basic operations (read/write/delete on the emulated EEPROM. |
| Please, check the readme file in the test folder for more details.                                                                   |
| Build command:                                                                                                                       |
| make all                                                                                                                             |
| FLASH_01                                                                                                                             |
| FLASH test.                                                                                                                          |
| Modifies the content of the FLASH device and checks it.                                                                              |
| Please, check the readme file in the test folder for more details.                                                                   |
| Build command:                                                                                                                       |
| ∄ make all                                                                                                                           |
| MISC_01                                                                                                                              |
| CLKOUT test.                                                                                                                         |
| Configures the Microcontroller Clock Output (MCO) to output PLL1 clock.                                                              |
| Please, check the readme file in the test folder for more details.                                                                   |
| Build command:                                                                                                                       |
| make all                                                                                                                             |
| MULTICORE_01                                                                                                                         |

Dual core test.

Shows how to run from core1 the core2.

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

# **MULTICORE\_02**

Dual core test (single elf).

Shows how to run from core 1 the core 2. Both applications for core1 and core2 are encapsuled in a single elf file.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **MULTICORE\_03**

SEV test (single elf).

Shows how to generate an interrupt on core1 using the Send Event instruction from core2.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## FREERTOS\_01

FreeRTOS test.

Shows how to create FreeRTOS tasks and execute them.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## **CEM\_01**

CEM test.

Configures the CEM in conjunction with the FCCU module for the fault management.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **CMU\_01**

CMU test (SYSCLK check).

Shows how to configure and use the CMU1 to use the clock supervisor.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## **CMU\_02**

CMU test (SARADC clock check).

Shows how to configure and use the CMU4 to use the clock supervisor on SARADC.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **CMU\_03**

CMU test (IRCOSC clock metering).

Shows how to configure and use the CMU0 to use the frequency meter.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# FCCU 01

FCCU test.

Configures the FCCU to react to some specific faults.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### **CORDIC 01**

CORDIC test.

Configures the CORDIC to calculate the sine and cosine.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## CRC\_01

CRC test.

Calculates the CRC related to a buffer of elements both processing the buffer in one shot and processing the buffer sequentially in 2 steps.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

## **CRC 02**

CRC DMA mode test.

Calculates the CRC related to a buffer of elements both processing the buffer in one shot and processing the buffer sequentially in 2 steps in DMA mode.

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

#### **DMA 01**

DMA test: RAM to DTCM transfer.

Shows how to configure the DMA to transfer a buffer from RAM to DTCM (memory to memory) using the DTCM indirect address.

Please, check the readme file in the test folder for more details.

**Build command:** 

S make all

#### **DMA\_02**

DMA test: RAM to RAM transfer with DCache enabled (cache invalidate).

Shows how to configure the DMA to transfer a buffer from RAM to RAM (memory to memory) when the DCache is enabled.

Please, check the readme file in the test folder for more details.

**Build command:** 

S make all

## **DMA\_03**

DMA test: RAM to RAM transfer with DCache enabled (MPU setting).

Shows how to configure the DMA to transfer a buffer from RAM to RAM (memory to memory) when the DCache is enabled and the MPU is used to mark the region containing the destination buffer as not cachable.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### **EXTI 01**

EXTL test.

Configures a pin as external interrupt and generates an interrupt on both edges of a PWM signal generated by a TIM connected to the external interrupt pin.

Please, check the readme file in the test folder for more details.

| $\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $                                               |
|----------------------------------------------------------------------------------------|
| GPIO_01                                                                                |
| LED test.                                                                              |
| Blinks a LED.                                                                          |
| Please, check the readme file in the test folder for more details.                     |
| Build command:                                                                         |
| \$ make all                                                                            |
| HSEM_01                                                                                |
| HSEM test.                                                                             |
| Shows how to configure and use the hardware semaphores for multi-core synchronization. |
| Please, check the readme file in the test folder for more details.                     |
| Build command:                                                                         |
| \$ make all                                                                            |
| IWDG_01                                                                                |
| IWDG test.                                                                             |
| Shows how to configure and use the Indipendent Watchdog.                               |
| Please, check the readme file in the test folder for more details.                     |
| Build command:                                                                         |
| \$ make all                                                                            |
| MDII 01                                                                                |

#### .... 0\_0

Build command:

MPU test.

Configures MPU and shows how a Memory Management Unit fault is raised when the core tries to access a region protected by MPU.

Please, check the readme file in the test folder for more details. Build command: S make all **MPU\_02** MPU test. Configures MPU and shows how a Memory Management Unit fault is raised when the core in unprivileged mode tries to access a region configured by MPU as accessible only in privileged mode. Please, check the readme file in the test folder for more details. **Build command:** \$ make all **SMPU 01** SMPU test. Configures SMPU and shows how an Hard Fault is raised when the core1 master tries to access a region that is write protected. Please, check the readme file in the test folder for more details. **Build command:** \$ make all **WWDG 01** WWDG test. Shows how to configure and use the System Window Watchdog. Please, check the readme file in the test folder for more details. **Build command:** S make all HRTIM 01

HRTIM test.

Generates 2 complementary PWM signals with a specified frequency, duty cycle and deadtime.

Build command:

\$ make all

## RTC\_01

RTC test.

Shows how to configure and use the Real Time Clock peripheral.

Please, check the readme file in the test folder for more details.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# **TIM\_01**

TIM test.

Generates on a TIM channel a PWM signal and measures its frequency using another TIM channel configured as input capture.

Please, check the readme file in the test folder for more details.

**Build command:** 

S make all

# **TIM\_02**

TIM test: duty and frequency measurement.

Show how to configure the TIM to measure duty cycle and frequency of a PWM signal.

Please, check the readme file in the test folder for more details.

Build command:

\$ make all

# **TIM 03**

TIM DMA mode test.

Generates on a TIM channel a PWM signal and measures its frequency using another TIM channel configured as input capture using the DMA.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

# TIM\_TS\_01

TIM\_TS test.

Shows how to configure the TIM\_TS to generate an interrupt with a frequency of 1Hz.

Please, check the readme file in the test folder for more details.

**Build command:** 

\$ make all

#### **Detailed notes**

# **BuildSystem [VER\_1.5.0]**

Added support for EVBE3000P.
Added support for EVBE7000E and EVBE3000E.
Updated build system to support new module TIM\_TS.
Renamed default compiling target.

#### **COMP [VER\_1.2.1]**

Fixed typos.

# **DAC [VER\_2.1.0]**

Updated DMA configuration settings.
Fixed single mode value setting.
Fixed typos + updated doxygen comments.

## SARADC [VER\_2.0.0]

Updated DMA configuration settings. Added support for thresholds management.

#### **SDADC** [VER\_2.0.0]

Fixed OSD minimum value. Added capture timestamp request management. Added trigger support. Fixed FIFO size setting.

#### **CAN [VER\_1.3.0]**

Updated DMA configuration settings. Fixed bus off management.

## **I2C [VER\_1.1.0]**

Updated DMA configuration settings.

#### **I2S [VER\_1.3.0]**

Updated DMA configuration settings.

# **SENT [VER\_1.2.0]**

Added management for different nibbles lengths.

Added API for the frequency setting of the TIM used for SENT emulation.

Fixed endianess issue.

Fixed multi-channel issue.

Enhanced driver performances.

# **SPI [VER\_1.4.0]**

Updated DMA configuration settings. Added timeout management.

#### **UART [VER\_1.3.0]**

Updated DMA configuration settings. Added timeout management. Fixed typos.

## **FLASH [VER 1.4.0]**

Provided module source code.

## **CEM [VER\_2.0.0]**

Updated API related to the GROUP\_WRITE\_ ENABLE command.

#### **CORDIC [VER 1.3.0]**

Updated DMA configuration settings.

#### CRC [VER\_1.1.0]

Updated DMA configuration settings.

#### **GPIO** [VER\_1.3.0]

Updated APIs to garantee the set of the single parameter with a single register access.

#### MPU [VER\_1.3.0]

Added API for region clearing/disabling. Made region configurations updatable.

#### **SMPU [VER 1.0.1]**

Fixed typos.

# HRTIM [VER\_2.2.0]

Fixed ADC post-scaler setting.
Fixed ADC trigger setting.
Fixed blanking and windowing macros doxygen description.

# SYSTICK [VER\_1.3.0]

Added support for timeout management.

#### TIM [VER\_1.5.0]

Updated DMA configuration settings.

Added new API for DMA triggering.

Added new API to return the TIM clock frequency.

Renamed trigger macros.

Removed register pointer deinitilization from the API tim\_stop.

# **TIM\_TS [VER\_1.0.0]**

Added TIM\_TS driver.

## **OSAL [VER\_1.5.0]**

Added support for the timeout management.

#### **Board [VER 1.4.0]**

Added support for EVBE3000P, EVBE7000E and EVBE3000E.

## **Clock [VER\_1.5.0]**

Added APIs to manage the clock of the TIM\_TS module. Added check of the frequency range after the prescaler.

## MCU [VER\_1.5.0]

Added interrupt vector and interrupt handler for TIM\_TS module. Updated CAN header file.

#### SDKTests [VER\_2.1.0]

Updated SDK examples based on SDK module updates.

Updated SDK examples to make them compatible with EVBE3000P and EVBE7000E.

Updated makefiles adding compiling target management.

Added Analog/SARADC/SARADC\_06.

Added Analog/SARADC/SARADC\_07.

Added Analog/SDADC/SDADC\_02.

Added System/DMA/DMA\_01.

Added System/DMA/DMA\_02.

Added System/DMA/DMA\_03.

Added System/MPU/MPU\_02.

Added Timers/TIM\_TS/TIM\_TS\_01.