

# A64FX®

# **PMU Events**

Copyright© 2020 Fujitsu Limited, 4-1-1 Kamikodanaka, Nakahara-ku, Kawasaki, 211-8588, Japan. All rights reserved.

This product and related documentation are protected by copyright and distributed under licenses restricting their use, copying, distribution, and decompilation. No part of this product or related documentation may be reproduced in any form by any means without prior written authorization of Fujitsu Limited and its licensors, if any.

The product(s) described in this book may be protected by one or more U.S. patents, foreign patents, or pending applications.

#### **TRADEMARKS**

Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

Fujitsu and the Fujitsu logo are trademarks of Fujitsu Limited.

This publication is provided "as is" without warranty of any kind, either express or implied, including, but not limited to, the implied warranties of merchantability, fitness for a particular purpose, or noninfringement.

This publication could include technical inaccuracies or typographical errors. Changes are periodically added to the information herein; these changes will be incorporated in new editions of the publication. Fujitsu Limited may make improvements and/or changes in the product(s) and/or the program(s) described in this publication at any time.

# **Revision History**

| Change Date | Edition | Description of Change                               |
|-------------|---------|-----------------------------------------------------|
| 2/28/2020   | 1.1     | First Release                                       |
| 4/28/2020   | 1.2     | Correct typos                                       |
| 2/4/2022    | 1.3     | Add information about energy consumption per count. |

# Introduction

The A64FX processor (called A64FX, below) is a superscalar processor of the out-of-order execution type. The A64FX is designed for high-performance computing (HPC) and complies with the ARMv8-A architecture profile and the Scalable Vector Extension for ARMv8-A. The processor integrates 52 processor cores including redundant cores; a memory controller supporting HBM2; a Tofu-D interconnect controller; and a root complex supporting PCI-Express Gen3.

# **Events**

# **ARMv8** Common Events

# 0x0000, SW INCR

This event counts on writes to the PMSWINC register.

#### 0x0001, L1I CACHE REFILL

This event counts operations that cause a refill of the L1I cache. See L11 CACHE REFILL of ARMv8 Reference Manual for more information.

# 0x0002, L1I\_TLB\_REFILL

This event counts operations that cause a TLB refill of the L1I TLB. See L11 TLB REFILL of ARMv8 Reference Manual for more information.

## 0x0003, L1D CACHE REFILL

This event counts operations that cause a refill of the L1D cache. See L1D CACHE REFILL of ARMv8 Reference Manual for more information.

#### 0x0004, L1D\_CACHE

This event counts operations that cause a cache access to the L1D cache. See L1D CACHE of ARMv8 Reference Manual for more information.

#### 0x0005, L1D TLB REFILL

This event counts operations that cause a TLB refill of the L1D TLB. See L1D TLB REFILL of ARMv8 Reference Manual for more information.

#### 0x0008, INST RETIRED

This event counts every architecturally executed instruction.

#### 0x0009, EXC\_TAKEN

This event counts each exception taken.

# 0x000a, EXC\_RETURN

This event counts each executed exception return instruction.

# 0x000b, CID\_WRITE\_RETIRED

This event counts every write to CONTEXTIDR.

#### 0x0010, BR MIS PRED

This event counts each correction to the predicted program flow that occurs because of a misprediction from, or no prediction from, the branch prediction resources and that relates to instructions that the branch prediction resources are capable of predicting.

### 0x0011, CPU CYCLES

This event counts every cycle.

#### 0x0012, BR PRED

This event counts every branch or other change in the program flow that the branch prediction resources are capable of predicting.

#### 0x0014, L1I CACHE

This event counts operations that cause a cache access to the L1I cache. See L1I CACHE of ARMv8 Reference Manual for more information.

#### 0x0015, L1D CACHE WB

This event counts every write-back of data from the L1D cache. See L1D CACHE WB of ARMv8 Reference Manual for more information.

# 0x0016, L2D\_CACHE

This event counts operations that cause a cache access to the L2 cache. See L2D CACHE of ARMv8 Reference Manual for more information.

#### 0x0017, L2D CACHE REFILL

This event counts operations that cause a refill of the L2 cache. See L2D CACHE REFILL of ARMv8 Reference Manual for more information.

#### 0x0018, L2D CACHE WB

This event counts every write-back of data from the L2 cache. See L2D\_CACHE\_WB of ARMv8 Reference Manual for more information.

#### 0x001b, INST SPEC

This event counts every architecturally executed instruction.

# 0x0023, STALL FRONTEND

This event counts every cycle counted by the CPU CYCLES event on that no operation was issued because there are no operations available to issue for this PE from the frontend.

#### 0x0024, STALL BACKEND

This event counts every cycle counted by the CPU CYCLES event on that no operation was issued because the backend is unable to accept any operations.

#### 0x002d, L2D TLB REFILL

This event counts operations that cause a TLB refill of the L2D TLB. See L2D TLB REFILL of ARMv8 Reference Manual for more information.

#### 0x002e, L2I TLB REFILL

This event counts operations that cause a TLB refill of the L2I TLB. See L2I TLB REFILL of ARMv8 Reference Manual for more information.

#### 0x002f, L2D TLB

This event counts operations that cause a TLB access to the L2D TLB. See L2D\_TLB of ARMv8 Reference Manual for more information.

#### 0x0030, L2I TLB

This event counts operations that cause a TLB access to the L2I TLB. See L2I TLB of ARMv8 Reference Manual for more information.

#### 0x0049, L1D CACHE REFILL PRF

This event counts L1D CACHE REFILL caused by software or hardware prefetch.

# 0x0059, L2D\_CACHE\_REFILL\_PRF

This event counts L2D CACHE REFILL caused by software or hardware prefetch.

#### 0x006c, LDREX\_SPEC

This event counts architecturally executed load-exclusive instructions.

#### 0x006f, STREX\_SPEC

This event counts architecturally executed store-exclusive instructions.

#### 0x0070, LD SPEC

This event counts architecturally executed memory-reading instructions, as defined by the LD RETIRED event.

#### 0x0071, ST SPEC

This event counts architecturally executed memory-writing instructions, as defined by the ST\_RETIRED event. This event counts DCZVA as a store operation.

#### 0x0072, LDST SPEC

This event counts architecturally executed memory-reading instructions and memory-writing instructions, as defined by the LD RETIRED and ST RETIRED events.

#### 0x0073, DP SPEC

This event counts architecturally executed integer data-processing instructions. See DP SPEC of ARMv8 Reference Manual for more information.

#### 0x0074, ASE SPEC

This event counts architecturally executed Advanced SIMD data-processing instructions.

#### 0x0075, VFP SPEC

This event counts architecturally executed floating-point data-processing instructions.

#### 0x0076, PC\_WRITE\_SPEC

This event counts only software changes of the PC that defined by the instruction architecturally executed, condition code check pass, software change of the PC event.

# 0x0077, CRYPTO\_SPEC

This event counts architecturally executed cryptographic instructions, except PMULL and VMULL.

#### 0x0078, BR IMMED SPEC

This event counts architecturally executed immediate branch instructions.

#### 0x0079, BR RETURN SPEC

This event counts architecturally executed procedure return operations that defined by the BR\_RETURN\_RETIRED event.

### 0x007a, BR INDIRECT SPEC

This event counts architecturally executed indirect branch instructions that includes software change of the PC other than exception-generating instructions and immediate branch instructions.

# 0x007c, ISB SPEC

This event counts architecturally executed Instruction Synchronization Barrier instructions.

#### 0x007d, DSB SPEC

This event counts architecturally executed Data Synchronization Barrier instructions.

#### 0x007e, DMB\_SPEC

This event counts architecturally executed Data Memory Barrier instructions, excluding the implied barrier operations of load/store operations with release consistency semantics.

#### 0x0081, EXC UNDEF

This event counts only other synchronous exceptions that are taken locally.

#### 0x0082, EXC SVC

This event counts only Supervisor Call exceptions that are taken locally.

#### 0x0083, EXC\_PABORT

This event counts only Instruction Abort exceptions that are taken locally.

#### 0x0084, EXC\_DABORT

This event counts only Data Abort or SError interrupt exceptions that are taken locally.

#### 0x0086, EXC\_IRQ

This event counts only IRQ exceptions that are taken locally, including Virtual IRQ exceptions.

#### 0x0087, EXC FIQ

This event counts only FIQ exceptions that are taken locally, including Virtual FIQ exceptions.

# 0x0088, EXC\_SMC

"This event counts only Secure Monitor Call exceptions.

The counter does not increment on SMC instructions trapped as a Hyp Trap exception."

# 0x008a, EXC\_HVC

This event counts for both Hypervisor Call exceptions taken locally in the hypervisor and those taken as an exception from Non-secure EL1.

#### 0x009f, DCZVA SPEC

This event counts architecturally executed zero blocking operations due to the "DC ZVA" instruction.

# A64FX Specific Events

#### 0x0105, FP\_MV\_SPEC

This event counts architecturally executed floating-point move operations.

#### 0x0108, PRD SPEC

This event counts architecturally executed operations that using predicate register.

#### 0x0109, IEL SPEC

This event counts architecturally executed inter-element manipulation operations.

#### 0x010a, IREG SPEC

This event counts architecturally executed inter-register manipulation operations.

#### 0x0112, FP LD SPEC

This event counts architecturally executed NOSIMD load operations that using SIMD&FP registers.

#### 0x0113, FP\_ST\_SPEC

This event counts architecturally executed NOSIMD store operations that using SIMD&FP registers.

#### 0x011a, BC LD SPEC

This event counts architecturally executed SIMD broadcast floating-point load operations.

# 0x0121, EFFECTIVE\_INST\_SPEC

This event counts architecturally executed instructions, excluding the MOVPRFX instruction.

#### 0x0123, PRE INDEX SPEC

This event counts architecturally executed operations that uses "pre-index" as its addressing mode.

# 0x0124, POST\_INDEX\_SPEC

This event counts architecturally executed operations that uses "post-index" as its addressing mode.

#### 0x0139, UOP SPLIT

This event counts the occurrence count of the micro-operation split.

# 0x0180, LD\_COMP\_WAIT\_L2\_MISS

This event counts every cycle that no operation was committed because the oldest and uncommitted load/store/prefetch operation waits for memory access.

#### 0x0181, LD COMP WAIT L2 MISS EX

This event counts every cycle that no instruction was committed because the oldest and uncommitted integer load operation waits for memory access.

#### 0x0182, LD\_COMP\_WAIT\_L1\_MISS

This event counts every cycle that no instruction was committed because the oldest and uncommitted load/store/prefetch operation waits for L2 cache access.

#### 0x0183, LD COMP WAIT L1 MISS EX

This event counts every cycle that no instruction was committed because the oldest and uncommitted integer load operation waits for L2 cache access.

#### 0x0184, LD\_COMP\_WAIT

This event counts every cycle that no instruction was committed because the oldest and uncommitted load/store/prefetch operation waits for L1D cache, L2 cache and memory access.

## 0x0185, LD COMP WAIT EX

This event counts every cycle that no instruction was committed because the oldest and uncommitted integer load operation waits for L1D cache, L2 cache and memory access.

# 0x0186, LD\_COMP\_WAIT\_PFP\_BUSY

This event counts every cycle that no instruction was committed due to the lack of an available prefetch port.

#### 0x0187, LD COMP WAIT PFP BUSY EX

This event counts the LD\_COMP\_WAIT\_PFP\_BUSY caused by an integer load operation.

#### 0x0188, LD COMP WAIT PFP BUSY SWPF

This event counts the LD COMP WAIT PFP BUSY caused by a software prefetch instruction.

#### 0x0189, EU COMP WAIT

This event counts every cycle that no instruction was committed and the oldest and uncommitted instruction is an integer or floating-point/SIMD instruction.

#### 0x018a, FL COMP WAIT

This event counts every cycle that no instruction was committed and the oldest and uncommitted instruction is a floating-point/SIMD instruction.

#### 0x018b, BR COMP WAIT

This event counts every cycle that no instruction was committed and the oldest and uncommitted instruction is a branch instruction.

#### 0x018c, ROB EMPTY

This event counts every cycle that no instruction was committed because the CSE is empty.

#### 0x018d, ROB EMPTY STQ BUSY

This event counts every cycle that no instruction was committed because the CSE is empty and the store port (SP) is full.

#### 0x018e, WFE WFI CYCLE

This event counts every cycle that the instruction unit is halted by the WFE/WFI instruction.

# 0x0190, 0INST\_COMMIT

This event counts every cycle that no instruction was committed, but counts at the time when commits MOVPRFX only.

#### 0x0191, 1INST COMMIT

This event counts every cycle that one instruction is committed.

#### 0x0192, 2INST COMMIT

This event counts every cycle that two instructions are committed.

#### 0x0193, 3INST COMMIT

This event counts every cycle that three instructions are committed.

#### 0x0194, 4INST\_COMMIT

This event counts every cycle that four instructions are committed.

# 0x0198, UOP ONLY COMMIT

This event counts every cycle that only any micro-operations are committed.

# 0x0199, SINGLE MOVPRFX COMMIT

This event counts every cycle that only the MOVPRFX instruction is committed.

#### 0x01a0, EAGA VAL

This event counts valid cycles of EAGA pipeline.

#### 0x01a1, EAGB VAL

This event counts valid cycles of EAGB pipeline.

## 0x01a2, EXA\_VAL

This event counts valid cycles of EXA pipeline.

#### 0x01a3, EXB\_VAL

This event counts valid cycles of EXB pipeline.

#### 0x01a4, FLA VAL

This event counts valid cycles of FLA pipeline.

#### 0x01a5, FLB VAL

This event counts valid cycles of FLB pipeline.

#### 0x01a6, PRX VAL

This event counts valid cycles of PRX pipeline.

#### 0x01b4, FLA\_VAL\_PRD\_CNT

This event counts the number of 1's in the predicate bits of request in FLA pipeline, where it is corrected so that it becomes 16 when all bits are 1.

# 0x01b5, FLB\_VAL\_PRD\_CNT

This event counts the number of 1's in the predicate bits of request in FLB pipeline, where it is corrected so that it becomes 16 when all bits are 1.

# 0x01e0, EA CORE

This event counts energy consumption per cycle of core.

Energy consumption per count is 8 nJ for A64FX (2.2/2.0/1.8 GHz, 48 cores), and 9 nJ for A64FX (2.6 GHz, 24 cores).

# 0x0200, L1D CACHE REFILL DM

This event counts L1D\_CACHE\_REFILL caused by demand access.

#### 0x0202, L1D CACHE REFILL HWPRF

This event counts L1D\_CACHE\_REFILL caused by hardware prefetch.

#### 0x0208, L1 MISS WAIT

This event counts outstanding L1D cache miss requests per cycle.

#### 0x0209, L1I MISS WAIT

This event counts outstanding L1I cache miss requests per cycle.

#### 0x0230, L1HWPF STREAM PF

This event counts streaming prefetch requests to L1D cache generated by hardware prefetcher.

# 0x0231, L1HWPF\_INJ\_ALLOC\_PF

This event counts allocation type prefetch injection requests to L1D cache generated by hardware prefetcher.

#### 0x0232, L1HWPF INJ NOALLOC PF

This event counts non-allocation type prefetch injection requests to L1D cache generated by hardware prefetcher.

#### 0x0233, L2HWPF STREAM PF

This event counts streaming prefetch requests to L2 cache generated by hardware prefecher.

#### 0x0234, L2HWPF INJ ALLOC PF

This event counts allocation type prefetch injection requests to L2 cache generated by hardware prefetcher.

#### 0x0235, L2HWPF INJ NOALLOC PF

This event counts non-allocation type prefetch injection requests to L2 cache generated by hardware prefetcher.

#### 0x0236, L2HWPF OTHER

This event counts prefetch requests to L2 cache generated by the other causes.

# 0x0240, L1\_PIPE0\_VAL

This event counts valid cycles of L1D cache pipeline#0.

#### 0x0241, L1 PIPE1 VAL

This event counts valid cycles of L1D cache pipeline#1.

#### 0x0250, L1 PIPE0 VAL IU TAG ADRS SCE

This event counts requests in L1D cache pipeline#0 that its see bit of tagged address is 1.

# 0x0251, L1\_PIPE0\_VAL\_IU\_TAG\_ADRS\_PFE

This event counts requests in L1D cache pipeline#0 that its pfe bit of tagged address is 1.

# 0x0252, L1\_PIPE1\_VAL\_IU\_TAG\_ADRS\_SCE

This event counts requests in L1D cache pipeline#1 that its sce bit of tagged address is 1.

#### 0x0253, L1 PIPE1 VAL IU TAG ADRS PFE

This event counts requests in L1D cache pipeline#1 that its pfe bit of tagged address is 1.

#### 0x0260, L1 PIPE0 COMP

This event counts completed requests in L1D cache pipeline#0.

# 0x0261, L1\_PIPE1\_COMP

This event counts completed requests in L1D cache pipeline#1.

# 0x0268, L1I\_PIPE\_COMP

This event counts completed requests in L1I cache pipeline.

#### 0x0269, L1I PIPE VAL

This event counts valid cycles of L1I cache pipeline.

#### 0x0274, L1 PIPE ABORT STLD INTLK

This event counts aborted requests in L1D pipelines that due to store-load interlock.

#### 0x02a0, L1 PIPE0 VAL IU NOT SEC0

This event counts requests in L1D cache pipeline#0 that its sector cache ID is not 0.

#### 0x02a1, L1 PIPE1 VAL IU NOT SEC0

This event counts requests in L1D cache pipeline#1 that its sector cache ID is not 0.

#### 0x02b0, L1 PIPE COMP GATHER 2FLOW

This event counts the number of times where 2 elements of the gather instructions became 2 flows because 2 elements could not be combined.

#### 0x02b1, L1 PIPE COMP GATHER 1FLOW

This event counts the number of times where 2 elements of the gather instructions became 1 flow because 2 elements could be combined.

# 0x02b2, L1 PIPE COMP GATHER 0FLOW

This event counts the number of times where 2 elements of the gather instructions became 0 flow because both predicate values are 0.

#### 0x02b3, L1 PIPE COMP SCATTER 1FLOW

This event counts the number of flows of the scatter instructions.

#### 0x02b8, L1 PIPE0 COMP PRD CNT

This event counts the number of 1's in the predicate bits of request in L1D cache pipeline#0, where it is corrected so that it becomes 16 when all bits are 1.

#### 0x02b9, L1 PIPE1 COMP PRD CNT

This event counts the number of 1's in the predicate bits of request in L1D cache pipeline#1, where it is corrected so that it becomes 16 when all bits are 1.

# 0x0300, L2D\_CACHE\_REFILL\_DM

This event counts L2D\_CACHE\_REFILL caused by demand access.

#### 0x0302, L2D CACHE REFILL HWPRF

This event counts L2D\_CACHE\_REFILL caused by hardware prefetch.

#### 0x0308, L2 MISS WAIT

This event counts outstanding L2 cache miss requests per cycle.

It counts all events caused in measured CMG regardless of measured PE.

#### 0x0309, L2 MISS COUNT

This event counts the number of times of L2 cache miss.

It counts all events caused in measured CMG regardless of measured PE.

#### 0x0314, BUS\_READ\_TOTAL\_TOFU

This event counts read transactions from tofu controller to measured CMG.

It counts all events caused in measured CMG regardless of measured PE.

#### 0x0315, BUS\_READ\_TOTAL\_PCI

This event counts read transactions from PCI controller to measured CMG. It counts all events caused in measured CMG regardless of measured PE.

# 0x0316, BUS READ TOTAL MEM

This event counts read transactions from measured CMG local memory to measured CMG. It counts all events caused in measured CMG regardless of measured PE.

# 0x0318, BUS WRITE TOTAL CMG0

This event counts write transactions from measured CMG to CMG0, if measured CMG is not CMG0. Otherwise, this event counts write transactions from measured CMG to CMG0 local memory. It counts all events caused in measured CMG regardless of measured PE.

#### 0x0319, BUS WRITE TOTAL CMG1

This event counts write transactions from measured CMG to CMG1, if measured CMG is not CMG1. Otherwise, this event counts write transactions from measured CMG to CMG1 local memory. It counts all events caused in measured CMG regardless of measured PE.

#### 0x031a, BUS WRITE TOTAL CMG2

This event counts write transactions from measured CMG to CMG2, if measured CMG is not CMG2. Otherwise, this event counts write transactions from measured CMG to CMG2 local memory. It counts all events caused in measured CMG regardless of measured PE.

#### 0x031b, BUS WRITE TOTAL CMG3

This event counts write transactions from measured CMG to CMG3, if measured CMG is not CMG3. Otherwise, this event counts write transactions from measured CMG to CMG3 local memory. It counts all events caused in measured CMG regardless of measured PE.

# 0x031c, BUS WRITE TOTAL TOFU

This event counts write transactions from measured CMG to tofu controller. It counts all events caused in measured CMG regardless of measured PE.

#### 0x031d, BUS WRITE TOTAL PCI

This event counts write transactions from measured CMG to PCI controller. It counts all events caused in measured CMG regardless of measured PE.

# 0x031e, BUS WRITE TOTAL MEM

This event counts write transactions from measured CMG to measured CMG local memory. It counts all events caused in measured CMG regardless of measured PE.

#### 0x0325, L2D SWAP DM

This event counts operations where demand access hits an L2 cache refill buffer allocated by software or hardware prefetch.

#### 0x0326, L2D CACHE MIBMCH PRF

This event counts operations where software or hardware prefetch hits an L2 cache refill buffer allocated by demand access.

# 0x0330, L2\_PIPE\_VAL

This event counts valid cycles of L2 cache pipeline. It counts all events caused in measured CMG regardless of measured PE.

# 0x0350, L2\_PIPE\_COMP\_ALL

This event counts completed requests in L2 cache pipeline.

It counts all events caused in measured CMG regardless of measured PE.

# 0x0370, L2 PIPE COMP PF L2MIB MCH

This event counts operations where software or hardware prefetch hits an L2 cache refill buffer allocated by demand access.

It counts all events caused in measured CMG regardless of measured PE.

# 0x0396, L2D CACHE SWAP LOCAL

This event counts operations where demand access hits an L2 cache refill buffer allocated by software or hardware

It counts all events caused in measured CMG regardless of measured PE.

#### 0x03e0, EA L2

This event counts energy consumption per cycle of L2 cache.

Energy consumption per count is 32 nJ for A64FX (2.2/2.0/1.8 GHz, 48 cores), and 36 nJ for A64FX (2.6 GHz, 24

It counts all events caused in measured CMG regardless of measured PE.

# 0x03e8, EA\_MEMORY

This event counts energy consumption per cycle of CMG local memory.

Energy consumption per count is 256 nJ.

It counts all events caused in measured CMG regardless of measured PE.

# **SVE Common Events**

#### 0x8000, SIMD INST RETIRED

This event counts architecturally executed SIMD instructions, excluding the Advanced SIMD scalar instructions and the instructions listed in Non-SIMD SVE instructions section of SVE Reference Manual.

#### 0x8002, SVE INST RETIRED

This event counts architecturally executed SVE instructions, including the instructions listed in Non-SIMD SVE instructions section of SVE Reference Manual.

#### 0x8008, UOP SPEC

This event counts all architecturally executed micro-operations.

#### 0x800e, SVE MATH SPEC

This event counts architecturally executed math function operations due to the SVE FTSMUL, FTMAD, FTSSEL, and FEXPA instructions.

#### 0x8010, FP SPEC

This event counts architecturally executed operations due to scalar, Advanced SIMD, and SVE instructions listed in Floating-point instructions section of SVE Reference Manual.

# 0x8028, FP\_FMA\_SPEC

This event counts architecturally executed floating-point fused multiply-add and multiply-subtract operations.

# 0x8034, FP\_RECPE\_SPEC

This event counts architecturally executed floating-point reciprocal estimate operations due to the Advanced SIMD scalar, Advanced SIMD vector, and SVE FRECPE and FRSQRTE instructions.

#### 0x8038, FP CVT SPEC

This event counts architecturally executed floating-point convert operations due to the scalar, Advanced SIMD, and SVE floating-point conversion instructions listed in Floating-point conversions section of SVE Reference Manual.

# 0x8043, ASE\_SVE\_INT\_SPEC

This event counts architecturally executed integer arithmetic operations due to Advanced SIMD and SVE dataprocessing instructions listed in Integer instructions section of SVE Reference Manual.

#### 0x8074, SVE PRED SPEC

This event counts architecturally executed SIMD data-processing and load/store operations due to SVE instructions with a Governing predicate operand that determines the Active elements.

#### 0x807c, SVE MOVPRFX SPEC

This event counts architecturally executed operations due to MOVPRFX instructions, whether or not they were fused with the prefixed instruction.

# 0x807f, SVE MOVPRFX U SPEC

This event counts architecturally executed operations due to MOVPRFX instructions that were not fused with the prefixed instruction.

#### 0x8085, ASE SVE LD SPEC

This event counts architecturally executed operations that read from memory due to SVE and Advanced SIMD load instructions.

### 0x8086, ASE\_SVE\_ST\_SPEC

This event counts architecturally executed operations that write to memory due to SVE and Advanced SIMD store instructions.

#### 0x8087, PRF SPEC

This event counts architecturally executed prefetch operations due to scalar PRFM and SVE PRF instructions.

#### 0x8089, BASE LD REG SPEC

This event counts architecturally executed operations that read from memory due to an instruction that loads a general-purpose register.

#### 0x808a, BASE ST REG SPEC

This event counts architecturally executed operations that write to memory due to an instruction that stores a general-purpose register, excluding the "DC ZVA" instruction.

#### 0x8091, SVE LDR REG SPEC

This event counts architecturally executed operations that read from memory due to an SVE LDR instruction.

#### 0x8092, SVE STR REG SPEC

This event counts architecturally executed operations that write to memory due to an SVE STR instruction.

#### 0x8095, SVE LDR PREG SPEC

This event counts architecturally executed operations that read from memory due to an SVE LDR (predicate) instruction.

#### 0x8096, SVE STR PREG SPEC

This event counts architecturally executed operations that write to memory due to an SVE STR (predicate) instruction.

#### 0x809f, SVE PRF CONTIG SPEC

This event counts architecturally executed operations that prefetch memory due to an SVE predicated single contiguous element prefetch instruction.

#### 0x80a5, ASE SVE LD MULTI SPEC

This event counts architecturally executed operations that read from memory due to SVE and Advanced SIMD multiple vector contiguous structure load instructions.

#### 0x80a6, ASE SVE ST MULTI SPEC

This event counts architecturally executed operations that write to memory due to SVE and Advanced SIMD multiple vector contiguous structure store instructions.

#### 0x80ad, SVE LD GATHER SPEC

This event counts architecturally executed operations that read from memory due to SVE non-contiguous gather-load instructions.

### 0x80ae, SVE\_ST\_SCATTER\_SPEC

This event counts architecturally executed operations that write to memory due to SVE non-contiguous scatterstore instructions.

# 0x80af, SVE\_PRF\_GATHER\_SPEC

This event counts architecturally executed operations that prefetch memory due to SVE non-contiguous gather-prefetch instructions.

#### 0x80bc, SVE LDFF SPEC

This event counts architecturally executed memory read operations due to SVE First-fault and Non-fault load instructions.

## 0x80c0, FP SCALE OPS SPEC

"This event counts architecturally executed SVE arithmetic operations.

See FP SCALE OPS SPEC of SVE Reference Manual for more information.

This event counter is incremented by (128 / CSIZE) and by twice that amount for operations that would also be counted by SVE\_FP\_FMA\_SPEC."

#### 0x80c1, FP FIXED OPS SPEC

"This event counts architecturally executed v8SIMD&FP arithmetic operations.

See FP FIXED OPS SPEC of SVE Reference Manual for more information.

The event counter is incremented by the specified number of elements for Advanced SIMD operations or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP\_FMA\_SPEC."

#### 0x80c2, FP HP SCALE OPS SPEC

"This event counts architecturally executed SVE half-precision arithmetic operations.

See FP HP SCALE OPS SPEC of SVE Reference Manual for more information.

This event counter is incremented by 8, or by 16 for operations that would also be counted by SVE FP FMA SPEC."

#### 0x80c3, FP HP FIXED OPS SPEC

"This event counts architecturally executed v8SIMD&FP half-precision arithmetic operations.

See FP HP FIXED OPS SPEC of SVE Reference Manual for more information.

This event counter is incremented by the number of 16-bit elements for Advanced SIMD operations, or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP FMA SPEC."

#### 0x80c4, FP SP SCALE OPS SPEC

"This event counts architecturally executed SVE single-precision arithmetic operations.

See FP SP SCALE OPS SPEC of SVE Reference Manual for more information.

This event counter is incremented by 4, or by 8 for operations that would also be counted by SVE FP FMA SPEC."

# 0x80c5, FP\_SP\_FIXED\_OPS\_SPEC

"This event counts architecturally executed v8SIMD&FP single-precision arithmetic operations.

See FP\_SP\_FIXED\_OPS\_SPEC of SVE Reference Manual for more information.

This event counter is incremented by the number of 32-bit elements for Advanced SIMD operations, or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP\_FMA\_SPEC."

# 0x80c6, FP\_DP\_SCALE\_OPS\_SPEC

"This event counts architecturally executed SVE double-precision arithmetic operations.

See FP\_DP\_SCALE\_OPS\_SPEC of SVE Reference Manual for more information.

This event counter is incremented by 2, or by 4 for operations that would also be counted by SVE\_FP\_FMA\_SPEC."

# 0x80c7, FP\_DP\_FIXED\_OPS\_SPEC

"This event counts architecturally executed v8SIMD&FP double-precision arithmetic operations.

See FP DP FIXED OPS SPEC of SVE Reference Manual for more information.

This event counter is incremented by 2 for Advanced SIMD operations, or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP FMA SPEC."