

# AWG trigger issue with SOC\_TML

## Issue description



During debugging digital capture test with SOC\_TML, it is observed that the AWG trigger is enabled only for the first run, there will be no trigger enabled for the subsequent execution. The original flow has no analog set loaded as it will be generated during test execution. Adding a dummy analog set will help to fix the issue.

Is this behavior expected? If so, please help to document somewhere that an analog set (even dummy) is needed for mixed signal test.

If not, it think this case is a bug.

Please refer to following slides to reproduce the issue.



i. Download program "AWG\_debug.tar.gz" from <a href="ftp.verigy.com">ftp.verigy.com</a> under folder liyuan ii. Untar program and load testflow "AN\_BBRX\_AWG\_debug.ttf" and all setups on R&D high pin count tester <a href="mailto:online">online</a> under SMT7.2.1.3 with license [PS9G\_on\_ATH\_PS1600\_Site1.license]



Load testflow AN\_BBRX\_AWG\_debug.ttf and all set up (no analog set)



i. To use jumper wire to connect digital pin a241 (11615) to MCE23117-S2(CT1) which is to set up trigger connection (could use normal diagnostic board for wire connection)



- i. Run the first two test suites together
- ii. Execute FW "ACMD?"TRIN",,(bbrx\_iq\_p) " and will get answer "ACMD "TRIN",YES,(bbrx\_iq\_p) "





- i. Execute the all three test suites together
- ii. Then execute the first two test suites together
- iii. Execute FW "ACMD?"TRIN",,(bbrx\_iq\_p) " and will get answer "ACMD "TRIN",NO,(bbrx\_iq\_p) " (No more trigger)
- iv. Reload pin configuration and everything could be reproduce again.





- i. Create a dummy analog set and run those test suites according to step4 & 5
- ii. The trigger will always be enabled.

