# Fixed Point Atan2 Implementation Using CORDIC Algorithm

Gabriele Ara, Student, ECS, and Gabriele Serra, Student, ECS,



Abstract—In simple micro controllers or integrated circuits like FPGAs it is very unlikely to find an hardware multiplier. We can of course implement one, but even if we do, if we implement an algorithm in hardware performing many multiplications the overall system performance will slow down considerably.

For these reasons, most times simpler algorithms are implemented in hardware using more efficient ad hoc algorithms that can execute multiplication-like operations in a more efficient way.

In this report we show how trigonometric functions can be implemented in hardware using an algorithm called CORDIC by implementing the Atan2 function.

#### I. INTRODUCTION

RIGONOMETRIC functions are very important in many application fields, like navigation, positioning systems, kinematic computations and so on. The arctangent function is used for example to determine angles from tangens-value obtained from sensors. A polynomial approximation of these trigonometric functions would require the usage of many multiplications which in general is an undesired condition when speed and system performance are a key factor like in automotive field and in general in real-time environments.

Simpler and more efficient implementations can be achieved using an algorithm conceived in 1956 by Jack E. Volder called CORDIC, which stands for Coordinate Rotation Digital Computer [1]. This algorithm allows the calculation of hyperbolic and trigonometric functions performing vector rotations via shift-and-add operations.

We will focus on the implementation of the arctangent function, but all the considerations we will do from now on can easily be re-formulated when applying the CORDIC algorithm to any other trigonometric function.

#### A. Implementing rotations efficiently

The arctangent function calculates the phase of a vector of two components, namely a and b, which can also be seen as the real and the imaginary part of the complex number z=a+bj. The CORDIC algorithm central idea is to consider the two arguments a and b as coordinates of a complex number z and perform rotations of this vector by a succession of constant values.

The rotation of the phase is realized multiplying z by a sequence of complex numbers. When multiplying two complex numbers, the phase of the sum is the sum of the phases of the two numbers and the magnitude is the product of the magnitudes, so given:

$$z_1 = r_1 \cdot e^{\varphi_1}$$

$$z_2 = r_2 \cdot e^{\varphi_2}$$
(1)

we obtain

$$z_3 = z_1 \cdot z_2 = r_1 r_2 \cdot e^{\varphi_1 + \varphi_2} \tag{2}$$

We hence can take advantage by this fact and implement a rotation by  $+90^{\circ}$  by performing:

$$R = j$$

$$z' = z \cdot R = -b + aj$$
(3)

We can of course implement in the same way a rotation by  $-90^{\circ}$  by simply putting:

$$R = -j$$

$$z' = z \cdot R = b - aj$$
(4)

In general, to rotate by an angle less than  $90^{\circ}$  we simply perform:

$$R = 1 + kj$$

$$z' = z \cdot R$$

$$= (a + bj) \cdot (1 + kj)$$

$$= (a - b \cdot k) + (a \cdot k + b)j$$
(5)

Even if we still express the above operations using multiplications, choosing accordingly the value of k can lead to a much more efficient implementation. In fact, if k is expressed as a negative power of k, these multiplications become indeed arithmetic shifting operations, which are much more efficient than multiplications:

$$k = 2^{-i}$$

$$k \cdot a = ShiftRightArithmetic(a, i)$$
(6)

#### B. CORDIC Algorithm Rotations

The CORDIC algorithm can be expressed as it follows:

- First rotate the vector by  $\pm 90^{\circ}$ , depending on the sign of the *imaginary part* of z.
- Then for each successive iteration i multiply the current vector by  $R_i = 1 \pm j2^{-(i-1)}$ .

The sign is chosen in such a way that the subsequent rotations will converge to a vector with zero phase, as stated in the CORDIC Convergence Theorem [2].

Of course, this series of multiplication has the side effect of incrementing the magnitude of the number z, because, as we have seen in equation (2), the magnitudes are multiplied together. Thus every rotation causes the magnitude to grow and the factor is dependent on the step of the CORDIC algorithm



Fig. 1. Subsequent rotations of a vector performed according to the CORDIC algorithm.

TABLE I. CORDIC ALGORITHM ROTATION VECTORS FOR EACH ITERATION i. The first iteration is different from the following ones.

| i | $k = 2^{-(i-1)}$ | R = 1 + kj  | $\varphi_i$ (deg) | R          | Gain       |
|---|------------------|-------------|-------------------|------------|------------|
| 0 | -                | -           | 90                | 1          | 1          |
| 1 | 1.0              | 1+1.0j      | 45                | 1.41421356 | 1.41421356 |
| 2 | 0.5              | 1+0.5j      | 26.56505          | 1.11803399 | 1.58113883 |
| 3 | 0.25             | 1+0.25j     | 14.03624          | 1.03077641 | 1.62980060 |
| 4 | 0.125            | 1+0.125j    | 7.12502           | 1.00778222 | 1.64244841 |
| 5 | 0.0625           | 1+0.0625j   | 3.57633           | 1.00195122 | 1.64568892 |
| 6 | 0.03125          | 1+0.03125j  | 1.78991           | 1.00048816 | 1.64649228 |
| 7 | 0.015625         | 1+0.015625j | 0.89517           | 1.00012206 | 1.64669325 |
| 8 | 0.007812         | 1+0.007813j | 0.44761           | 1.00003052 | 1.64674351 |
| . |                  |             | l .               | ١.         | l .        |
| : |                  | •           | 1 :               | l :        | 1 :        |

i. Since the step count increases at each step, the overall gain with respect to the initial vector will increase at each iteration, but it can be proven that it also tends to about 1.6467. Fig. 1 shows how the CORDIC rotations affect an input vector phase and magnitude each step [3].

Table I contains the vectors used at each step by the CORDIC rotation algorithm and the magnitude gain of the result of the computation with respect to the initial value. From the table we can clearly see how the gain converges in a few steps to the limit value.

#### C. Calculating The Arctangent

From what we have seen, the CORDIC algorithm performs rotations using well known rotation vectors, summing or subtracting well known phases to the original vector. To calculate the arctangent we can hence take into account these well known phases and sum them together. Since the original vector phase converges to zero, also the calculated arctangent value

will converge in the same way to the original phase of the vector, which is our goal:

$$\lim_{n \to \infty} \varphi - \sum_{i=0}^{n} \pm \varphi_i = 0$$

$$\varphi = \tan^{-1}(z) = \lim_{n \to \infty} \sum_{i=0}^{n} \pm \varphi_i$$
(7)

Hence for each step the algorithm will perform at the same time a rotation of the vector z and store the sum of the phases of the rotation vectors, until convergence is reached. The final result will be the requested value.

#### D. Algorithm abstract implementation

From what we have shown before, rotation vectors and corresponding phases can be stored in a table, in order to retrieve them at each step of the algorithm. Of course, if we limit the number of iteration steps n we won't reach perfect convergence, but the algorithm convergence is fast enough that a few number of iterations will lead to a small absolute error.

The following is the MATLAB implementation that we produced:

```
function phi = ...
    cordicatan2(inY, inX, lutSize)
% Lookup table used to retrieve
% rotation phases
% NOTICE: matlab arrays are 1-based
cordicLUT = zeros(lutSize, 1);
cordicLUT(1) = pi/2;
for i = 0:lutSize-2
    cordicLUT(i+2) = atan(2^(-i));
end
% If both the input coordinates are
% zero, the result is zero
if(inX == 0 && inY == 0)
    phi = 0;
    return;
end
% We look at the sign of the y
% component to determine whether to
% rotate clockwise or counterclockwise
if inY >= 0
    % Rotate clockwise
    phi = cordicLut(1);
    tempX = + inY;
    tempY = - inX;
else
```

```
% Rotate counterclockwise
    phi = -cordicLut(1);
    tempX = - inY;
    tempY = + inX;
end
% If the x coordinate is zero, the
% result is either +90 or -90
if inX == 0
    return;
end
inX = tempX;
inY = tempY;
for i = 1:lutSize-1
    if inY >= 0
        % Rotate clockwise
        phi = phi + cordicLut(i+1);
        % Instead of multiplications
        % we perform right arithmetic
        % shift operations
        tempX = inX + bitsra(inY, i-1);
        tempY = inY - bitsra(inX, i-1);
    else
        % Rotate counterclockwise
        phi = phi - cordicLut(i+1);
        % Instead of multiplications
        % we perform right arithmetic
        % shift operations
        tempX = inX - bitsra(inY, i-1);
        tempY = inY + bitsra(inX, i-1);
    end
    inX = tempX;
    inY = tempY;
end
end
```

#### II. BIT TRUE MODEL DEVELOPMENT

Designing a circuit that implements an algorithm is not an easy task and usually is composed by some intermediate steps.

- 1) A mathematical model of the problem we want to solve must be formally specified.
- 2) An algorithm that solves the problem has to be developed, as we did in the previous section.
- 3) The algorithm must be translated (*quantized*) into a *bit true model* which simulates the hardware behavior.
- 4) Finally, the *bit true model* can be actually implemented in hardware.

These steps are also shown in fig. 2. As shown, at each step we need to consider the requirements and check whether our implementation satisfies the given constraints:

- When implementing the algorithm, an *algorithmic error* is introduced; the obtained results differ from the theoretical expected ones, due to choices in the algorithm design, approximations, assumptions and so on.
- When implementing the bit true model, there can be implementation losses due to representation of real numbers on computer hardware; the quantization of the algorithm introduces some errors when performing arithmetic operations between represented real numbers.
- When realizing the hardware implementation, hardware timing constraints have to be satisfied to avoid race conditions and other electrical problems.

We have already performed the first steps of this process in the previous section. We will now evaluate the *algorithmic error* of the provided algorithm and then move on and with the *bit true model* realization.

# A. Algorithmic Error Evaluation

First of all, we have to define the domain of the arctangent implementation we want to develop. We chose that the final hardware implementation will be on 12 bit signed integers in two's complement, so the input range for both the coordinates will be [-2048, 2047].

The image of our arctangent implementation will be in the range  $[-\pi,\pi]$  and encoded using 12 bit fixed-point numbers, using 9 bits as fraction part. With this configuration, the lookup table will consist of 11 entries, so 11 is also the number of iterations that our algorithm will perform.

Having a bigger lookup table (so executing a greater number of iterations) would result in no effect on the final result once the algorithm will be translated into fixed-point arithmetic, since the extra positions in the lookup table would be filled by zeros: in this case, the fixed-point system would continue to execute the algorithm but would obtain at the end the same result, so it's meaningless.

To evaluate the *algorithmic error* we need to give all the possible inputs to our previously defined MATLAB function and check the obtained arctangent against the atan2 implementation that is found in MATLAB standard library.

For each obtained result, we evaluated the *algorithmic* relative error as:

$$\begin{array}{c} algorithmic\\ relative\\ error \end{array} = \frac{|expected\ result-obtained\ result|}{|expected\ result|} \quad (8)$$

A graphical representation of the results of this analysis can be seen in fig. 3. In the figure, the two coordinates of the input have been named A and B. As we can clearly see, the relative error grows very fast as A approaches zero, when B is positive. This result depends partially from the finite arithmetic used to simulate the system, but mostly from the fact that our implementation executes only a finite number of



Fig. 2. Development process of a hardware algorithm implementation. After each step of the development process an analysis has to be performed to check whether the implementation satisfies the constraints.



Fig. 3. Algorithmic relative error evaluation of the relative error. (a) Full scale representation (%). (b) Zoom on the area with the most significant relative error (%). (c) Areas in which the algorithmic relative error is greater than 10%.

iterations (given by the size of the lookup table) instead than performing an infinite amount of iterations. Even if we actually implemented the algorithm in an Infinite Precision Arithmetic (IPA), a certain amount of *absolute error* cannot be avoided if we perform only a finite amount of iterations [4].

As we reduce the magnitude of A (for positive values of B), the expected output becomes closer and closer to zero, so, even if the *algorithmic absolute error* is limited to about 0.00195 rad in our domain<sup>1</sup>, the *relative error* can only grow with it. This behavior is intrinsic of the nature of the problem and cannot be avoided increasing the precision of the Finite Precision Arithmetic (FPA) used.

The only solution to limit this behavior is to increment the accuracy of the algorithm using a greater number of iterations (so a bigger lookup table), but as we said this would lead to better results only in IPA or floating-point arithmetic, while in fixed-point it would have no effect.

#### B. Bit True Model Implementation in MATLAB

The next step in the development process is the derivation of a *bit true model* that can be used to simulate how our system performs once quantized in floating-point arithmetic and implemented in hardware.

To do so, we first performed this analysis in MATLAB, using the same function defined in the previous section, with little changes that let us force it to execute all operations using fixed-point arithmetic.

The lookup table used now is the fixed-point equivalent of the previous one, which, as we described before, has 12 bits elements with 9 bits of fraction part.

The two input coordinates are still 12 bits long, however an extension to 14 bits has been necessary to avoid overflow errors in fixed-point operations inside the function. In fact, as we execute each step the magnitude of the input vector increases with each rotation, until the maximum gain is reached. This means that both the components can exceed the maximum representable numbers in two's complement 12 bit words.

Since, as we said, the maximum gain is not greater than about 1.6467, 14 bits are more than sufficient to represent internally the input numbers avoiding any overflow problem.

The result of the *error analysis* is shown in fig. 4. Again, while the *absolute error* is limited to a maximum of about 0.01 rad, the relative error grows in certain areas of the domain, as shown in fig. 4c. Usually (but not always), the total obtained error is more than the algorithmic one due to intrinsic limits of fixed-point arithmetic and quantization.

If we however neglect the problems that we encounter in the aforementioned areas, the *total relative error* is not only smaller than 10%, but it is in general much smaller than 1%, which seems us a pretty good result.

#### III. CORDIC HARDWARE ARCHITECTURES

After the MATLAB bit true model implementation we now need to move to a more low level description of the

actual hardware implementation of the algorithm. There are some different ways to implement the CORDIC algorithm in hardware [5], [6]. The ideal architecture depends on the speed vs area trade-offs in the intended application. We will now show the two main architectures before adopting one for our design.

#### A. Iterative Architecture

An *iterative* CORDIC architecture can be obtained simply realizing the iterative function presented in section I using hardware components. The resulting architecture [7] is shown in fig. 5.

In this implementation, the sign of y is used to control the sum/subtraction operations, hence performing clockwise or counterclockwise rotations. The initial coordinates are loaded via multiplexers into the two registers, then for each of the next N clock cycles, the values from the registers shifted and added/subtracted to perform the rotations. The results are then placed back into the registers.

The shifting components have to be able to accept a variable shift size, because for each iteration the number of bits that need to be shifted increases. In the same way, the LUT address is incremented so that the appropriate elementary angle value is given to the result adder/subtractor. On the last iteration, the result is read directly from the adder/subtractor. Obviously, it is needed to keep track of the current iteration number in order to check if the process is completed, to select the degree of shifting and to select the LUT address for each iteration.

#### B. Unrolled Architecture

The CORDIC implementation discussed above is *iterative*, which means the developed processing unit has to perform N iterations to calculate the result. The *iterative* process can be *unrolled*, which means that replicationg N times the components needed by the *iterative* process we can calculate the same result with only one iteration. Each of the N replicated components performs at each iteration the same operation, as in a pipelined scheme. The resulting architecture [7] scheme is shown in fig. 6.

# C. Comparison Between The Two Architectures

Unrolling the processor results in three significant simplifications:

- 1) Each shifter performs now a shift of the same number of bits each iteration, which means that they can be implemented easily using only wires.
- 2) The lookup table values for each phase accumulator are distributed as constants to each phase accumulator in the chain. These constants can be hardwired instead of requiring storage space, resulting in the entire CORDIC processor being implemented as an array of interconnected adder/subtractor components.
- 3) The need for registers is also eliminated, as the CORDIC implementation becomes a combinatorial logic network, resulting in an overall faster solution than the *iterative* one.

<sup>&</sup>lt;sup>1</sup>We neglect the fact that this error has been calculated using MATLAB double precision, which obviously is not infinite.



Fig. 4. System absolute and relative error evaluation. (a) Total absolute error evaluation (rad). (b) Total relative error evaluation (%). (c) Areas in which the total relative error is greater than 10%.

However, it brings also some disadvantages:

- 1) The delay of the combinatorial logic network could be pretty big, considering its size, so some registers and a pipeline organization could be necessary to meet the clock frequency constraints of the implementation. The *iterative* architecture can operate at higher clock frequencies than the *unrolled* one, even if it requires multiple clock cycles.
- 2) It requires a greater number of components and much more space than the *iterative* scheme, which leads to a bigger power consumption.
- 3) The *iterative* scheme can be implemented in an hardware description language, such as Verilog or VHDL, to be scalable<sup>2</sup>, while the *unrolled* one does not scale at all. Thus, if the number of iteration must be increased, the overall implementation has to be modified.

In conclusion we chose to implement the *iterative* architecture scheme of our algorithm, over the *unrolled* one, because of its scalability and because of the speed vs area trade-off when implementing this scheme on an FPGA [6].

#### IV. VHDL DESCRIPTION

The complete list of hardware schemes and VHDL source files can be found in Appendix A. In this section we will illustrate some of the key characteristics of our implementation.

First of all, the complete scheme has been divided into 4 main components:

- A counter, which gives to the other components the current iteration count of the algorithm.
- A component which executes the CORDIC rotational algorithm on the two components A and B, performing at each step the arithmetic operations needed on such components.
- A Special Case Detector, which is responsible for handling the following two special cases:

<sup>&</sup>lt;sup>2</sup>As long as the lookup table is updated when changing the number of bits of the implementation.



Fig. 5. CORDIC Iterative Rotating Architecture.

- 1) A = 0, B = 0, where the output shall be 0;
- 2) A = 0,  $B \neq 0$ , where the output shall be  $\pm 90^{\circ}$ , depending on the sign of B;
- The Atan Accumulator, which at each step accumulates phase values taken from the lookup table and that will provide the final result at the last iteration.

This complete scheme is shown in fig. 24. Of course, to develop these main components many simpler building blocks were needed, like multiplexers, adders, subtractors, shifters and so on. However, we will not go down into details of such implementations here, for further information take as reference the listings in Appendix A.

#### A. Testing

Testing the developed components in VHDL is an important phase of the development process. That's why for some of our components we developed some test benches to check if they actually have the intended behavior.

The most important test that we needed to perform however is the system test bench, in which we check that the overall VHDL-specified system provides the same behavior of the MATLAB *bit true model*. To check completely the system behavior, all the possible inputs have to be provided one by one, to check if the system gives for each of them the correct result.

However, since our input domain is  $[-2048, 2047] \times [-2048, 2047]$ , the overall number of test cases that we should provide to the system is over 16 million, which is an unreasonable number for our processing ability.

Hence, making a test bench that explores all possible combinations of input is not possible. Given this fact, to test our system we provided to it 1000 different pairs of coordinates (A,B) generated randomly from MATLAB and we checked for the obtained results. To be more precise:

• We first selected 1000 randomly generated pairs<sup>3</sup>.



Fig. 6. CORDIC Unrolled Rotating Architecture.

- We produced the expected results using a trusted algorithm, which in our case is the MATLAB bit true model of our system.
- We gave the same inputs to the system and compared the obtained results with the expected ones.

To provide the pairs to the system and check the obtained results, we exported them from MATLAB in two's complement binary representation and put them inside a test bench developed in VHDL language. The test bench listing is shown in Appendix A-P. The execution of this test did not show any error for any of the test cases, including the special ones.

# V. FPGA IMPLEMENTATION

The final step of the development process consists in implementing the CORDIC on a Xilinx Zybo FPGA. The ZYBO (Zynq Board) is an entry-level embedded software and digital circuit development platform built around the smallest member of the Xilinx Zynq-7000 family, the Z-7010. The Z-7010 tightly integrates a dual-core ARM Cortex-A9 processor with Xilinx 7-series Field Programmable Gate Array (FPGA) logic. The tool used for the synthesis is Vivado, which is

<sup>&</sup>lt;sup>3</sup>To check also the behavior of the system in the special cases, we actually provided to it 998 random test cases and the two special cases that we described before.



Fig. 7. Vivado RTL design schematic, generated automatically using the RTL elaboration tool. Notice the similarity with fig. 24.

directly provided by Xilinx. To complete with success the implementation on the board, the tool provide a step-by-step mechanism.

#### A. RTL elaboration

The first step is *RTL analysis*. In this phase the tool analyzes the VHDL source codes provided and generates the complete schematic of the system, which can be expanded to explore the hierarchy of system components. The design elaborated by the tool allows to check whether the VHDL description of the system is actually what the designer was describing in VHDL language. The obtained schematic is shown in fig. 7.

#### B. Synthesis

The second step is the *synthesis* phase. In this phase, many constraints can be provided to the tool to execute a design optimization and check whether these constraints are indeed satisfied or not. The constraints that we have to check before getting further in the development process are obviously *timing constraints*. As we know, there are two inequalities that need to be satisfied in order to obtain a reliable electronic component:

$$T_{clock} \ge t_{cq} + t_{p_{logic}} + t_{su}$$

$$t_{hold} \le t_{cd_{logic}} + t_{cd_{reg}}$$
(9)

In particular, the first equation determines an upper bound to the clock frequency we can provide to the system: in fact, it requires that the clock period is greater than the delay of the "longest" path (the one with a bigger delay) between a register and another register, also known as *critical path*. If this constraint is not met we would have problems when updating registers' content at each clock cycle.

These constraints are mandatory and they need to be verified on the *critical path* to be hence verified on each register-logic-register path in the system. When executing the *synthesis* using Vivado tools, this operation is performed automatically and we obtain as a result a timing report.

On the Xilinx Zync Board, there is an obscillator that works at 50 MHz frequency and we can obtain a clock source up

to 125 MHz using a Phase-Locked Loop (PLL) component connected to the FPGA. So we would like the system to be able to run at least at 125 MHz.

When providing as *timing constraint* a 125 MHz clock we indeed find out that our system could work properly even at a higher frequency, since the obtained *slack* parameters are all positive. The *slack* parameters represent the margin that we have with respect with the inequalities shown in (9).

The result of the analysis with a 125 MHz clock is shown in fig. 8. In this report, the *Worst Negative Slack* refers to the first inequality in (9), while the *Worst Hold Slack* to the second one. A further inspection of the paths showed that the critical path is between the Accumulator instances inside each Single Dimension Rotator and its counterpart in the opposite Rotator in the CORDIC component, due to the high number of logic components between such registers (adder/subtractors, shifters and so on).

If we keep performing these analyses, we find out actually that the maximum clock frequency at which the system still verifies the constraints is about 170 MHz. However it should be avoided, if possible, to use this design with such clock frequency, since the *Worst Negative Slack* becomes zero, hence problems like *clock jitter* and *clock skew* may compromise the correct behavior.

#### C. Implementation

The last step before the actual flashing of the system on a physical board is the *implementation* phase. In this phase, the tool performs the placing of the required components in a simulation of the specified FPGA, in order to check once more all the requirements before flashing the system on the device.

The simulations and analyses that can be performed on the system in this phase are the closest to the real execution of the system on the FPGA. However, to do so we also need to set for all the I/O ports in our schematic the actual port of the board that will be connected to it. Since we cannot perform a simulation on a real board, we stopped at this step the implementation process.

However, we can show the Utilization of the FPGA as reported by Vivado, shown in Table II, and perform a Power

| Setup                               |              | Hold                         |          | Pulse Width                              |          |  |
|-------------------------------------|--------------|------------------------------|----------|------------------------------------------|----------|--|
| Worst Negative Slack (WNS):         | 2.125 ns     | Worst Hold Slack (WHS):      | 0.138 ns | Worst Pulse Width Slack (WPWS):          | 3.500 ns |  |
| Total Negative Slack (TNS):         | 0.000 ns     | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |
| Number of Failing Endpoints:        | 0            | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |
| Total Number of Endpoints:          | 57           | Total Number of Endpoints:   | 57       | Total Number of Endpoints:               | 46       |  |
| All user specified timing constrain | ints are met |                              |          |                                          |          |  |

Fig. 8. Vivado Synthesis Timing Summary executed with a 125 MHz clock.

Power analysis from Implemented netlist. Activity

derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.155 W

Junction Temperature: 26.8 ℃

Thermal Margin: 58.2 ℃ (5.0 W)

Effective ∜JA: 11.5 ℃/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



Fig. 9. Vivado Implementation Power Consumption. The "Low" Confidence level is due to the fact that we didn't map the actual physical ports into the I/O ports of the design. Performing again this analysis with this mapping would give a higher Confidence level.

Consumption Estimation of the device, shown in fig. 9. For that estimation we set the I/O ports working voltage to 3.3V to perform a closest-to-real analysis.

invalid switching activity

#### TABLE II. UTILIZATION FACTOR

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 221         | 17600     | 1.26          |
| FF       | 45          | 35200     | 0.13          |
| IO       | 39          | 100       | 39.00         |
| BUFG     | 1           | 32        | 3.13          |

#### D. Final remarks

In conclusion, both synthesis and the implementation phase concluded with no error. The overall process however contains some warnings. These warnings are shown in *Design Rule Checking* violations section of the Vivado project and they are due to the fact that:

- The ARM Cortex micro controller available on the board is not used;
- The I/O ports are not mapped onto the FPGA physical ones.

The first warning can be ignored, as we only need to flash the system on the FPGA and we don't need the micro controller. Before generating the *bitstream* for the device, the second warning must be solved performing the port mapping, thus allowing the device to communicate with the external environment.

#### VI. CONCLUSION

The CORDIC algorithm was conceived in 1956, thus it is well known in research electronics areas. However, with the overhead introduced by a more flexible design such as FPGA, in order to remain competitive, it is important to implement it as a fast and low power-demanding algorithm. This work showed that adopting the CORDIC algorithm efficient and scalable implementations of trigonometric function can be easily implemented on FPGA-based computing machines, which maybe will the basis for the next generation of DSP systems.

# REFERENCES

- [1] J. E. Volder, "The CORDIC trigonometric computing technique," *IRE Transactions on electronic computers*, no. 3, pp. 330–334, 1959.
- [2] J. S. Walther, "A unified algorithm for elementary functions," in *Proceedings of the May 18-20, 1971, spring joint computer conference*. ACM, 1971, pp. 379–385.
- [3] B. Lakshmi and A. Dhar, "CORDIC architectures: A survey," VLSI design, vol. 2010, p. 2, 2010.
- [4] L. Pilato, L. Fanucci, and S. Saponara, "Real-time and high-accuracy arctangent computation using CORDIC and fast magnitude estimation," *Electronics*, vol. 6, no. 1, p. 22, 2017.
- [5] P. K. Meher, J. Valls, T.-B. Juang, K. Sridharan, and K. Maharatna, "50 years of CORDIC: Algorithms, architectures, and applications," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 56, no. 9, pp. 1893–1907, 2009.
- [6] R. Andraka, "A survey of CORDIC algorithms for FPGA based computers," in *Proceedings of the 1998 ACM/SIGDA sixth international symposium on Field programmable gate arrays.* ACM, 1998, pp. 191–200.

[7] Unknown, "Digital circuits / CORDIC — Wikibooks, the free textbook project," 2017. [Online]. Available: https://en.wikibooks.org/w/index.php?title=Digital\_Circuits/CORDIC&oldid=3231681

# APPENDIX A VHDL IMPLEMENTATION OF THE CORDIC ITERATIVE ROTATION ARCHITECTURE

# A. Generic Register



Fig. 10. Generic Register

```
library IEEE;
  use IEEE.std_logic_1164.all;
   -- Generic Register
   -- This component defines a register of a generic size. The reset signal is
  -- active when it is set to 1.
10
  entity GRegister is
11
12
       generic (size : positive := 8);
13
       port (
                           std_ulogic;
           clock : in
14
           reset : in
                           std_ulogic;
15
           data
                  : in
                           std_ulogic_vector(size-1 downto 0);
16
           value
                 : out std_ulogic_vector(size-1 downto 0)
17
       );
18
  end GRegister;
19
20
  architecture GRegister_Arch of GRegister is
21
  begin
22
       assignment: process(clock, reset)
23
```

```
begin
if reset = '1' then
value <= (others => '0');
elsif(clock'event and clock = '1') then
value <= data;
end if;
end process;
end GRegister_Arch;</pre>
```

# B. Generic Register with Enable



Fig. 11. Generic Register with Enable

```
library IEEE;
  use IEEE.std_logic_1164.all;
   -- Generic Register with Enable signal
   -- This component defines a register of a generic size which can be enabled or
   -- disabled using a special input:
   -- - when the enable input is high, the register acts like a normal Generic
11
        Register.
12
   -- - when the enable input is low, the register enters a holding state and it is
13
        unsensitive to its input data.
14
15
16
17
  entity GRegisterEn is
18
       generic (size : positive := 8);
19
       port (
20
           clock
                   : in
                            std_ulogic;
21
           reset
                   : in
                            std_ulogic;
22
           enable : in
                            std_ulogic;
23
                   : in
                            std_ulogic_vector(size-1 downto 0);
24
           data
                            std_ulogic_vector(size-1 downto 0)
25
           value
                   : out
```

```
27
   end GRegisterEn;
28
   architecture GRegisterEn_Arch of GRegisterEn is
29
30
       -- The sensitivity of the register is regulated using a multiplexer, the
31
       -- inputs of the multiplexer are the data from outside and the value
32
       -- contained in the register. When the enable signal is zero, the loopback
33
       -- value is sampled again, hence the value of the register does not change.
34
       signal dataMuxIn : std_ulogic_vector(size-1 downto 0);
35
       signal dataMuxOut : std_ulogic_vector(size-1 downto 0);
36
37
  begin
38
39
       assignment: process(clock, reset)
40
       begin
           if reset = '1' then
41
                dataMuxIn <= (others => '0');
42
           elsif(clock'event and clock = '1') then
43
                dataMuxIn <= dataMuxOut;</pre>
44
           end if;
45
       end process;
46
47
       dataMuxOut <= data when enable = '1' else dataMuxIn;</pre>
48
       value <= dataMuxIn;</pre>
49
50
  end GRegisterEn_Arch;
```

# C. Full Adder



Fig. 12. Full Adder

```
library IEEE;
  use IEEE.std_logic_1164.all;
   -- Full Adder
   -- This component defines a standard full adder with one bit.
   entity FullAdder is
11
       port (
           inB
                       : in
                                std_ulogic;
12
                       : in
                                std_ulogic;
13
                      : in
: out
                                std_ulogic;
           carryIn
14
                                std_ulogic;
           carryOut
15
           sum
                                std_ulogic
16
                       : out
17
  end FullAdder;
18
19
  architecture FullAdder_Arch of FullAdder is
20
  begin
21
                   <= inA xor inB xor carryIn;
22
       sum
                   <= (inA and inB) or (inA and carryIn) or (inB and carryIn);
       carryOut
23
  end FullAdder_Arch;
```

#### D. Adder/Subtractor



Fig. 13. Adder/Subtractor

```
library IEEE;
  use IEEE.std_logic_1164.all;
   -- Adder Subtractor
   -- This component defines a combinatoral logic that is able to perform basic
   -- sums, subtractions and change of sign in two's complement between numbers
   -- expressed with a generic number of bits.
   -- The sumSub input is responsible to decide whether the output of the component
11
   -- will be the sum A+B or the subtractions B-A of the two inputs:
12
13
   -- - sumSub = 0 then the output is A+B
14
15
   -- - sumSub = 1 then the output is B-A
16
17
   -- To perform the inverse of a single number, the number must be put in the A
   -- input and the B input must be zero, so basically the output is O-A.
19
20
21
22
  entity AdderSubtractor is
23
       generic (size : positive := 8);
24
       port (
```

```
: in
                                 std_ulogic_vector(size-1 downto 0);
            inB
                         : in
                                 std_ulogic_vector(size-1 downto 0);
27
            sumSub
                         : in
                                 std_ulogic;
28
            carryOut
                         : out
                                 std_ulogic;
29
30
            value
                         : out
                                 std_ulogic_vector(size-1 downto 0)
31
   end AdderSubtractor;
32
33
   architecture AdderSubtractor_Arch of AdderSubtractor is
34
35
       component FullAdder
36
37
           port (
                inA
                             : in
                                      std_ulogic;
38
                             : in
                                      std_ulogic;
39
                carryIn
                             : in
                                      std_ulogic;
40
                carryOut
                             : out
                                      std_ulogic;
41
                sum
                             : out
                                      std_ulogic
42
43
            );
44
       end component FullAdder;
45
                             : std_ulogic_vector(size-2 downto 0);
       signal carryWires
46
       signal actualInA
                             : std_ulogic_vector(size-1 downto 0);
47
48
  begin
49
       -- To perform subtractions, the input A must be converted in its inverse in
51
       -- two's complement and then added to the input B; to do so, we first
52
       -- calculate the one's complement of A
53
       actualInA <= inA when sumSub = '0' else not(inA);</pre>
54
55
56
       -- The Adder inside is obtained chaining together Full Adders, in a Ripple
       -- Carry Adder configuration
57
       generateFullAdders: for i in 0 to size-1 generate
58
59
            -- The first Full Adder has carryIn connected to the sumSub of the
60
            -- design, in order to add 1 to perform the two's complement on A when
61
            -- B-A operation is requested
62
            first: if i = 0 generate
63
                    fullAdderFirst: FullAdder
64
65
                         port map (
                             inA
                                          => actualInA(i),
66
                                          => inB(i),
                             inB
67
                                          => sumSub,
68
                             carryIn
                                          => carryWires(i),
69
                             carryOut
                                          => value(i)
70
                             sum
71
                         );
72
                end generate first;
73
            -- Internal Full Adders have carries connected in chain
74
            internal: if i > 0 and i < size-1 generate</pre>
75
76
                    fullAdderInternal: FullAdder
77
                         port map (
78
                             inA
                                          => actualInA(i),
                                          => inB(i),
79
                                          => carryWires(i-1),
                             carryIn
80
                             carryOut
                                         => carryWires(i),
81
```

```
sum
                                          => value(i)
82
                         );
83
                end generate internal;
84
85
            --The last Full Adder has carryOut connected to the carryOut of the
86
            -- design
87
            last: if i = size-1 generate
88
                     fullAdderLast: FullAdder
89
                         port map (
90
                              inA
                                           => actualInA(i),
91
                                          => inB(i),
                              inB
92
                              carryIn => carryWires(i-1),
carryOut => carryOut,
93
94
95
                              sum
                                          => value(i)
                         );
96
97
                end generate last;
       end generate generateFullAdders;
98
   end AdderSubtractor_Arch;
```

#### E. Accumulator



Fig. 14. Accumulator

```
library IEEE;
  use IEEE.std_logic_1164.all;
   -- Accumulator
   -- This component defines an Accumulator, which is basically like a Counter, but
   -- it is able to perform both sums or subtractions of the memorized value each
   -- iteration.
   -- The zero input is used to reset synchronously the value of the Accumulator,
11
   -- so the value of the next iteration will be the one provided as input to the
12
   -- Accumulator, since it would be 0+A or 0-A, depending on the sumSub value.
13
14
15
16
   entity Accumulator is
17
       generic (size : positive := 8);
18
       port (
19
           clock
                   : in
                            std_ulogic;
20
           reset
                   : in
                            std_ulogic;
21
                   : in
                            std_ulogic;
           zero
22
                   : in
                            std_ulogic_vector(size-1 downto 0);
           inA
23
           sumSub : in
                            std_ulogic;
24
           value
                    : out
                            std_ulogic_vector(size-1 downto 0)
```

```
);
   end Accumulator;
27
28
   architecture Accumulator_Arch of Accumulator is
29
       component AdderSubtractor is
30
            generic (size : positive := 8);
31
           port (
32
                inA
                             : in
                                      std_ulogic_vector(size-1 downto 0);
33
                inB
                                      std_ulogic_vector(size-1 downto 0);
                             : in
34
                sumSub
                             : in
                                      std_ulogic;
35
                            : out
                                      std_ulogic;
                carryOut
36
                value
                             : out
                                      std_ulogic_vector(size-1 downto 0)
37
            );
38
       end component;
39
40
       component GRegister
41
            generic (size : positive := 8);
42
43
           port (
                         : in
                                  std_ulogic;
44
                clock
45
                reset
                         : in
                                  std_ulogic;
                         : in
                                  std_ulogic_vector(size-1 downto 0);
46
                dat.a
                value
47
                         : out
                                  std_ulogic_vector(size-1 downto 0)
            );
48
       end component GRegister;
49
50
       -- Wire between the output of the adder and the input of the register
51
52
       signal data
                      : std_ulogic_vector(size-1 downto 0);
53
       -- Wires used to loopback the output of the register into the input of the
54
55
       -- adder and to connect it to the output of the design
       signal cvalue
                       : std_ulogic_vector(size-1 downto 0);
56
       signal loopback : std_ulogic_vector(size-1 downto 0);
57
58
   begin
59
60
       addsubInstance : AdderSubtractor
61
            generic map(size => size)
62
           port map (
63
64
                inA
                             => inA,
65
                inB
                             => loopback,
                sumSub
                             => sumSub,
66
67
                carryOut
                             => open,
                value
                             => data
68
69
            );
70
       registerInstance : GRegister
71
72
            generic map(size => size)
73
           port map (
                clock
                         => clock,
74
                reset
                        => reset,
75
                        => data,
                data
76
                        => cvalue
                value
77
78
            );
79
       -- The output is the output value of the register
80
       value <= cvalue;</pre>
81
```

```
-- The loopback is the output value of the register, unless the synchronous
-- reset "zero" is set to 1
loopback <= cvalue when zero = '0' else (others => '0');

end Accumulator_Arch;
```

# F. Accumulator with Enable signal



Fig. 15. Accumulator with Enable signal

```
library IEEE;
  use IEEE.std_logic_1164.all;
  -- Accumulator with Enable signal
  -- This component defines a variation of the Accumulator which uses a Generic
  -- Register with Enable as memory.
  -- Its behavior depends on both the values of the zero and the enable signals;
10
     the exact behavior of the component is the following:
11
12
13
                | Enable |
          Zero
                                                 Behavior
     15
                             | The same exact behavior of the Accumulator
16
17
           1
                       1
                             | The same exact behavior of the Accumulator
18
19
           0
                       0
                             | The component becomes insensitive to the input
20
                             | values, like the Register with Enable signal
21
22
                             | The component stored value becomes zero, for
23
                             | whatever input value is provided
24
```

```
26
27
28
   entity AccumulatorEn is
29
       generic (size : positive := 8);
30
       port (
31
32
           clock
                   : in
                             std_ulogic;
           reset
                  : in
                             std ulogic;
33
                             std ulogic;
           zero
                   : in
34
           enable : in
                             std ulogic;
35
                    : in
                             std_ulogic_vector(size-1 downto 0);
36
           inA
           sumSub : in
                             std_ulogic;
37
                             std_ulogic_vector(size-1 downto 0)
38
           value
                   : out
39
       );
   end AccumulatorEn;
40
41
   architecture AccumulatorEn_Arch of AccumulatorEn is
42
       component AdderSubtractor is
43
           generic (size : positive := 8);
44
45
           port (
46
                inA
                            : in
                                      std_ulogic_vector(size-1 downto 0);
                            : in
                                      std_ulogic_vector(size-1 downto 0);
                inB
47
                sumSub
                            : in
                                      std_ulogic;
48
                            : out
                carryOut
                                      std_ulogic;
49
                            : out
                                     std_ulogic_vector(size-1 downto 0)
                value
50
51
           );
       end component;
52
53
       component GRegisterEn
54
           generic (size : positive := 8);
55
           port (
56
                clock
                        : in
                                 std_ulogic;
57
58
                reset
                        : in
                                 std_ulogic;
59
                enable : in
                                 std_ulogic;
                                 std_ulogic_vector(size-1 downto 0);
                dat.a
                        : in
60
                value
                        : out
                                 std_ulogic_vector(size-1 downto 0)
61
           );
62
       end component GRegisterEn;
63
64
       -- Wire between the output of the adder and the input of the register
65
       signal data
                      : std_ulogic_vector(size-1 downto 0);
66
67
       -- Wires used to loopback the output of the register into the input of the
68
       -- adder and to connect it to the output of the design
69
       signal cvalue
                          : std_ulogic_vector(size-1 downto 0);
70
71
       signal loopback
                             : std_ulogic_vector(size-1 downto 0);
72
       -- Wires used to ensure the behavior of the component described in the table
73
       signal actualA
                            : std_ulogic_vector(size-1 downto 0);
74
       signal actualEnable : std_ulogic;
75
76
   begin
77
78
       addsubInstance : AdderSubtractor
79
           generic map(size => size)
80
           port map (
81
```

```
inA
                             => actualA,
82
                 inB
                             => loopback,
83
                            => sumSub,
                sumSub
84
                carryOut
                             => open,
85
                             => data
86
                value
87
            );
88
       registerInstance : GRegisterEn
89
            generic map(size => size)
90
            port map (
91
                clock
                         => clock,
92
                reset => reset,
93
                enable => actualEnable,
94
                         => data,
95
                value
                         => cvalue
96
            );
97
98
        -- The output is the output value of the register
99
       value <= cvalue;</pre>
100
101
        -- The loopback is the output value of the register, unless the synchronous
102
        -- reset "zero" is set to 1
103
       loopback <= cvalue when zero = '0' else (others => '0');
104
105
       actualA <= (others => '0') when zero = '1' and enable = '0' else inA;
106
        actualEnable <= enable when zero = '0' else '1';</pre>
107
108
   end AccumulatorEn_Arch;
109
```

# G. Counter with a Maximum value



Fig. 16. Counter with a Maximum value

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Counter with a Maximum value
   -- This component defines a variation of the Accumulator which can count only
   -- by steps of 1 each time and that is automatically resetted when the internal
   -- value reaches a maximum value.
11
   -- Basically, the output of the Counter each clock is a value between 0 and
12
   -- max-1.
13
14
15
16
   entity CounterWithMax is
17
       generic (
18
                    : positive := 8;
19
                    : positive := 16
           max
20
       );
21
       port (
22
           clock
                    : in
                            std_ulogic;
23
                    : in
                            std_ulogic;
24
           reset
                            std_ulogic_vector(size-1 downto 0)
25
           value
                    : out
```

```
end CounterWithMax;
27
28
   architecture CounterWithMax_Arch of CounterWithMax is
29
       component AdderSubtractor is
30
            generic (size : positive := 8);
31
           port (
32
                inA
                             : in
                                      std_ulogic_vector(size-1 downto 0);
33
                                      std_ulogic_vector(size-1 downto 0);
                inB
                             : in
34
                sumSub
                             : in
                                      std_ulogic;
35
                             : out
                                      std_ulogic;
                carryOut
36
                             : out
                value
                                      std_ulogic_vector(size-1 downto 0)
37
            );
38
       end component;
39
40
       component GRegister
41
            generic (size : positive := 8);
42
43
           port (
                         : in
                                  std_ulogic;
44
                clock
45
                reset
                         : in
                                  std_ulogic;
                         : in
                                  std_ulogic_vector(size-1 downto 0);
46
                data
47
                value
                         : out
                                  std_ulogic_vector(size-1 downto 0)
            );
48
       end component GRegister;
49
50
       -- Wire between the output of the adder and the input of the register
51
52
       signal data
                             : std_ulogic_vector(size-1 downto 0);
53
       -- Wire used to loopback the output of the register into the input of the
54
55
       -- adder and to connect it to the output of the design
                             : std_ulogic_vector(size-1 downto 0);
56
       signal cvalue
       signal loopback
                             : std_ulogic_vector(size-1 downto 0);
57
58
       signal counterIn
                             : std_ulogic_vector(size-1 downto 0);
59
   begin
60
61
       addsubInstance : AdderSubtractor
62
            generic map(size => size)
63
           port map (
64
65
                inA
                             => counterIn,
                inB
                             => loopback,
66
67
                sumSub
                             => '0',
                carryOut
                             => open,
68
                             => data
69
                value
70
            );
71
72
       registerInstance : GRegister
            generic map(size => size)
73
           port map (
74
                clock
                        => clock,
75
                        => reset,
76
                reset.
                data
                        => data,
77
                         => cvalue
78
                value
            );
79
80
       -- The output is the output value of the register
81
```

```
value <= cvalue;</pre>
82
83
       -- The input of the Adder Subtractor is 1, unless the value has reached the
84
       -- maximum permitted value, in that case the input is 0
85
       counterIn <= std_ulogic_vector(to_unsigned(1, size))</pre>
                    when ((max-1) > to_integer(unsigned(cvalue)))
87
                    else std_ulogic_vector(to_unsigned(0, size));
88
89
       -- The loopback is the output value of the register, unless the value
90
       -- has reached the maximum permitted value
91
       loopback <= cvalue</pre>
92
                    when ((max-1) > to_integer(unsigned(cvalue)))
93
                    else (others => '0');
95
  end CounterWithMax_Arch;
```

# H. Shift Selection Adjuster



Fig. 17. Shift Selection Adjuster

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Shift Selection Adjuster
   -- This component defines a combinatoral logic that adjusts the select value of
   -- the shifter inside the CORDIC component to satisfy the needs of the CORDIC
   -- algorithm.
10
11
   -- Basically, this component takes as input the current iteration of the CORDIC
12
     algorithm and provides as output the number of bits that need to be shifted
13
     in that iteration, that is equal to:
14
15
      - count = 0
16
                  no shift is needed, the output is 0
17
      - count > 0
                  the input word must be shifted of count-1 positions
19
20
21
22
   entity ShiftAdjuster is
23
       generic (
24
                   : positive := 8
25
           size
```

```
);
27
       port (
           input
                    : in
                             std_ulogic_vector(size-1 downto 0);
28
           output : out
                             std_ulogic_vector(size-1 downto 0)
29
30
       );
   end ShiftAdjuster;
31
32
   architecture ShiftAdjuster_Arch of ShiftAdjuster is
33
       component AdderSubtractor is
34
           generic (size : positive := 8);
35
           port (
36
                inA
                                      std_ulogic_vector(size-1 downto 0);
                            : in
37
                                      std_ulogic_vector(size-1 downto 0);
38
                inB
                            : in
                sumSub
                            : in
                                      std_ulogic;
39
40
                carryOut
                            : out
                                      std_ulogic;
                                     std_ulogic_vector(size-1 downto 0)
                value
                            : out
41
           );
42
       end component;
43
44
       signal subOutput : std_ulogic_vector(size-1 downto 0);
45
   begin
46
47
       output <= (others => '0') when unsigned(input) = 0 else subOutput;
48
49
       -- The input value of the subtractor is -1 in two's complement, so the
50
       -- resulting operation in two's complement is count + (-1) = count-1
51
52
       subtractor : AdderSubtractor
53
           generic map (size => size)
           port map (
54
55
                inA
                            => (others => '1'),
                            => input,
56
                inB
                             => '0',
                sumSub
57
                             => open,
58
                carryOut
                value
                             => subOutput
59
           );
60
   end ShiftAdjuster_Arch;
61
```

# I. Right Arithmetic Shifter



Fig. 18. Right Arithmetic Shifter

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Arithmetic Shifter
   -- This component defines a combinatoral logic that executes the Arithmetic
   -- Shift operation of the input word.
10
11
12
   entity ArithmeticShifter is
13
       generic (
14
           size
                        : positive := 8;
15
           shiftSize
                      : positive := 3
16
17
       );
18
       port (
                            std_ulogic_vector(shiftSize-1 downto 0);
           shift
                   : in
19
           input
                   : in
                            std_ulogic_vector(size-1 downto 0);
20
           output : out
                            std_ulogic_vector(size-1 downto 0)
21
22
  end ArithmeticShifter;
23
24
  architecture ArithmeticShifter_Arch of ArithmeticShifter is
```

```
component MuxWithOffset is
26
           generic (
27
                size
                         : positive
                                     := 8;
28
                selSize : positive
                                     := 3;
29
                offset : natural
                                     := 0
30
31
                );
           port (
32
                sel
                         : in
                                 std_ulogic_vector(selSize-1 downto 0);
33
                input
                                 std_ulogic_vector(size-1 downto 0);
                        : in
34
                output : out
                                 std_ulogic
35
36
       end component;
37
38
  begin
39
       -- Each Multiplexer with Offset used inside is used to select the proper
40
       -- value for the output bit in the position equal to the given offset
41
       generateMuxes: for i in 0 to size-1 generate
42
           mux: MuxWithOffset
43
                generic map (
44
                                 => size,
                    size
45
                    selSize
                                 => shiftSize,
46
47
                    offset
                                 => i
48
                    )
                port map (
49
                                 => shift,
50
                    sel
                                 => input,
51
                    input
52
                    output
                                 => output(i)
                );
53
       end generate generateMuxes;
54
55
   end ArithmeticShifter_Arch;
```

# J. Multiplexer with static Offset



Fig. 19. Multiplexer with static Offset

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Multiplexer with static Offset
   -- This component defines a combinatoral logic that is equivalent to a
   -- multiplexer, but the multiplexer selector has a fixed offset value.
   -- This means that when the sel input is zero, the bit in the output is the one
11
   -- in the position corresponding with the offset value. If the sel is 1, the
12
   -- output is the one in the position next to the offset value one and so on.
13
14
   -- When the requested bit position is not possible, the most significant bit of
15
   -- the input word is provided as output.
16
17
   -- This component has a proper meaning only when used to generate an Arithmetic
   -- Shifter, so please see its usage in the Arithmetic Shifter architecture.
19
20
21
22
  entity MuxWithOffset is
23
24
       generic (
           size
                   : positive := 8;
25
```

```
selSize : positive := 3;
26
           offset : natural
                                 := 0
27
            );
28
       port (
29
                    : in
                             std_ulogic_vector(selSize-1 downto 0);
30
            sel
                             std_ulogic_vector(size-1 downto 0);
31
            input
                    : in
            output : out
                             std_ulogic
32
       );
33
   end MuxWithOffset;
34
35
   architecture MuxWithOffset_Arch of MuxWithOffset is
36
  begin
37
38
       selection: process(input, sel)
39
           variable selValue : natural := 0;
40
       begin
41
            -- The actual select value of the Multiplexer is the sum between the
42
            -- input sel and the fixed offset
43
            selValue := to_integer(
44
                             resize(unsigned(sel), selSize+1) +
45
                             to_unsigned(offset, selSize+1)
46
                         );
47
48
            -- If the position excedes the input word length, the msb is provided as
49
            -- output
            if (selValue > size-1) then
51
                selValue := size-1;
52
            end if;
53
54
            output <= input(selValue);</pre>
55
56
       end process selection;
57
58
   end MuxWithOffset_Arch;
```

# K. Special Case Detector



Fig. 20. Special Case Detector

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Special Case detector
   -- This component checks for the special cases specified by the CORDICAtan2
     algorithm and pilots the Atan2 component via the enable signal.
10
     The basic idea behind this component is that there are two special cases:
11
12
      - A = 0, B <> 0
13
                       in this case, the result of the algorithm must be either pi/2
14
                       if B > 0 and -pi/2 otherwise; this result is obtained making
15
                       Atan2 component run only for the first iteration and then go
16
                       idle after, until a new input is provided.
17
18
       -A = 0, B = 0
19
                       in this case, the result of the algorithm must be {\it 0} by
20
                       convention, so the Atan2 component must not consider any
21
                       value coming from the LUT that it has inside, until a new
22
                       input is provided.
23
24
25
```

```
entity SpecialCase is
26
       generic (
27
                         : positive := 8;
           size
28
            counterSize : positive := 8
29
30
       );
31
       port (
                         : in
                                  std_ulogic;
            clock
32
            reset
                         : in
                                  std ulogic;
33
                         : in
                                  std_ulogic_vector(counterSize-1 downto 0);
            count.
34
                        : in
                                  std_ulogic_vector(size-1 downto 0);
            inA
35
            inB
                        : in
                                  std_ulogic_vector(size-1 downto 0);
36
            enable
                        : out
                                  std_ulogic
37
       );
38
   end SpecialCase;
39
40
   architecture SpecialCase_Arch of SpecialCase is
41
       component GRegisterEn is
42
43
            generic (size : positive := 8);
44
           port (
                         : in
                                  std_ulogic;
45
                clock
                reset
                         : in
                                  std_ulogic;
46
                enable : in
                                  std_ulogic;
47
                                  std_ulogic_vector(size-1 downto 0);
                data
                        : in
48
                value
                                  std_ulogic_vector(size-1 downto 0)
                         : out
49
            );
       end component;
51
52
       signal zero
                             : std_ulogic;
53
       signal enableReg
                             : std_ulogic;
54
55
56
       signal isZero
                             : std_ulogic;
57
       signal isZeroA
                             : std_ulogic_vector(0 downto 0);
58
       signal isZeroB
                             : std_ulogic;
59
60
       signal isZeroAHold : std_ulogic_vector(0 downto 0);
61
62
  begin
63
64
       -- The register inside this component is active only at the first iteration
65
       -- and for the following ones it will hold its value in order to enable or
66
       -- not the Atan2 component.
67
       zero <= '1' when unsigned(count) = 0 else '0';</pre>
68
       isZeroA <= "1" when unsigned(inA) = 0 else "0";</pre>
69
       isZeroB <= '1' when unsigned(inB) = 0 else '0';</pre>
70
71
72
       isZero <= isZeroA(0) and isZeroB;
73
       isZeroAReg: GRegisterEn
74
            generic map (size => 1)
75
76
           port map (
77
                clock
                        => clock,
78
                reset.
                        => reset,
                enable => zero,
79
                        => isZeroA,
                data
80
                value => isZeroAHold
81
```

```
);

-- At the first iteration, the regster is bypassed and if the two input
-- values are both zero the Atan2 component is disabled; then we are only
-- interested if the input A was zero or not at the first iteration
enable <= not isZero when zero = '1'
else not isZeroAHold(0);

end SpecialCase_Arch;
```

# L. Single Dimension Rotator



Fig. 21. Single Dimension Rotator

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Single Dimension Rotator
   -- This component performs the rotations needed by the CORDIC algorithm on one
   -- of the dimensions of the input vector.
10
   -- Each iteration, the component updates its value depending on the output of
11
   -- another Single Dimension Rotator and its currently stored value, as required
12
     by the CORDIC algorithm.
13
14
   -- See the algorithm description for further information.
15
16
   -- The sign input specifies if the given value has to be summed or subtracted to
17
   -- the currently stored value.
18
19
   -- The output value of the rotator is its currently stored value, the other
20
   -- Rotator will shift this value by the amount of bits required by the CORDIC
21
   -- algorithm at the current iteration.
22
23
   -- The inputData signal has a meaning only at the first iteration and then it is
24
   -- ignored for the following ones.
25
```

```
26
27
28
   entity Rotator is
29
       generic (
30
                         : positive := 8;
31
            size
            counterSize : positive := 8
32
       );
33
       port (
34
            clock
                         : in
                                  std ulogic;
35
                         : in
                                  std_ulogic;
            reset
36
                         : in
                                  std_ulogic;
            sign
37
                                  std_ulogic_vector(counterSize-1 downto 0);
38
            count
                         : in
            inputData
                         : in
                                  std_ulogic_vector(size-1 downto 0);
39
                         : in
            otherData
                                  std ulogic vector(size-1 downto 0);
40
            actualData : out
                                  std_ulogic_vector(size-1 downto 0)
41
       );
42
   end Rotator;
43
44
45
   architecture Rotator_Arch of Rotator is
46
       component Accumulator is
            generic (size : positive := 8);
47
           port (
48
                         : in
                                  std_ulogic;
                clock
49
                         : in
                                  std_ulogic;
                reset
50
                         : in
                                  std_ulogic; -- synchronous reset of the accumulated value
51
                zero
                inA
                         : in
                                  std_ulogic_vector(size-1 downto 0);
52
                sumSub : in
                                  std_ulogic;
53
                value
                                  std_ulogic_vector(size-1 downto 0)
                         : out
54
            );
55
       end component;
56
57
58
       component ArithmeticShifter is
59
            generic (
                              : positive := 8;
60
                shiftSize
                              : positive := 3
61
            );
62
           port (
63
                         : in
                                  std_ulogic_vector(shiftSize-1 downto 0);
64
                shift
                input
                         : in
                                  std_ulogic_vector(size-1 downto 0);
65
                        : out
                                  std_ulogic_vector(size-1 downto 0)
66
            );
67
       end component;
68
69
       component ShiftAdjuster is
70
71
            generic (
72
                size
                         : positive := 8
73
            );
           port (
74
                                  std_ulogic_vector(size-1 downto 0);
                input
                         : in
75
                output
                        : out
                                  std_ulogic_vector(size-1 downto 0)
76
77
            );
78
       end component;
79
                              : std_ulogic;
       signal zero
80
       signal shiftedOut
                             : std_ulogic_vector(size-1 downto 0);
81
```

```
signal storedData
                               : std_ulogic_vector(size-1 downto 0);
82
        signal shift
                               : std_ulogic_vector(counterSize-1 downto 0);
83
84
   begin
85
86
        zero <= '1' when unsigned(count) = 0 else '0';</pre>
87
88
        actualData <= inputData when zero = '1' else storedData;</pre>
89
90
        adjusterInstance : ShiftAdjuster
91
            generic map (
92
93
                 size
                          => counterSize
94
            port map (
95
                 input
                          => count,
96
                 output => shift
97
             );
98
99
        accumulatorInstance: Accumulator
100
             generic map (size => size)
101
            port map (
102
                 clock
                          => clock,
103
                 reset
                          => reset,
104
                 zero
                          => zero,
105
                          => shiftedOut,
                 inA
106
                 sumSub => sign,
107
                 value
                          => storedData
108
             );
109
110
        shifter: ArithmeticShifter
111
112
             generic map (
113
                 size
                               => size,
                 shiftSize
                               => counterSize
114
115
            port map (
116
                 shift
                               => shift,
117
                 input
                               => otherData,
118
                               => shiftedOut
119
                 output
120
             );
121
   end Rotator_Arch;
122
```

# M. Cordic Rotational Algorithm component



Fig. 22. Cordic Rotational Algorithm component

```
library IEEE;
  use IEEE.std_logic_1164.all;
   -- CORDIC Algorithm
   -- This component implements the CORDIC rotational algorithm for a vector of two
   -- components A and B.
   -- The reuslt is obtained connecting together accordignly two Single Dimension
   -- Rotators.
11
12
13
14
   entity CORDIC is
15
       generic (
16
                        : positive := 8;
17
           size
           counterSize : positive := 8
18
       );
19
       port (
20
           clock
                        : in
                                 std_ulogic;
21
                        : in
                                 std_ulogic;
           reset
22
                        : in
                                 std_ulogic_vector(size-1 downto 0);
           inA
23
                        : in
                                 std_ulogic_vector(size-1 downto 0);
24
           inB
                                 std_ulogic_vector(counterSize-1 downto 0);
25
           count
                        : in
```

```
msbB
                         : out
                                  std_ulogic
26
       );
27
   end CORDIC;
28
29
   architecture CORDIC_Arch of CORDIC is
30
31
       component Rotator is
            generic (
32
                              : positive := 8;
                size
33
                counterSize : positive := 8
34
35
                );
36
           port (
                             : in
                                       std_ulogic;
                clock
37
                reset
                             : in
                                       std_ulogic;
38
                             : in
                                       std_ulogic;
                sign
39
                             : in
                                       std_ulogic_vector(counterSize-1 downto 0);
                count.
40
                            : in
                inputData
                                       std_ulogic_vector(size-1 downto 0);
41
                             : in
                otherData
                                       std_ulogic_vector(size-1 downto 0);
42
                actualData : out
                                       std_ulogic_vector(size-1 downto 0)
43
44
       end component;
45
46
       signal msb
                              : std_ulogic;
47
       signal notMsb
                              : std_ulogic;
48
       signal actualA
                              : std_ulogic_vector(size-1 downto 0);
49
       signal actualB
                              : std_ulogic_vector(size-1 downto 0);
  begin
51
52
       msb <= actualB(size-1);</pre>
53
       msbB <= msb;
54
       notMsb <= not actualB(size-1);</pre>
55
56
       -- The sign in input of rotatorA is the same as the MSB of B, so 1 for B < 0
57
       -- and 1 otherwise
58
       rotatorA: Rotator
59
            generic map (
60
                             => size,
                size
61
                counterSize => counterSize
62
63
           port map (
64
                             => clock,
                clock
65
                reset
                             => reset,
66
                sign
                             => msb,
67
                             => count,
                count
68
                             => inA,
69
                inputData
                             => actualB,
70
                otherData
71
                actualData => actualA
72
            );
73
       -- The sign in input of rotatorB is the negation of the MSB of B itself
74
       rotatorB: Rotator
75
            generic map (
76
77
                size
                              => size,
78
                counterSize => counterSize
79
           port map (
80
                clock
                             => clock,
81
```

```
reset => reset,
sign => notMsb,
count => count,
inputData => inB,
otherData => actualA,
actualData => actualB

);
end CORDIC_Arch;
```

## N. Atan Accumulator with lookup table



Fig. 23. Atan Accumulator with lookup table

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- Atan2 calculator
   -- This component takes as input the iteration count of the CORDIC algorithm and
   -- the sign (so the MSB) of the B operand of the CORDIC algorithm and calculates
   -- the corresponding Atan2 value by repeatedly summing known Atan2 values,
   -- contained in a look up table (LUT).
11
12
   -- The validity of the output is specified using an additional signal; the idea
13
   -- behind this is that the output of the component is valid for only one clock
14
   -- cycle, at the end of all the needed CORDIC iterations.
15
16
17
18
   entity Atan2 is
19
           port (
20
                    clock
                                : in
                                         std_ulogic;
21
                                         std_ulogic;
                    reset
                                : in
22
                                : in
                                         std_ulogic;
                    msbB
23
24
                    enable
                                : in
                                         std_ulogic;
25
                    count
                                : in
                                         std_ulogic_vector(4-1 downto 0);
```

```
valid
                                           std ulogic;
                                  : out
26
                    atan2Out
                                  : out
                                           std_ulogic_vector(12-1 downto 0)
27
            );
28
   end Atan2;
29
30
   architecture Atan2_Arch of Atan2 is
31
32
            -- Due to lut generation and other factors, this component is not generic,
33
            -- hence it can be used only if the CORDIC component matches these constants
34
            constant SIZE
                                      : positive := 12;
35
            constant COUNTER_SIZE
                                       : positive := 4;
36
            constant LUT_SIZE
37
                                       : positive := 11;
38
            type bin_array is array (natural range <>)
39
                of std_ulogic_vector(SIZE-1 downto 0);
40
41
            constant lut : bin_array := ("001100100100",
42
                                            "000110010010",
43
                                            "000011101101",
44
                                            "000001111101"
45
                                            "000001000000",
46
                                            "000000100000",
47
                                            "000000010000",
48
                                            "00000001000",
49
                                            "00000000100",
                                            "000000000010",
51
                                            "000000000001");
52
53
            component AccumulatorEn is
54
                    generic (size : positive := 8);
55
56
                    port (
57
                              clock
                                      : in
                                               std_ulogic;
                              reset
                                      : in
                                               std_ulogic;
58
59
                             zero
                                      : in
                                               std_ulogic; -- synchronous reset
                             enable : in
                                               std_ulogic; -- register enable
60
                             inA
                                      : in
                                               std_ulogic_vector(size-1 downto 0);
61
                             sumSub : in
                                               std_ulogic;
62
                                               std_ulogic_vector(size-1 downto 0)
63
                             value : out
                    );
64
            end component;
65
66
            signal atanFromLut
                                      : std_ulogic_vector(SIZE-1 downto 0);
67
            signal zero
                                       : std_ulogic;
68
69
   begin
70
71
            zero <= '1' when unsigned(count) = 0 else '0';
72
            atanFromLut <= lut(to_integer(unsigned(count)));</pre>
73
            valid <= zero;</pre>
74
            atanAccumulator: AccumulatorEn
75
                    generic map (size => SIZE)
76
77
                    port map (
78
                             clock
                                      => clock,
                                      => reset,
79
                             reset
                                      => zero,
                             zero
80
                             enable => enable,
81
```

```
inA => atanFromLut,
sumSub => msbB,
value => atan2Out

stan2Out

stan2O
```

## O. Complete System



Fig. 24. Complete System

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
   -- CORDIC Atan2 Algorithm
   -- This component implements the CORDIC algorithm for calculating the Atan2 of
   -- two inputs A and B.
   -- The component accepts an input each LUT_SIZE clock cycles.
11
12
   -- The validity of the output is specified using an additional signal, the
13
      "valid" one. It shall be ignored otherwise.
14
15
   -- When the "valid" signal is high, the output of the system is the result of
16
   -- the previously requested computation and a new values for A and B are sampled
17
   -- for the next computation.
19
20
21
   entity CORDICAtan2 is
22
       port (
23
                        : in
                                std_ulogic;
24
           clock
                                std_ulogic;
25
           reset
                        : in
```

```
: in
                                  std_ulogic_vector(12-1 downto 0);
26
            inB
                         : in
                                  std_ulogic_vector(12-1 downto 0);
27
            valid
                         : out
                                  std_ulogic;
28
            atan2Out
                         : out
                                  std_ulogic_vector(12-1 downto 0)
29
30
       );
31
   end CORDICAtan2;
32
33
   architecture CORDICAtan2_Arch of CORDICAtan2 is
34
35
       constant SIZE
                                  : positive := 12;
36
37
       constant EXTENDED_SIZE : positive := SIZE+2;
       constant COUNTER_SIZE
                                  : positive := 4;
38
       constant LUT_SIZE
                                  : positive := 11;
39
40
       component Atan2 is
41
           port (
42
43
                clock
                              : in
                                       std_ulogic;
44
                reset
                              : in
                                       std_ulogic;
                msbB
                              : in
                                       std_ulogic;
45
                enable
                             : in
                                       std_ulogic;
46
                count
                             : in
                                       std_ulogic_vector(4-1 downto 0);
47
                valid
                             : out
                                       std_ulogic;
48
                atan2Out
                             : out
                                       std_ulogic_vector(12-1 downto 0)
49
            );
       end component;
51
52
       component CORDIC is
53
            generic (
54
                              : positive := 8;
55
                size
56
                counterSize : positive := 8
57
            );
           port (
58
                              : in
                clock
                                       std_ulogic;
59
                reset
                              : in
                                       std_ulogic;
60
                             : in
                inA
                                       std_ulogic_vector(size-1 downto 0);
61
                inB
                             : in
                                       std_ulogic_vector(size-1 downto 0);
62
63
                count
                             : in
                                       std_ulogic_vector(counterSize-1 downto 0);
                msbB
                             : out
                                       std_ulogic
64
65
            );
66
       end component;
67
68
69
       component CounterWithMax is
70
            generic (
71
                size
                         : positive := 8;
72
                         : positive := 16
            );
73
           port (
74
                         : in
                                  std_ulogic;
75
                clock
76
                reset
                       : in
                                  std_ulogic;
77
                value
                         : out
                                  std_ulogic_vector(size-1 downto 0)
78
            );
       end component;
79
80
       component SpecialCase is
81
```

```
generic (
82
                               : positive := 8;
                 size
83
                 counterSize : positive := 8
84
            );
85
86
            port (
87
                 clock
                               : in
                                        std_ulogic;
                               : in
                                        std_ulogic;
88
                 reset
                               : in
                                        std_ulogic_vector(counterSize-1 downto 0);
                 count
89
                               : in
                                        std_ulogic_vector(size-1 downto 0);
                 inA
90
                              : in
                 inB
                                        std_ulogic_vector(size-1 downto 0);
91
                 enable
                              : out
                                        std_ulogic
92
             );
93
        end component;
94
95
        signal msbB
                               : std_ulogic;
96
        signal enable
                               : std_ulogic;
97
        signal count
                               : std_ulogic_vector(COUNTER_SIZE-1 downto 0);
98
99
100
        signal extendedA
                               : std_ulogic_vector(EXTENDED_SIZE-1 downto 0);
        signal extendedB
                               : std_ulogic_vector(EXTENDED_SIZE-1 downto 0);
101
   begin
102
103
        extendedA <= inA(size-1) & inA(size-1) & inA;
104
        extendedB <= inB(size-1) & inB(size-1) & inB;
105
106
        atan2Calculator : Atan2
107
            port map (
108
                 clock
                              => clock,
109
                 reset
                              => reset,
110
                              => msbB,
                 msbB
111
                              => enable,
112
                 enable
                              => count,
113
                 count
                 valid
                              => valid,
114
                 atan2Out
                               => atan2Out
115
             );
116
117
        cordicInstance : CORDIC
118
            generic map (
119
                 size
                               => EXTENDED SIZE,
120
                 counterSize => COUNTER_SIZE
121
122
            port map (
123
                 clock
                               => clock,
124
                               => reset,
125
                 reset
126
                 inA
                               => extendedA,
127
                 inB
                               => extendedB,
                 count
                              => count,
128
                 msbB
                               => msbB
129
             );
130
131
        counter : CounterWithMax
132
133
             generic map (
                 size
                          => COUNTER_SIZE,
134
                          => LUT SIZE
135
                 max
             )
136
            port map (
137
```

```
clock => clock,
138
139
                 reset => reset,
                 value => count
140
            );
141
142
        special : SpecialCase
143
            generic map (
144
                              => SIZE,
                 size
145
                 counterSize => COUNTER_SIZE
146
147
            port map (
148
                clock
                             => clock,
149
                 reset
                             => reset,
150
                 count
                             => count,
151
                              => inA,
152
                 inA
                 inB
                             => inB,
153
                 enable
                             => enable
154
            );
155
156
   end CORDICAtan2_Arch;
```

#### P. System Test Bench

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric std.all;
  -- System Test Bench
   -- This test bench has been developed to test the correct system behavior with
   -- respect to the MATLAB bit true model implementation.
10
   -- Values of inputs and expected results have been randomically generated using
11
   -- MATLAB (checking first that both the special cases were included in the test
12
   -- set).
13
   ___
14
   -- If one of the tests fails, an error is shown both in console and in the
15
   -- simulation, since the signal test_correct is put to zero.
16
17
18
19
20
21
   entity System_TB is
   end System_TB;
22
23
  architecture System_TB_Arch of System_TB is
24
25
       component CORDICAtan2 is
26
           port (
27
                              : in
               clock
                                        std_ulogic;
28
                              : in
                                        std_ulogic;
               reset
29
                              : in
                                        std_ulogic_vector(12-1 downto 0);
               inA
30
               inB
                              : in
                                       std_ulogic_vector(12-1 downto 0);
31
               valid
                              : out std_ulogic;
32
               atan2Out
33
                              : out std_ulogic_vector(12-1 downto 0)
34
           );
       end component;
35
36
       constant SIZE
                               : positive := 12;
      constant LUT_SIZE
37
                               : positive := 11;
38
       constant TEST_SIZE
                              : positive := 1000;
39
40
                               is array (natural range <>) of
       type word_array
41
           std_ulogic_vector(SIZE-1 downto 0);
42
43
       signal test_inA
                               : std_ulogic_vector(SIZE-1 downto 0);
44
       signal test_inB
                              : std_ulogic_vector(SIZE-1 downto 0);
45
       signal test_output
                              : std_ulogic_vector(SIZE-1 downto 0);
46
                              : std_ulogic;
47
       signal test_valid
48
                               : std_ulogic_vector(SIZE-1 downto 0);
       signal test_expected
49
50
                              : std_ulogic := '1';
       signal test_correct
51
                               : std_ulogic := '1';
       signal test_reset
52
                               : std_ulogic := '0';
       signal test_clock
53
                               : std_ulogic := '0';
       signal test_end
```

```
55
        -- TODO: fill these
56
       constant test_inputA
                                      : word_array :=
57
            ("110001100111","000101111001","011101100100","111010110111", \dots);
58
       constant test_inputB
                                      : word_array :=
59
            constant expected_output
                                     : word_array :=
            ("010011100111", "0001101111111", "000001110101", "110001110101", ... );
62
63
   begin
64
65
       cordicAtan2UnderTest : CORDICAtan2
66
            port map (
67
                clock
                             => test_clock,
68
                             => test reset,
                reset
69
                inA
                             => test_inA,
70
                             => test_inB,
                inB
71
                valid
                             => test_valid,
72
                atan20ut
                             => test_output
73
74
            );
75
       test_clock <= (not test_end) and (not test_clock) after 50ns;</pre>
76
77
        -- stimuli
78
       driveProcess : process
79
80
       begin
            wait for 60ns;
81
82
            test_reset <= '0';</pre>
83
84
            for i in 0 to TEST_SIZE-1 loop
85
                test_inA <= test_inputA(i);</pre>
86
87
                test_inB <= test_inputB(i);</pre>
88
                for j in 0 to LUT_SIZE-1 loop
89
                    wait until rising_edge(test_clock);
90
                end loop;
91
92
                test_expected <= expected_output(i);</pre>
93
94
                wait for 25ns;
95
96
                if test_valid = '1' and test_output = expected_output(i) then
97
                    test_correct <= '1';</pre>
98
                else
99
                    test_correct <= '0';</pre>
101
                end if;
102
                assert (test_valid = '1' and test_output = expected_output(i))
103
                report "ERROR: detected for index i = " & integer'image(i)
104
                    & "; A = " & integer'image(to_integer(signed(test_inA)))
105
                    & "; B = " & integer'image(to_integer(signed(test_inB)))
106
                    & "."
107
                severity error;
108
109
            end loop;
110
```

```
wait for 100ns;

test_end <= '1';

wait;
end process;

end System_TB_Arch;</pre>
```