

# UNIVERSIDADE FEDERAL DO PARÁ INSTITUTO DE TECNOLOGIA FACULDADE DE ENGENHARIA DA COMPUTAÇÃO E TELECOMUNICAÇÕES

Estudo e Implementação de Técnicas para Sincronismo em Sistemas de Telecomunicações

Gabriel Peixoto de Carvalho



# UNIVERSIDADE FEDERAL DO PARÁ INSTITUTO DE TECNOLOGIA FACULDADE DE ENGENHARIA DA COMPUTAÇÃO E TELECOMUNICAÇÕES

#### Gabriel Peixoto de Carvalho

# Estudo e Implementação de Técnicas para Sincronismo em Sistemas de Telecomunicações

Trabalho de Conclusão de Curso apresentado para obtenção do grau de Engenheiro em Engenharia da Computação, do Instituto de Tecnologia, da Faculdade de Engenharia da Computação e Telecomunicações.

# Estudo e Implementação de Técnicas para Sincronismo em Sistemas de Telecomunicações

| Este trabalho foi julgado adequad | o em// para a obtenção do Grau de Engenheiro               |
|-----------------------------------|------------------------------------------------------------|
| da Computação, aprovado em sua    | forma final pela banca examinadora que atribuiu o conceito |
| ·                                 |                                                            |
|                                   |                                                            |
|                                   |                                                            |
|                                   | Duef Aldaham Damata da Danka Whatan Lau'an                 |
|                                   | Prof. Aldebaro Barreto da Rocha Klautau Junior ORIENTADOR  |
|                                   |                                                            |
|                                   |                                                            |
|                                   | Prof. Wilson Pacheco Ferreira                              |
|                                   |                                                            |
|                                   | COORIENTADOR                                               |
|                                   |                                                            |
|                                   | Doef Francisco Codo Booto Francisco Mallan                 |
|                                   | Prof. Francisco Carlos Bentes Frey Muller                  |
|                                   | MEMBRO DA BANCA EXAMINADORA                                |
|                                   |                                                            |
|                                   |                                                            |
|                                   | Eng. Igor Mesquita de Almeida                              |
|                                   | MEMBRO DA BANCA EXAMINADORA                                |
|                                   |                                                            |
|                                   |                                                            |
|                                   |                                                            |
|                                   | Prof. José Augusto de Lima Barreiros                       |
| DIRETOR DA FACULDADE DE E         | NGENHARIA DA COMPUTAÇÃO E TELECOMUNICAÇÕES                 |

Dedico este trabalho aos meus pais e ao meu irmão, os quais desempenharam um papel inigualável em minha educação.

# Agradecimentos

Igor Antonio Auad Freire

Viva como se você fosse morrer amanhã. Aprenda como se você fosse viver para sempre.

## Lista de Siglas

1. ADSL - Linha de assinante digital assimétrica

## Lista de Símbolos

b Taxa agregada de bits alcançável para o sistema

## Lista de Figuras

| 2.1 | Basic PLL scheme | <br>3 |
|-----|------------------|-------|
| 2.2 | PLL              | <br>4 |

## Lista de Tabelas

## Sumário

| De | edicat | ória     |                                                                                                                 | iv   |
|----|--------|----------|-----------------------------------------------------------------------------------------------------------------|------|
| Ag | grade  | cimento  | os estados esta | V    |
| Li | sta de | e Figura | as                                                                                                              | ix   |
| Li | sta de | e Tabela | ıs                                                                                                              | X    |
| Su | ımári  | 0        |                                                                                                                 | xi   |
| Re | esumo  | )        |                                                                                                                 | xii  |
| Al | ostrac | et       |                                                                                                                 | xiii |
| 1  | Intr   | odução   |                                                                                                                 | 1    |
| 2  | Car    | rier Re  | covery                                                                                                          | 2    |
|    | 2.1    | Phase-   | -Locked Loop (PLL)                                                                                              | 2    |
|    |        | 2.1.1    | PLL Fundamentals                                                                                                | 3    |
|    |        | 2.1.2    | PLL Components                                                                                                  | 7    |
|    |        | 2.1.3    | Analogic PLL Tracking                                                                                           | 7    |
|    |        | 2.1.4    | Modulation and Demodulation using PLL                                                                           | 7    |
|    |        | 2.1.5    | Discrete-time PLL                                                                                               | 7    |
|    |        | 2.1.6    | Design of PLL and DPLL                                                                                          | 7    |
|    |        | 2.1.7    | Costas Loop                                                                                                     | 7    |
| Re | eferên | icias Bi | bliográficas                                                                                                    | 8    |

## Resumo

#### **Abstract**

# Capítulo 1

Introdução

#### Capítulo 2

### **Carrier Recovery**

Carrier recovery is a processes used in coherent demodulation where the phase and the frequency of the transmitter carrier wave are recovered by the receiver and thus after having such information it is possible to extract the information in the transmitted signal.

Considering that the phase and frequency of the transmitted wave probably will be affected by noise, it is not a straight-forward method, it includes filtering and usually feedback systems to correct the error in phase or frequency caused by the noise.

This chapter aims in the brief exploration of some techniques used for carrier recovering, such as Phase locked loops, costas loop and others.

#### 2.1 Phase-Locked Loop (PLL)

Phase-locked Loop is a kind of feedback system, which has been extensively used in communications systems and other applications which require frequency synthesis.

The Phase-Locked Loop is composed by three basic components 2.1:

- 1. A phase detector (PD).
- 2. A loop filter.
- 3. A voltage-controlled oscillator (VCO).

As it can be seen in the figure 2.1 the phase-locked loop is a feedback system whose main goal is to make the output signal the same as the input signal. Basically the phase detector

compares the phase of the input signal against the phase of the VCO output, then the PD output is inputed in the loop filter whose output is the voltage that controls the VCO. The output of the phase detector is the phase error between the input signal and the VCO and the output of the loop filter outputs the control voltage to the VCO.

When the loop is locked, theoretically, the output frequency is the same as the input frequency, but to maintain the control voltage necessary to lock it is needed a nonzero output to the phase detector, thus the pll operates with some phase error, but this tends to be small.

Pll makes simple to syntetize frequencies with a pll and do operations of analog modulation and demodulation, these applications will be briefly discussed later.



Figura 2.1: Basic PLL scheme

#### 2.1.1 PLL Fundamentals

Considering a basic pll scheme as shown in figure 2.2 we can see that the input signal has a palse of  $\theta_i(t)$  and the VCO output has a phase of  $\theta_o(t)$ . Assuming that the loop is locked and the phase detector is linear, the output of the PD is proportional to the phase difference between its inputs, thus,

$$v_d = K_d(\theta_i - theta_o) \tag{2.1}$$

where  $k_d$  is the PD gain factor and its unity is volt/radian.

The  $v_d$  is filtered by the loop filter, supressing noise and high frequency signal components, the filter also contributes for the determination of the dynamic performance of the loop. The filter transfer function is given by F(s).

Frequency output of the VCO is determined by the input  $v_c$  and since frequency is the derivative of the phase, the operation in the VCO can be described by,

$$L\left[\frac{d\theta_o(t)}{dt}\right] = s\theta_o(s) = K_o V_c(s)$$
(2.2)



Figura 2.2: PLL

we can see that the output of the VCO is linearly related to the integral of the control voltage.

Using laplace notation it is possible to stablish some basic equations to describe the loop components behavior,

$$V_d(s) = K_d[\theta_i(s) - \theta_o(s)]$$
(2.3)

$$V_c(s) = F(s)V_d(s) (2.4)$$

$$\theta_o(s) = \frac{k_o V_c(s)}{s} \tag{2.5}$$

The combination of these equations 2.3, 2.4, 2.5 results in the basic loop equations:

$$H(s) = \frac{\theta_o(s)}{\theta_i(s)} = \frac{K_o K_d F(s)}{s + K_o K_d F(s)}$$
(2.6)

$$\frac{\theta_i(s) - \theta_o(s)}{\theta_i(s)} = \frac{\theta_e(s)}{\theta_i(s)} = \frac{s}{s + K_o K_d F(s)} = 1 - H(s)$$
(2.7)

$$V_c(s) = \frac{sK_dF(s)\theta_i(s)}{s + K_cK_dF(s)} = \frac{s\theta_i(s)}{K_c}H(s)$$
(2.8)

Where:

- H(s) is the closed-loop transfer function
- $\theta_e$  is the phase error

There is indeed another point to explore, regarding loop gain, the open-loop transfer function (open-loop gain) of any PLL is,

$$G(s) = \frac{K_o K_d F(s)}{s} \tag{2.9}$$

thus the closed-loop transfer function can be made in terms of 2.9,

$$H(s) = \frac{G(s)}{1 + G(s)}$$
 (2.10)

The DC gain can be defined as,

$$K_v = K_o K_d F(0) \tag{2.11}$$

which has dimensions of frequency  $(time^{-1})$ . A high  $K_v$  value is related to a good performance of the loop. F(s) is a rational function of the loop filter in the form

$$F(s) = \frac{g(s-z_1)(s-Z_2)\dots(s-z_m)}{(s-p_1)(s-p_2)(s-p_3)\dots(s-p_n-1)}$$
(2.12)

For the filter to be realizable m cannot exceed n-1, and if m=n-1 as often occurs in PLL designs, then  $g = F(\infty)$ .

Expandign F(s) in aprtial fractions it is possible to rewrite the open-loop gain function as

$$G(s) = \frac{K}{s} \left[ a_1 + \sum_{i=1}^{n-1} \frac{a_i + 1}{s - p_i} \right]$$
 (2.13)

where K is the loopgain and  $a_1$  is zero if m < n - 1, while  $a_1 = 1$  if m = n - 1, but K is only "defined"when  $a_1 = 1$ , thus the most important PLLs are designed for  $a_1 = 1$  (equal number of poles and zeroes in the loop filter).

Based on the previous equations which describe the behavior of the components in the phase-locked loop we can classify the pll based on the order of the transfer function associated with the loop. This classification is based upon the number of perfect integrators  $(\frac{1}{s})$  present in the transfer function.

• First order loop.

- Second order loop.
- Third and higher order loop.

#### 2.1.1.1 First Order Loop

The first order loop is the simplest implementation of a phase-locked loop, where the loop filter is ommitted, thus F(s)=1

$$H(s) = \frac{K_o K_d}{s + K_o K_d} = \frac{K}{s + K}$$
 (2.14)

Where:

•  $K = K_o K_d = K_v$ ;

In the first-order loop the only parameter avaible to the designer is the loop gain

#### 2.1.1.2 Second Order Loop

In the second order loop the loop filter is used and it is possible to separate it in two major "classes", the loop which use passive filters and the loops whose use active filters. The loops which use passivel filters require high-gain DC amplifier but provides good tracking performance, the closed-loop transfer function for a passive filter is

$$H_1(s) = \frac{K_o K_d(s\tau_2 + 1)/\tau_1}{s^2 + s(1 + K_o K_d \tau_2)/\tau_1 + K_o K_d/\tau_1}$$
(2.15)

and for rthe active filter the closed-loop trasnfer function is

$$H_2(s) = \frac{K_o K_d(s\tau_2 + 1)/\tau_1}{s^2 + s(1 + K_o K_d \tau_2)/\tau_1 + K_o K_d/\tau_1}$$
(2.16)

with a very large amplifier gain 2.15 and ?? can be rewritten as

$$H_1(s) = \frac{s(2\zeta\omega_n - \omega_n^2/K_oK_d) + \omega_n^2}{s^2 + 2\zeta\omega_n s + \omega_n^2}$$
(2.17)

$$H_1(s) = \frac{2\zeta \omega_n s + \omega_n^2}{s^2 + 2\zeta \omega_n s + \omega_n^2}$$
 (2.18)

where  $\omega_n$  is the natural frequency of the loop and  $\zeta$  is the damping factor.

The second-order loops are the most prevalent used loop but depending on the application another loop orders are required.

- 2.1.1.3 Third an Higher Order Loops
- 2.1.1.4 Analysis Tools
- 2.1.2 PLL Components
- 2.1.3 Analogic PLL Tracking
- 2.1.4 Modulation and Demodulation using PLL
- 2.1.5 Discrete-time PLL
- 2.1.6 Design of PLL and DPLL
- 2.1.7 Costas Loop

#### Referências Bibliográficas

- [1] CENDRILLON, R.; GINIS, G.; DEN BOGAERT, E. V.; MOONEN, M. A near-optimal linear crosstalk precoder for downstream VDSL. *IEEE Transactions on Communications*, v. 55, p. 860–863, may 2007.
- [2] CAMPELLO, J. Optimal discrete bit loading for multicarrier modulation systems. *IEEE International Symposium on Information Theory*, p. 193, aug. 1998.
- [3] ALCATEL-LUCENT. G.fast: Comparison of linear and non-linear precoding. Contribution ITU-T 2013-01-Q4-046, Geneva, Switzerland, jan. 2013.
- [4] COSTELLO, D.; LIN, S.; RICHARDSON, T.; RYAN, W.; URBANKE, R.; WESEL, R. Capacity approaching codes. *IEEE Journal on Selected Areas in Communications*, v. 27, n. 6, p. 825–830, aug. 2009.
- [5] VAN DEN BRINK, R. F. Enabling 4GBB via the last copper drop of a hybrid FttH deployment. White paper on DSL, TNO, The Netherlands, apr. 2011.
- [6] GRAY, R. M. Toeplitz and circulant matrices: A review. Now Publishers Inc, 2006.
- [7] MALKIN, M.; HWANG, C.-S.; CIOFFI, J. M. Reducing insufficient-cyclic-prefix distortion using tone reservation. *IEEE Global Telecommunications Conference*, p. 2889–2893, nov. 2007.
- [8] HUANG, Y.-R.; FUNG, C. C.; WONG, K. T. Interference suppression for OFDM systems with insufficient guard interval using null subcarriers. *IEEE Signal Processing Letters*, v. 16, n. 11, p. 929–932, jul. 2009.
- [9] MAES, J.; GUENACH, M.; VANBLEU, K.; TIMMERS, M. Pushing the limits of copper: Paving the road to FTTH. *IEEE International Conference on Communications*, p. 3149 3153, jun. 2012.

- [10] CHEONG, K.-W.; CIOFFI, J. M. Precoder for DMT with insufficient cyclic prefix. *IEEE International Conference on Communications*, v. 1, p. 339–343, jun. 1998.
- [11] TRAUTMANN, S.; FLIEGE, N. Perfect equalization for DMT systems without guard interval. *IEEE Journal on Selected Areas in Communications*, v. 20, n. 5, p. 987–996, aug. 2002.
- [12] LINDQVIST, F.; FERTNER, A. Frequency domain echo canceller for DMT-based systems. *IEEE Signal Processing Letters*, v. 18, n. 12, p. 713–716, oct. 2011.
- [13] ARSLAN, G.; EVANS, B. L.; KIAEI, S. Equalization for discrete multitone transceivers to maximize bit rate. *IEEE Transactions on Signal Processing*, v. 49, n. 12, p. 3123–3135, aug. 2001.
- [14] TKACENKO, A.; VAIDYANATHAN, P. P. A low-complexity eigenfilter design method for channel shortening equalizers for DMT systems. *IEEE Transactions on Communications*, v. 51, n. 7, p. 1069–1072, jul. 2003.
- [15] KIM, D.; STÜBER, G. L. Residual isi cancellation for OFDM with applications to HDTV broadcasting. *IEEE Journal on Selected Areas in Communications*, v. 16, n. 8, p. 1590–1599, oct. 1998.
- [16] CENDRILLON, R.; GINIS, G.; DEN BOGAERT, E. V.; MOONEN, M. A near-optimal linear crosstalk precoder for downstream VDSL. *IEEE Transactions on Communications*, v. 55, n. 5, p. 860–863, may 2007.
- [17] MALKIN, M.; HWANG, C.-S.; CIOFFI, J. M. Transmitter precoding for insufficient-cyclic-prefix distortion in multicarrier systems. *IEEE Vehicular Technology Conference*., p. 1142–1146, may 2008.
- [18] PARK, C.-J.; IM, G.-H. Efficient DMT/OFDM transmission with insufficient cyclic prefix. *IEEE Communications Letters*, v. 8, n. 9, p. 576–578, sept. 2004.
- [19] MALKIN, M. H. *Optimized transmitter-based signal processing for multicarrier systems*. jun. 2009. Tese (Doutorado) Stanford University, Stanford, USA, jun. 2009.
- [20] OPPENHEIM, A. V.; SCHAFER, R. W.; BUCK, J. R. *Discrete-time signal processing*. 2nd. ed. Prentice Hall, 1998.

- [21] JACOBSEN, K. S. *Fundamentals of DSL technology*. Auerbach Publications, 2006. Cap. 7.
- [22] HENKEL, W.; TAUBÖCK, G.; ÖDLING, P.; BÖRJESSON, P. O.; PETERSSON, N.; JOHANSSON, A. The cyclic prefix of OFDM/DMT an analysis. *IEEE International Zurich Seminar on Broadband Communications Access Transmission Networking*, feb. 2002.
- [23] SHANNON, C. E. Two-way communication channels. *Proc. Fourth Berkeley Symposium on Probability and Statistics*, v. 1, p. 611–644, jun./jul. 1960.
- [24] CIOFFI, J. Lecture notes for advanced digital communication. Spring Quarter 2007-2008.
- [25] JONSSON, R. H. *Fundamentals of DSL technology*. Auerbach Publications, 2006. Cap. 11.
- [26] CIOFFI, J. Lecture notes for digital communication: Signal processing. Winter Quarter 2007-2008.
- [27] INGLE, V. K.; PROAKIS, J. G. *Digital signal processing using matlab*. 3rd. ed. Cengage Learning, 2011.
- [28] CENDRILLON, R. *Multi-user signal and spectra co-ordination for digital subscriber lines*. dec. 2004. Tese (Doutorado) Katholieke Universiteit Leuven, Heverlee, Belgium, dec. 2004.
- [29] SHANNON, C. E. Mathematical theory of communications. *Bell Syst. Tech. J.*, v. 27, p. 379–423, jul. 1948.
- [30] CAMPELLO, J. Practical bit loading for dmt. *IEEE International conference on Communications*, v. 2, p. 801–805, jun. 1999.
- [31] STARR, T.; CIOFFI, J. M.; SILVERMAN, P. J. Understanding digital subscriber line technology. Prentice Hall, 1999.
- [32] STARR, T.; SORBARA, M.; CIOFFI, J. M.; SILVERMAN, P. J. *DSL advances*. 1st. ed. Prentice Hall, 2003.

- [33] CHO, Y. S.; KIM, J.; YANG, W. Y.; KANG, C. G. *MIMO-OFDM wireless communications with MATLAB*®. 1st. ed. Wiley-IEEE Press, 2010. Cap. 1.
- [34] LATHI, B. P.; DING, Z. *Modern digital and analog communication systems*. 4th. ed. Oxford University Press, 2009.
- [35] PROAKIS, J. G.; SALEHI, M. *Digital communications*. 5th. ed. McGraw-Hill Higher Education, 2008.
- [36] SCHMIDL, T.; COX, D. Robust frequency and timing synchronization for OFDM. *IEEE Transactions on Communications*, v. 45, n. 12, p. 1613 –1621, dec. 1997.
- [37] AMBARDAR, A. *Digital signal processing: A modern introduction*. 1st. ed. Thomson, 2007. p. 374.