# MSC IN COMPUTER ENGINEERING ELECTRONICS AND COMMUNICATION SYSTEMS



## Università di Pisa

**IIR FILTER** 

Gabriele Pianigiani

## **Summary**

| Introduction             | 3 |
|--------------------------|---|
| Requirements             | 3 |
| Possible Solutions       | 4 |
| Theoretical Model        | 4 |
| VHDL Code                | 4 |
| Directory                | 4 |
| Overall Schematic        | 5 |
| Testbench and ModelSim   | 6 |
| Reset test               | 6 |
| Output validity test     | 6 |
| Positive overflow test   | 7 |
| Negative overflow test   | 7 |
| Normal cases test        | 7 |
| Waveform                 | 7 |
| Theoretical verification | 7 |
| Vivado                   | 8 |
| Open elaborated phase    | 8 |
| Synthesis phase          | 8 |
| Implementation phase.    | 8 |
| Critical Paths           | 8 |
| Power Consumption        | 9 |
| Conclusions              | 9 |

#### Introduction

**Infinite impulse response** (**IIR**) is a property applying to many linear time-invariant systems that are distinguished by having an impulse response which does not become exactly zero past a certain point but continues indefinitely.

A digital IIR filter is often described and implemented in terms of a difference equation that defines how the output signal is related to the input signal.

IIR filters are used in various applications, such as IoT smart sensors, biomedical signal processing, audio applications and so on.

The designed IIR filter is specific for audio applications, so it could be used to adjust the frequency response of systems such as amplifiers and speakers, to reduce the background noise of a microphone, to reduce the size of audio files etc. The designed IIR filter must implement the following difference equation:

$$y[n] = y[n-1] - \frac{1}{4}x[n] + \frac{1}{4}x[n-4]$$

Equation 1 - IIR filter difference equation.

## Requirements

The logical view of the circuit is represented in the following image.



Figure 2 - IIR filter logical view.

The **clock** and the **reset** are composed by 1 bit each, the input **x** and output **y** are composed by 16 bits. New data is evaluated only when the 1 bit **x\_valid** signal is asserted (= 1). Filtered samples are delivered in output for one cycle, setting the 1 bit **y\_valid** signal to 1.

#### Possible Solutions

One of the possible solutions can be to implement the difference equation with a sequential process, because it needs to perform simple arithmetic operations taking into account also the management of the possible overflows, since with that formula there are some values that can generate either positive or negative overflows.

### Theoretical Model



Figure 2 – Theoretical design of the circuit.

Inside the *filter behaviour* block there is the implementation of the two validity checks, the one to verify if the buffer is full and the one to check the overflow. There is also the implementation of the difference equation.

## **VHDL** Code

## Directory

The VHDL source code has the following structure:

- d flip flop.vhd
  - o this component implements a d flip flop of 1 bit.
- d\_flip\_flop\_n.vhd
  - o this component implements a d flip flop of n (=16) bits.
- buffer\_fifo.vhd

 this component implements a FIFO buffer to memorize the current input and the previous four inputs.

#### • iir\_filter.vhd

o this is the top-level component, the IIR filter.

#### **Overall Schematic**

The overall schematic can be seen in the *iir\_filter\_schematic.jpg* file, since it is too big, it has not been inserted in the documentation, but it is in a separate file.

The schematics of main components of the filter are shown in the figures below.



Figure 3 – Full buffer checker.



Figure 4 – Implementation of difference equation.



Figure 5 – Overflow checker.



Figure 6 – Fifo buffer schematic.

## Testbench and ModelSim

The testbench created to test the implementation is composed in 5 parts:

#### Reset test

In this section the reset is tested. The reset signal is assigned to 0 and then to 1 again (observing the image below, the reset goes down for two clock cycles).

## Output validity test

In this section is tested the validity of the output of the filter while the buffer FIFO is not full yet. In details it has been tested that the y\_valid output stays equal to 0 until all the five registers of the buffer are not full (full means that all the five registers contain a value).

#### Positive overflow test

In this section the positive overflow is tested, the filter receives some particular inputs in order to generate an overflow, when the overflow is generated the y\_valid output turns to 0 and the y output keeps the last valid output. It keeps it because it is necessary in the different equation, the invalid output must not be used to compute a new result.

### Negative overflow test

In this section the negative overflow is tested, the filter receives some particular inputs in order to generate an overflow, when the overflow is generated the y\_valid output turns to 0 and the y output keeps the last valid output for the same reason as the positive case.

#### Normal cases test

In this section the design is tested with some normal values, even testing the behaviour of the filter when a non-valid input is assigned, in this case, the output becomes non-valid in the following clock cycle and the y output keeps the last valid output for the same reason of the overflow cases.

#### Waveform



Figure 7 - Example of the waveform (simulation with registers).

## Theoretical verification

A small theoretical verification has been performed to verify the results of the filter's equation during normal cases, the results obtained by the verification are the same that are shown during the simulation with ModelSim. These results can be found in the file called "verification xlsm"

#### Vivado

To use Vivado, a new project called iir\_filter has been created in the Vivado folder.

#### Open elaborated phase

The same board used during lectures (xc7z010clg400-1) has been chosen and the initially chosen clock period is of 15 nanoseconds.

#### Synthesis phase

The synthesis phase was completed without any error or warning. The result of the timing report was that the timing constraints were largely met, so after this, the next step is the implementation phase.

#### Implementation phase

The implementation phase was completed without any error or warning. The number of I/O pins of the circuit is (16 + 16 + 2 + 2) = 36, respectively 19 for inputs and 17 for outputs.



Figure 8 – Timing report.

#### **Critical Paths**



Figure 9 – The worst paths of the circuit.

#### **Power Consumption**



Figure 10 – Power consumption report.

So, from the latter we obtain the maximum clock frequency:

$$f_{max} = \frac{1}{T_{clk} - WNS} = 83,452 \, MHz$$

Equation 2 – Maximum clock frequency.

#### Conclusions

In conclusion, the design and implementation phases of the iir\_filter has followed the following steps:

- Design of the architecture of the filter in VHDL by defining all the necessary modules which are the following:
  - d\_flip\_flop;
  - o d flip flop n;
  - buffer\_fifo;
  - o iir filter.
- Implementation of the behaviour of the filter with a VHDL sequential process, in which the two outputs (y and y valid) are computed.
- Synthesis and implementation in Vivado with timing, critical paths and power consumption analysis.

After these steps the IIR filter is ready to be used in one of the audio applications mentioned in the introduction. A possible improvement that can be done is to create a module for each specific functionality implemented in the sequential process, one for the full buffer check, one for the overflow check and one for the difference equation.

This improvement can be useful for a better organization of the code and its readability, moreover it is also better for future changes in the behaviour of the filter because it would be more complicated to modify a non-modular code such as that of the process, especially when the code becomes bigger.