

## **Introduction to Embedded Systems**

Unit 1.3: Overview of Programming Languages, Assembly Programming, and ARM Architecture and Assembly

Alexander Yemane BCIT INCS 3610 Fall 2025

# **Programming Languages**

### Levels of program code

- A programmer can write programs for a computer in the following ways:
  - High-level language
    - Level of abstraction is closer to problem domain
    - High-level language programs are translated into assembly code or machine code
  - Assembly language
    - Is a lower-level programming language that is machine-dependent
    - Symbolic representation of instructions that computer hardware understands and obeys
    - Assembly language programs are translated into machine code
  - Machine language
    - Is the lowest level of computer software, i.e. zeros and ones
    - Directly executed by a computer system

## Programmer's view

- Programmers don't need a detailed understanding of architecture to write programs
- Most development today done using high-level languages (C, C++, Java, etc.)
  - Development is faster
  - Maintenance is easier
  - Programs are portable
- But some assembly level programming may still be necessary
  - E.g. Drivers: portion of program that communicates with and/or controls (drives) another device

## Programmer's view: why assembly language?

- Accessibility to system hardware
- Space and time efficiency
- Compiler design and optimizations

## Programmer's view: ISA as the manual

- Particularly, embedded system designers use the instruction set architecture (ISA) to help determine which processor is the best solution.
  - Does the processor provide specialized instructions that are useful?
  - Does the processor provide optimal ways to implement the functions of the application?



## Integrated development environment



## Integrated development environment

- Implementation phase
  - Compilers translate structured programs into assembly (or machine) programs
  - Assemblers translate assembly instructions to binary machine instructions
  - A linker allows a programmer to create a program in separately-assembled files
    - Separating object and library modules help make the compilation process more efficient
- Verification phase
  - Debuggers and profilers help programmers evaluate and correct their programs
  - *Emulators* support debugging of the program while it executes on the target processor.

## Example C, assembly, and machine programs



## Example C, assembly, and machine programs



## Assembly Language Programming

## **Assembly languages**

- There are many different types of assembly languages
  - x86 used in most modern Intel PCs
  - ARM used in smartphones, tablets, embedded systems (Raspberry Pi)
  - AVR used in embedded systems (Arduino Uno)
  - etc.

## **Assembly language instructions**

Instructions in assembly language programs follow a similar *instruction format*:



## **Assembly language instruction format**

label mnemonic operand1, operand2, operand3; comments

- The *label* is a symbolic reference to this instruction's address in memory.
- The *mnemonic* (or *op-code*) represents the operation to be performed.
- The number of operands varies, depending on each specific instruction. Some instructions have no operands at all.
  - operand1 is typically the destination register, and operand2 and operand3 are source operands
  - operand2 is usually a register
  - operand3 can represent many different things, depending on the instruction.
- Everything after the semicolon is a *comment*, which is ignored by the assembler.

## Instruction operands and addressing modes



#### **Assembler directives**

- There are some "instructions" that aren't actual instructions
- Tell the assembler to do something as opposed to the processor, e.g. to allocate space or define types

```
// Setup a numerical constant for use later
.equ PADS_BANKO_BASE, 0x4001c000

// Allocate 4-bytes in memory, setting the value to 0
.word 0x00000000
```

#### **Assembler directives**

- equ Symbolic name for a 32-bit value
- .cpu Declare the CPU this assembly is for
- thumb\_func Declare that this is thumb assembly
- .global Export a symbol globally to the linker
- .word Allocate 4-bytes here
- space Allocate a certain amount of space
- .align Align this memory location by a certain multiple
- .section Start a new section
  - data Store this in the data segment
  - .bss Store this in the bss segment (uninitialized)
  - text Store this in the text segment

## **ARM Features and Instruction Set**

#### **ARM** instruction sets

- Modern ARM processors have several instruction sets:
  - The fully-featured 32-bit ARM instruction set
  - The more restricted, but space efficient, 16-bit *Thumb* instruction set
  - The newer mixed 16/32-bit *Thumb-2* instruction set
    - Thumb-2 is the progression of Thumb
    - It improves performance while keeping the code density tight by allowing a mixture of 16- and 32-bit instructions.
  - The 64-bit ARM instruction set

## **Assembly instruction sets for Cortex-M**



#### **ARM** instruction format

- We will concentrate on one instruction set, ARM7
- Datasheet available at: <a href="https://iitd-plos.github.io/col718/ref/arm-instructionset.pdf">https://iitd-plos.github.io/col718/ref/arm-instructionset.pdf</a>
- Features multiple load and store operations (ARM does not support 'memory-to-memory' operations)
- Fixed length 32-bit instructions
- All instructions can be executed conditionally



**BCIT** 

## **ARM7** pipeline execution



- 3-stage pipeline design allows effective throughput to increase to one instruction per clock cycle
- Allows the next instruction to be fetched while still decoding or executing the previous instructions

## **ARM** registers (user mode)





## Assembly instructions supported

- Arithmetic and logic
  - Add, Subtract, Multiply, Divide, Shift, Rotate
- Data movement
  - Load, Store, Move
- Compare and branch
  - Compare, Test, If-then, Branch, Compare and branch on zero
- Miscellaneous (mainly control flow)
  - Breakpoints, Wait for events, Interrupt enable/disable, Data memory barrier, Data synchronization barrier



### Data movement and load instructions

MOV - Move

MVN - Move NOT

LDR - Load

#### Remember:

R has two components:

- Register Address
- Register Content

```
MOV Rn, #imm ; Load a (small) immediate value

MOV Rn, Rm ; Copy one register to another

LDR Rn, [Rm] ; Rn = value pointed by Rm

LDR Rn, [Rm,#4] ; Rn = *(Rm+4) - offset can be +/-
```

; Rn = \*(Rm+Rp) - offset can be +/-

LDR Rn, [Rm, Rp]

## Loading large immediate values

- You can't put a 32-bit immediate value into the instruction
- So you need to store in memory somewhere and load it
- An assembler directive and pseudo-instruction can help

```
; Put this at the top of the program .equ SOME_NAME 0x12345678
```

```
; Put this down in the code LDR R0, =SOME NAME
```

## Offsets: choice of pre-indexed or post-indexed addressing





















### **Store instructions**

STR - Store

```
STR Rd, [Rn] ; *Rn = Rd

STR Rd, [Rn,#N] ; *(Rn+N) = Rd

STR Rd, [Rn,Rm] ; *(Rn+Rm)= Rd
```











# Preface to arithmetic operations: CPSR condition code flags

After an addition/subtraction operation, certain status flags in the CPSR can be set

| Bit | Name     | Meaning after add or sub |
|-----|----------|--------------------------|
| N   | negative | result is negative       |
| Z   | zero     | result is zero           |
| V   | overflow | signed overflow          |
| С   | carry    | unsigned overflow        |

- C bit set after an unsigned addition if the answer is "wrong"
- C bit cleared after an unsigned subtract if the answer is "wrong"
- V bit set after a signed addition or subtraction if the answer is "wrong"

# **CSPR flags and control bits**



View in debugger (gdb):

```
[registers]--
0x00000000 $r1
                  0x00000000 sr2
                                     0x00000000 sr3
                                                        0x00000000
0x00000000 sr5
                  0x00000000 $r6
                                     0x00000000 sr7
                                                        0×00000000
0x00000000 sr9
                  0x00000000 sr10
                                     0x00000000
                                                        0x00000000
0x00000000 $sp
                                     0x00000000 spc
thumb fast interrupt overflow carry zero negative ]
```

# **Unsigned addition carry bit**



# **Unsigned subtraction carry bit**



# Signed addition overflow bit



# Signed subtraction overflow bit



## **ARM** condition codes



| Opcode [31:28] | Mnemonic extension | Interpretation                      | Status flag state for execution |
|----------------|--------------------|-------------------------------------|---------------------------------|
| 0000           | EQ                 | Equal / equals zero                 | Z set                           |
| 0001           | NE                 | Not equal                           | Z clear                         |
| 0010           | CS/HS              | Carry set / unsigned higher or same | C set                           |
| 0011           | CC/LO              | Carry clear / unsigned lower        | C clear                         |
| 0100           | MI                 | Minus / negative                    | N set                           |
| 0101           | PL                 | Plus / positive or zero             | N clear                         |
| 0110           | VS                 | Overflow                            | V set                           |
| 0111           | VC                 | No overflow                         | V clear                         |
| 1000           | HI                 | Unsigned higher                     | C set and Z clear               |
| 1001           | LS                 | Unsigned lower or same              | C clear or Z set                |
| 1010           | GE                 | Signed greater than or equal        | N equals V                      |
| 1011           | LT                 | Signed less than                    | N is not equal to V             |
| 1100           | GT                 | Signed greater than                 | Z clear and N equals V          |
| 1101           | LE                 | Signed less than or equal           | Z set or N is not equal to V    |
| 1110           | AL                 | Always                              | any                             |
| 1111           | NV                 | Never (do not use!)                 | none                            |

#### **ARM** condition codes

- ARM instructions can be made to execute conditionally by postfixing them with the appropriate condition code field.
  - This improves code density and performance by reducing the number of forward branch instructions.

```
CMP r3,#0

BEQ skip

ADDNE r0,r1,r2

skip
```

Flags can be optionally set by using "S" (CMP does not need "S")

```
subs r1,r1,#1

BNE loop

decrement r1 and set flags

if Z flag clear then branch
```

#### **Addition instructions**

```
ADD – Add
```

ADC - Add with carry

```
ADD Rd, Rn, \#imm; Rd = Rn + imm
```

ADD Rd, Rd, 
$$\#imm$$
; Rd = Rd +  $imm$ 

ADD Rd, Rn, Rm; 
$$Rd = Rn + Rm$$

#### **Subtraction instructions**

```
SUB - Subtract

SBC - Subtract with carry

RSB - Reverse subtract

RSC - Reverse subtract with carry
```

```
SUB Rd, Rn, #imm ; Rd = Rn - imm

SUB Rd, Rn, Rm ; Rd = Rn - Rm

SBC Rd, Rn, Rm ; Rd = Rn - Rm + C - 1

RSB Rd, Rn, Rm ; Rd = Rm - Rn
```

## **Multiplication instructions**

```
MUL - Multiply
MLA - Multiply and accumulate

MUL Rd, Rm, Rn ; Rd = Rm * Rn

MLA Rd, Rm, Rn, Rp ; Rd = Rm * Rn + Rp
```

- Immediate second operands are not supported
- There is no division instruction, instead use repeated subtraction or shift/multiply tricks
  - ARMv7-R introduced signed divide (SDIV) and unsigned divide (UDIV) instructions

# **Bitwise logic instructions**

```
AND - Logic AND
```

ORR - Logic OR

AND Rd, Rd, Rm

EOR - Logic exclusive OR (XOR)

BIC - Bitwise clear

; Rd = Rd & Rm

ORR Rd, Rd, Rm ; Rd = Rn  $\mid$  Rm

EOR Rd, Rd, Rm ; Rd = Rn  $^{\land}$  Rm

BIC Rd, Rd, Rm ; Rd = Rn & ( $\sim$ Rm)

Remember:
Bitwise operators -> bits
Boolean operators -> words

## **Comparison instructions**

- Want to set condition codes without doing an actual operation?
- Try compare or test
- Performs an operation, sets the condition codes, but throws away the result

```
CMP Rn, Rd ; Performs SUB, ignores result
CMN Rn, Rd ; Performs ADD, ignores result
TST Rn, Rd ; Performs AND, ignores result
TEQ Rn, Rd ; Performs EOR, ignores result
```

### **Shift instructions**

LSL Rd, Rm, #imm5

LSL Rd, Rm, Rs

LSR Rd, Rm, #imm5

LSR Rd, Rm, Rs

ASR Rd, Rm, #imm5

ASR Rd, Rm, Rs

ROR Rd, Rm, Rs





#### LSR: Logical Shift Right



#### ASR: Arithmetic Shift Right



#### ROR: Rotate Right



## **Branching instructions**

- These instructions change flow of control
- Loops, if statements, switch and case statements can be implemented with branching

```
B - Branch
```

```
B target ; Branch to a label called target

BL target ; Branch to subroutine called target
```

(returning implemented by restoring the PC from LR)

BX Rm ; Branch to location specified by Rm

# **Conditional branching instructions**

You can branch based on the condition codes

| Compare  | Signed | Unsigned |
|----------|--------|----------|
| ==       | EQ     | EQ       |
| <b>≠</b> | NE     | NE       |
| >        | GT     | HI       |
| ≥        | GE     | HS       |
| <        | LT     | LO       |
| ≤        | LE     | LS       |

| Compare | Signed | Unsigned |
|---------|--------|----------|
| ==      | BEQ    | BEQ      |
| !=      | BNE    | BNE      |
| >       | BGT    | BHI      |
| >=      | BGE    | BHS      |
| <       | BLT    | BLO      |
| <=      | BLE    | BLS      |

## If-else statement example #1

```
if (a < 100) {
    a++;
    BGE else
} else {
    ADD R0, R0, #1
    B skip
else:
}

MOV R0, #-100
skip:
// whatever is next</pre>
```



## If-else statement example #2

```
int max, a, b;
                              CMP R0, R1
                              BGE else
if (a < b)
    max = b;
                              STR R1, [R2, #0]
else
                              B endif
    max = a;
                         else:
                              STR R0, [R2, #0]
Assume:
a in R0,
b in R1,
                         endif:
max address in R2
                              // whatever is next
(all signed)
```



## While loop example



#### **Endianness**

ARM is little endian by default. It can be set to big endian mode via the CPSR E-bit



## **GNU Debugger (GDB)**

- GNU debugger is a command line debugging tool
- Graphical frontends and extensions are available

```
Breakpoint 1, 0x00008054 in start ()
     : [thumb fast interrupt overflow carry zero negative]
xbefff854|+0x04: 0xbefff94e -> "/home/pi/lab/gdb-example"
 tbefff85cl+0x0c: 0xbefff967 -> "TERM=vt100"
Dxbefff860 +0x10: Oxbefff972 -> "SHELL=/bin/bash"
 xbefff864|+0x14: 0xbefff982 -> 0x5f474458
 xbefff868|+0x18: 0xbefff9d1 -> "LC ALL=en US.UTF-8"
      0x8040
                                     rll, sp, #0
                                     sp, sp, #16
      0x8064 < start+16>
[#01 0x8054->Name: start()
```

### **GDB** commands

- Start gdb using:
  - gdb <binary>
- Pass initial commands for gdb through a file
  - gdb <binary> –x <ini|ile>
- For help
  - help
- To start running the program
  - run or r <argv>

#### **GDB** commands

b main run display/10i \$pc display/x \$r0 display/x \$r1 display/x \$r2 display/x \$r3 display/x \$r4 display/x \$r5 display/x \$r6 display/x \$r7 display/x \$r11 display/32xw \$sp display/32xw \$cpsr

- display/{format string} prints the expression following the command every time debugger stops
- {format string} include two things:
  - Count repeat specified number of {size} elements
  - Format format of how whatever is displayed
- x (hexadecimal), o(octal), d(decimal), u(unsigned decimal), t(binary), f(float), a(address), i(instruction), c(char) and s(string).
- Size letters are b(byte), h(halfword), w(word), g(giant, 8 bytes).

## GDB examining variables/memory

- Similar to display, to look at contents of memory
- Use "examine" or "x" command
  - x/32xw <memory location> to see memory contents at memory location, showing 32 words
  - x/5s <memory location> to show 5 strings (null terminated) at a particular memory location
  - x/10i <memory location> to show 10 instructions at particular memory location
- The "print" or "p" command evaluates an expression

```
pwndbg> x/10s *((char **)environ)
0x7fffffffe221: "SHELL=/bin/bash"
0x7fffffffe231: "SESSION_MANAGER=local/revbox:@/tmp/.ICE-unix/
0x7fffffffe283: "QT_ACCESSIBILITY=1"
0x7fffffffe296: "COLORTERM=truecolor"
0x7fffffffe2aa: "XDG_CONFIG_DIRS=/etc/xdg/xdg-ubuntu:/etc/xdg"
0x7fffffffe2d7: "XDG_MENU_PREFIX=gnome-"
0x7fffffffe2ee: "GNOME_DESKTOP_SESSION_ID=this-is-deprecated"
0x7fffffffe31a: "MY_SHELL=/bin/sh"
0x7fffffffe32b: "GNOME_SHELL_SESSION_MODE=ubuntu"
0x7fffffffe34b: "SSH_AUTH_SOCK=/run/user/1001/keyring/ssh"
```

```
pwndbg> p $ebp
$1 = (void *) 0xffffce68
pwndbg> p &buffer
$2 = (char (*)[38]) 0xffffce3a
pwndbg> p /d 0xffffce68 - 0xffffce3a
$3 = 46
```

**BCIT** 

**INCS 3610** 

## **GDB** breakpoints

- To put breakpoints
   (stop execution on a certain line)
  - b <function name>
  - b \*<instruction address>
  - b <filename:line number>
  - b line number>
- To show breakpoints
  - info b

- To remove breakpoints
  - clear <function name>
  - clear \*<instruction address>
  - clear <filename:line number>
  - clear <line number>

# **GDB** stepping

- To step one instruction
  - stepi or si
- To continue till next breakpoint
  - continue or c
- To see backtrace
  - backtrace or bt

## Try it for yourself: VisUAL2

- Download VisUAL2 ARM emulator at <u>https://scc416.github.io/Visual2-doc/download</u>
- Or navigate to CPUlator simulator at https://cpulator.01xz.net/?sys=arm
- Write and run some simple programs

