

# LP621024D-T Series

# 128K X 8 BIT CMOS SRAM

# **Document Title**

## 128K X 8 BIT CMOS SRAM

## **Revision History**

| Rev. No. | <u>History</u>                  | <u>Issue Date</u> | <b>Remark</b> |
|----------|---------------------------------|-------------------|---------------|
| 1.1      | Add Pb-Free package type        | August 19, 2004   | Final         |
| 1.2      | Remove non-Pb-free package type | July 3, 2006      |               |



## LP621024D-T Series

#### 128K X 8 BIT CMOS SRAM

#### **Features**

- Single +5V power supply
- Access times: 55/70 ns (max.)
- Current:

Very low power version: Operating: 70mA (max.) Standby:  $50\mu$ A (max.)

- Full static operation, no clock or refreshing required
- All inputs and outputs are directly TTL-compatible
- Common I/O using three-state output
- Output enable and two chip enable inputs for easy application
- Data retention voltage: 2V (min.)
- Available in 32-pin DIP, SOP TSOP and TSSOP (8 X 13.4mm) packages
- Pb-Free package only
- All Pb-free (Lead-free) products are RoHS compliant

#### **General Description**

The LP621024D-T is a low operating current 1,048,576-bit static random access memory organized as 131,072 words by 8 bits and operates on a single 5V power supply. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures. Two chip enable inputs are provided for POWER-DOWN and device enable and an output enable input is included for easy interfacing.

Data retention is guaranteed at a power supply voltage as low as 2V.

#### **Product Family**

|                | Operating      | VCC<br>Range Speed |             | Powe                         | Package                              |                        |                                |
|----------------|----------------|--------------------|-------------|------------------------------|--------------------------------------|------------------------|--------------------------------|
| Product Family | Temperature    |                    |             | Data Retention (Iccor, Typ.) | Standby<br>(Is <sub>B1</sub> , Typ.) | Operating (Icc2, Typ.) | Type                           |
| LP621024D      | -25°C to +85°C | 4.5V~5.5V          | 55ns / 70ns | 0.5μΑ                        | 2μΑ                                  | 10mA                   | 32L DIP/<br>SOP/TSOP/<br>TSSOP |

- 1. Typical values are measured at VCC = 5.0V, TA = 25°C and not 100% tested.
- 2. Data retention current VCC = 2.0V.

#### **Pin Configurations**





| Pin No.     | 1   | 2  | 3  | 4   | 5                | 6    | 7    | 8   | 9    | 10   | 11   | 12   | 13   | 14  | 15  | 16 |
|-------------|-----|----|----|-----|------------------|------|------|-----|------|------|------|------|------|-----|-----|----|
| Pin<br>Name | A11 | A9 | A8 | A13 | WE               | CE2  | A15  | vcc | NC   | A16  | A14  | A12  | A7   | A6  | A5  | A4 |
| Pin No.     | 17  | 18 | 19 | 20  | 21               | 22   | 23   | 24  | 25   | 26   | 27   | 28   | 29   | 30  | 31  | 32 |
| Pin<br>Name | А3  | A2 | A1 | A0  | I/O <sub>1</sub> | I/O2 | I/O3 | GND | I/O4 | I/Os | I/O6 | I/O7 | I/Os | CE1 | A10 | ŌĒ |



## **Block Diagram**



## Pin Descriptions - DIP/SOP

| Pin No.                    | Symbol      | Description        |
|----------------------------|-------------|--------------------|
| 1                          | NC          | No Connection      |
| 2 - 12, 23,<br>25 - 28, 31 | A0 - A16    | Address Inputs     |
| 13 - 15,<br>17 - 21        | I/O1 - I/O8 | Data Input/Outputs |
| 16                         | GND         | Ground             |
| 22                         | CE1         | Chip Enable        |
| 24                         | ŌĒ          | Output Enable      |
| 29                         | WE          | Write Enable       |
| 30                         | CE2         | Chip Enable        |
| 32                         | VCC         | Power Supply (+5V) |

## Pin Description - TSOP/TSSOP

| Pin No.                  | Symbol      | Description        |
|--------------------------|-------------|--------------------|
| 1 - 4, 7,<br>10 - 20, 31 | A0 - A16    | Address Inputs     |
| 5                        | WE          | Write Enable       |
| 6                        | CE2         | Chip Enable        |
| 8                        | VCC         | Power Supply       |
| 9                        | NC          | No Connection      |
| 21 - 23,<br>25 - 29      | I/O1 - I/O8 | Data Input/Outputs |
| 24                       | GND         | Ground             |
| 30                       | CE1         | Chip Enable        |
| 32                       | ŌĒ          | Output Enable      |



#### **Recommended DC Operating Conditions**

 $(T_A = -25^{\circ}C \text{ to } + 85^{\circ}C)$ 

| Symbol | Parameter          | Parameter Min. Typ. |     | Max.      | Unit |
|--------|--------------------|---------------------|-----|-----------|------|
|        | Supply Voltage     | 4.5                 | 5.0 | 5.5       | V    |
| GND    | Ground             | 0                   | 0   | 0         | V    |
| Vih    | Input High Voltage | 2.2                 | 3.5 | VCC + 0.3 | V    |
| VIL    | Input Low Voltage  | -0.3                | 0   | +0.8      | V    |
| CL     | Output Load        | -                   | -   | 30        | pF   |
| TTL    | Output Load        | -                   | -   | 1         | -    |

#### **Absolute Maximum Ratings\***

| VCC to GND                    | 0.5V to + 7.0V     |
|-------------------------------|--------------------|
| IN, IN/OUT Volt to GND        | 0.5V to VCC + 0.5V |
| Operating Temperature, Topr   | 25°C to + 85°C     |
| Storage Temperature, Tstg     | 55°C to + 125°C    |
| Temperature Under Bias, Tbias | 10°C to + 85°C     |
| Power Dissipation, Pt         | 0.7W               |
| Soldering Temp. & Time        | 260°C, 10 sec      |

#### \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

## **DC Electrical Characteristics** (TA = -25°C to + 85°C, VCC = 5V $\pm$ 10%, GND = 0V)

| Symbol | Parameter                      | LP621024 | 621024D-55LLT LP621024D-70LLT |      | 4D-70LLT | Unit | Conditions                                                                                                                                             |
|--------|--------------------------------|----------|-------------------------------|------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                | Min.     | Max.                          | Min. | Max.     |      |                                                                                                                                                        |
| lu     | Input Leakage<br>Current       | -        | 1                             | -    | 1        | μА   | Vin = GND to VCC                                                                                                                                       |
| ILO    | Output Leakage<br>Current      | -        | 1                             | -    | 1        | μА   | $\overline{\text{CE1}}$ = Vih or $\overline{\text{CE2}}$ = Vil<br>or $\overline{\text{OE}}$ = Vih or $\overline{\text{WE}}$ = Vil<br>Vivo = GND to VCC |
| lcc    | Active Power<br>Supply Current | -        | 15                            | -    | 15       | mA   | CE1 = VIL, CE2 = VIH<br>Ivo = 0mA                                                                                                                      |
| lcc1   | Dynamic<br>Operating           | -        | 70                            | -    | 70       | mA   | Min. Cycle, Duty = 100%  CE1 = VIL, CE2 = VIH  II/O = 0mA                                                                                              |
| lcc2   | Current                        | -        | 15                            | -    | 15       | mA   | CE1 = VIL, CE2 = VIH<br>VIH = VCC, VIL = 0V<br>f = 1MHz, Ivo = 0mA                                                                                     |



## **DC Electrical Characteristics (continued)**

| Symbol | Parameter                       | LP621024D-55LLT |      | LP621024 | 4D-70LLT | Unit | Conditions                                                              |
|--------|---------------------------------|-----------------|------|----------|----------|------|-------------------------------------------------------------------------|
|        |                                 | Min.            | Max. | Min.     | Max.     |      |                                                                         |
| lsв    |                                 | 1               | 2    | -        | 2        | mA   | CE1 = Vih or CE2 =ViL                                                   |
| ISB1   | Standby Power<br>Supply Current | ı               | 50   | -        | 50       | μА   | $\overline{CE1} \geq VCC - 0.2V$ $CE2 \geq VCC - 0.2V$ $V_{IN} \geq 0V$ |
| IsB2   |                                 | 1               | 50   | -        | 50       | μΑ   | CE2 ≤ 0.2V<br>Vin ≥ 0V                                                  |
| Vol    | Output Low<br>Voltage           | -               | 0.4  | -        | 0.4      | V    | loL = 2.1mA                                                             |
| Voн    | Output High<br>Voltage          | 2.4             | -    | 2.4      | -        | V    | Іон = -1.0mA                                                            |

#### **Truth Table**

| Mode           | CE1 | CE2 | ŌĒ | WE | I/O Operation | Supply Current  |
|----------------|-----|-----|----|----|---------------|-----------------|
| Standby        | Н   | Х   | Х  | Х  | High Z        | ISB, ISB1       |
|                | Х   | L   | Х  | Х  | High Z        | ISB, ISB2       |
| Output Disable | L   | Н   | Н  | Н  | High Z        | lcc, lcc1, lcc2 |
| Read           | L   | Н   | L  | Н  | Dout          | Icc, Icc1, Icc2 |
| Write          | L   | Н   | Х  | L  | Din           | lcc, lcc1, lcc2 |

Note: X = H or L

## Capacitance ( $T_A = 25$ °C, f = 1.0MHz)

| Symbol | Parameter                | Min. | Max. | Unit | Conditions |
|--------|--------------------------|------|------|------|------------|
| Cin*   | Input Capacitance        |      | 6    | pF   | Vin = 0V   |
| Cı/o*  | Input/Output Capacitance |      | 8    | pF   | Vi/o = 0V  |

<sup>\*</sup> These parameters are sampled and not 100% tested.



#### AC Characteristics (T<sub>A</sub> = -25°C to + 85°C, VCC = $5V \pm 10\%$ )

| Symbol     | Parameter                          |                     | LP621024 | 4D-55LLT | LP621024 | 4D-70LLT | Unit |
|------------|------------------------------------|---------------------|----------|----------|----------|----------|------|
|            |                                    |                     | Min.     | Max.     | Min.     | Max.     |      |
| Read Cycl  | e                                  |                     |          |          |          |          |      |
| trc        | Read Cycle Time                    |                     | 55       | -        | 70       | -        | ns   |
| taa        | Address Access Time                |                     | -        | 55       | -        | 70       | ns   |
| tace1      | Chip Enable Access Time            | CE1                 | -        | 55       | -        | 70       | ns   |
| tace2      |                                    | CE2                 | -        | 55       | -        | 70       | ns   |
| toE        | Output Enable to Output Valid      |                     | -        | 30       | -        | 35       | ns   |
| tcLz1      | Chip Enable to Output in Low Z     | CE1                 | 10       | -        | 10       | -        | ns   |
| tcLZ2      |                                    | CE2                 | 10       | -        | 10       | -        | ns   |
| toLz       | Output Enable to Output in Low Z   |                     | 5        | -        | 5        | -        | ns   |
| tcHZ1      | Chip Disable to Output in High Z   | CE1                 | 0        | 20       | 0        | 25       | ns   |
| tcHZ2      |                                    | CE2                 | 0        | 20       | 0        | 25       | ns   |
| tонz       | Output Disable to Output in High Z |                     | 0        | 20       | 0        | 25       | ns   |
| tон        | Output Hold from Address Change    |                     | 5        | -        | 5        | -        | ns   |
| Write Cycl | e                                  |                     |          |          |          |          |      |
| twc        | Write Cycle Time                   |                     | 55       | -        | 70       | -        | ns   |
| tcw        | Chip Enable to End of Write        |                     | 50       | -        | 60       | -        | ns   |
| tas        | Address Setup Time                 |                     | 0        | -        | 0        | -        | ns   |
| taw        | Address Valid to End of Write      |                     | 50       | -        | 60       | -        | ns   |
| twp        | Write Pulse Width                  |                     | 40       | -        | 50       | -        | ns   |
| twr        | Write Recovery Time                | Write Recovery Time |          | -        | 0        | -        | ns   |
| twнz       | Write to Output in High Z          |                     | 0        | 25       | 0        | 30       | ns   |
| tow        | Data to Write Time Overlap         |                     | 25       | -        | 30       | -        | ns   |
| tон        | Data Hold from Write Time          |                     | 0        | -        | 0        | -        | ns   |
| tow        | Output Active from End of Write    |                     | 5        | -        | 5        | -        | ns   |

Notes: tcнz1, tcнz2, toнz, and twнz are defined as the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.



# **Timing Waveforms**

# Read Cycle 1<sup>(1, 2, 4)</sup>



# Read Cycle 2 (1, 3, 4, 6)



# Read Cycle 3 (1, 4, 7, 8)





#### **Timing Waveforms (continued)**

## Read Cycle 4 (1)



Notes: 1. WE is high for Read Cycle.

- 2. Device is continuously enabled  $\overline{CE1}$  = V<sub>IL</sub> and CE2 = V<sub>IH</sub>.
- 3. Address valid prior to or coincident with  $\overline{\text{CE1}}$  transition low.
- 4.  $\overline{OE} = VIL$ .
- 5. Transition is measured  $\pm 500$ mV from steady state. This parameter is sampled and not 100% tested.
- 6. CE2 is high.
- 7.  $\overline{\text{CE1}}$  is low.
- 8. Address valid prior to or coincident with CE2 transition high.

## Write Cycle 1<sup>(6)</sup> (Write Enable Controlled)





#### **Timing Waveforms (continued)**

#### Write Cycle 2 (Chip Enable Controlled)



Notes: 1. tas is measured from the address valid to the beginning of Write.

- 2. A Write occurs during the overlap (twp) of a low  $\overline{\text{CE1}}$ , a high CE2 and a low  $\overline{\text{WE}}$ .
- 3. two is measured from the earliest of  $\overline{CE1}$  or  $\overline{WE}$  going high or CE2 going low to the end of the Write cycle.
- 4. If the  $\overline{\text{CE1}}$  low transition or the CE2 high transition occurs simultaneously with the  $\overline{\text{WE}}$  low transition or after the  $\overline{\text{WE}}$  transition, outputs remain in a high impedance state.
- 5. tcw is measured from the later of  $\overline{\text{CE1}}$  going low or CE2 going high to the end of Write.
- 6.  $\overline{OE}$  is continuously low. ( $\overline{OE} = V_{IL}$ )
- 7. Transition is measured  $\pm 500 \text{mV}$  from steady state. This parameter is sampled and not 100% tested.



#### **AC Test Conditions**

| Input Pulse Levels                       | 0V to 3.0V          |
|------------------------------------------|---------------------|
| Input Rise and Fall Time                 | 5 ns                |
| Input and Output Timing Reference Levels | 1.5V                |
| Output Load                              | See Figures 1 and 2 |



Figure 1. Output Load



Figure 2. Output Load for tcLz1, tcLz2, toHz, toLz, tcHz1, tcHz2, twHz, and tow

#### **Data Retention Characteristics** (TA = -25°C to 85°C)

| Symbol           | Parameter                           |            | Min. | Max. | Unit | Conditions                                                                                                                                                                                           |
|------------------|-------------------------------------|------------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdr1             |                                     |            | 2.0  | 5.5  | V    | CE1 ≥ VCC - 0.2V                                                                                                                                                                                     |
| V <sub>DR2</sub> | VCC for Data Retention              |            | 2.0  | 5.5  | V    | $\frac{\text{CE2} \le 0.2\text{V}}{\frac{\text{CE1}}{\text{CE1}} \ge \text{VCC} - 0.2\text{V} \text{ or } \\ \frac{\text{CE1}}{\text{CE1}} \le 0.2\text{V}$                                          |
| Iccdr1           | Data Retention Current              | LL-Version | -    | 20** | μА   | $\label{eq:vcc} \begin{split} & \frac{\text{VCC} = 2.0\text{V},}{\text{CE1}} \geq \text{VCC} - 0.2\text{V} \\ & \text{CE2} \geq \text{VCC} - 0.2\text{V} \\ & \text{Vin} \geq 0\text{V} \end{split}$ |
| lccdr2           |                                     | LL-Version | -    | 20** | μА   | VCC = 2.0V<br>CE2 ≤ 0.2V<br>VIN ≥ 0V                                                                                                                                                                 |
| tcdr             | Chip Disable to Data Retention Time |            | 0    | -    | ns   | See Retention Waveform                                                                                                                                                                               |
| tr               | Operation Recovery Time             |            | 5    | -    | ms   |                                                                                                                                                                                                      |



# Low VCC Data Retention Waveform (1) ( CE1 Controlled)



# Low VCC Data Retention Waveform (2) (CE2 Controlled)





# **Ordering Information**

| Part No.          | Access Time (ns) | Operating Current<br>Max. (mA) | Standby Current<br>Max. (μΑ) | Package           |
|-------------------|------------------|--------------------------------|------------------------------|-------------------|
| LP621024D-55LLTF  |                  | 70                             | 50                           | 32L Pb-Free DIP   |
| LP621024DM-55LLTF |                  | 70                             | 50                           | 32L Pb-Free SOP   |
| LP621024DV-55LLTF | 55               | 70                             | 50                           | 32L Pb-Free TSOP  |
| LP621024DX-55LLTF |                  | 70                             | 50                           | 32L Pb-Free TSSOP |
| LP621024D-70LLTF  |                  | 70                             | 50                           | 32L Pb-Free DIP   |
| LP621024DM-70LLTF |                  | 70                             | 50                           | 32L Pb-Free SOP   |
| LP621024DV-70LLTF | 70               | 70                             | 50                           | 32L Pb-Free TSOP  |
| LP621024DX-70LLTF |                  | 70                             | 50                           | 32L Pb-Free TSSOP |



#### **P-DIP 32L Outline Dimensions**

unit: inches/mm



| Symbol     | Dimensions in inches    | Dimensions in mm        |
|------------|-------------------------|-------------------------|
| Α          | 0.210 Max.              | 5.33 Max.               |
| A1         | 0.010 Min.              | 0.25 Min.               |
| A2         | 0.155±0.010             | 3.94±0.25               |
| В          | 0.018 +0.004<br>-0.002  | 0.46 +0.10<br>-0.05     |
| В1         | 0.050 +0.004<br>-0.002  | 1.27 +0.10<br>-0.05     |
| С          | 0.010 +0.004<br>-0.002  | 0.25 +0.11<br>-0.05     |
| D          | 1.650 Typ. (1.670 Max.) | 41.91 Typ. (42.42 Max.) |
| E          | 0.600±0.010             | 15.24±0.25              |
| E1         | 0.550 Typ. (0.562 Max.) | 13.97 Typ. (14.27 Max.) |
| <b>e</b> 1 | 0.100±0.010             | 2.54±0.25               |
| L          | 0.130±0.010             | 3.30±0.25               |
| α          | 0° ~ 15°                | 0° ~ 15°                |
| еа         | 0.655±0.035             | 16.64±0.89              |
| S          | 0.090 Max.              | 2.29 Max.               |

#### Notes:

- 1. The maximum value of dimension D includes end flash.
- 2. Dimension E<sub>1</sub> does not include resin fins.
- 3. Dimension S includes end flash.



Seating Plane

## SOP (W.B.) 32L Outline Dimensions

unit: inches/mm





| Symbol     | Dimensions in inches    | Dimensions in mm        |
|------------|-------------------------|-------------------------|
| Α          | 0.118 Max.              | 3.00 Max.               |
| A1         | 0.004 Min.              | 0.10 Min.               |
| A2         | 0.106±0.005             | 2.69±0.13               |
| b          | 0.016 +0.004            | 0.41 +0.10              |
|            | -0.002                  | -0.05                   |
| С          | 0.008 +0.004            | 0.20 +0.10              |
|            | -0.002                  | -0.05                   |
| D          | 0.805 Typ. (0.820 Max.) | 20.45 Typ. (20.83 Max.) |
| Е          | 0.445±0.010             | 11.30±0.25              |
| e          | 0.050 ±0.006            | 1.27±0.15               |
| <b>e</b> 1 | 0.525 NOM.              | 13.34 NOM.              |
| HE         | 0.556±0.010             | 14.12±0.25              |
| L          | 0.031±0.008             | 0.79±0.20               |
| LE         | 0.055±0.008             | 1.40±0.20               |
| S          | 0.044 Max.              | 1.12 Max.               |
| у          | 0.004 Max.              | 0.10 Max.               |
| θ          | 0° ~ 10°                | 0° ~ 10°                |

#### Notes:

- 1. The maximum value of dimension D includes end flash.
- 2. Dimension E does not include resin fins.
- 3. Dimension e<sub>1</sub> is for PC Board surface mount pad pitch design reference only.
- 4. Dimension S includes end flash.



## TSOP 32L TYPE I (8 X 20mm) Outline Dimensions

unit: inches/mm



| Symbol | Dimensions in inches | Dimensions in mm |
|--------|----------------------|------------------|
| Α      | 0.047 Max.           | 1.20 Max.        |
| A1     | 0.004±0.002          | 0.10±0.05        |
| A2     | 0.039±0.002          | 1.00±0.05        |
| b      | 0.008±0.001          | 0.20±0.03        |
| С      | 0.006±0.001          | 0.15±0.02        |
| D      | 0.724±0.004          | 18.40±0.10       |
| Е      | 0.315±0.004          | 8.00±0.10        |
| e      | 0.020 TYP.           | 0.50 TYP.        |
| Hd     | 0.787±0.007          | 20.00±0.20       |
| L      | 0.020±0.004          | 0.50±0.10        |
| LE     | 0.031 TYP.           | 0.80 TYP.        |
| S      | 0.0167 TYP.          | 0.425 TYP.       |
| Υ      | 0.004 Max.           | 0.10 Max.        |
| θ      | 0° ~ 6°              | 0° ~ 6°          |

#### Notes

- 1. The maximum value of dimension D includes end flash.
- 2. Dimension E does not include resin fins.
- 3. Dimension  $e_1$  is for PC Board surface mount pad pitch design reference only.
- 4. Dimension S includes end flash.



## TSSOP 32L TYPE I (8 X 13.4mm) Outline Dimensions

unit: inches/mm



| Symbol | Dimensions in inches | Dimensions in mm |
|--------|----------------------|------------------|
| Α      | 0.049 Max.           | 1.25 Max.        |
| A1     | 0.002 Min.           | 0.05 Min.        |
| A2     | 0.039±0.002          | 1.00±0.05        |
| b      | 0.008±0.001          | 0.20±0.03        |
| С      | 0.006±0.0003         | 0.15±0.008       |
| Е      | 0.315±0.004          | 8.00±0.10        |
| е      | 0.020 TYP.           | 0.50 TYP.        |
| D      | 0.528±0.008          | 13.40±0.20       |
| D1     | 0.465±0.004          | 11.80±0.10       |
| L      | 0.02±0.008           | 0.50±0.20        |
| LE     | 0.0266 Min.          | 0.675 Min.       |
| S      | 0.0109 TYP.          | 0.278 TYP.       |
| у      | 0.004 Max.           | 0.10 Max.        |
| θ      | 0° ~ 6°              | 0° ~ 6°          |

#### Notes

- 1. The maximum value of dimension D includes end flash.
- 2. Dimension E does not include resin fins.
- 3. Dimension  $e_1$  is for PC Board surface mount pad pitch design reference only.
- 4. Dimension S includes end flash.