# CY62128

# 128K x 8 Static RAM

#### **Features**

- 4.5V 5.5V operation
- CMOS for optimum speed/power
- Low active power (70 ns, LL version)
  - -330 mW (max.) (60 mA)
- Low standby power (70 ns, LL version)
  - 110 μW (max.) (20 μA)
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE options

#### **Functional Description**

The CY62128 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable ( $\overline{CE}_1$ ), an active HIGH chip enable ( $CE_2$ ), an active LOW output enable ( $\overline{OE}$ ), and three-state drivers. This device has an automatic power-down feature that reduces power consumption by more than 75%

Writing to the device is accomplished by taking chip enable one  $(\overline{CE}_1)$  and write enable  $(\overline{WE})$  inputs LOW and chip enable two (CE<sub>2</sub>) input HIGH. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins  $(A_0 \text{ through } A_{16})$ .

Reading from the device is accomplished by taking chip enable one  $(\overline{\text{CE}}_1)$  and output enable  $(\overline{\text{OE}})$  LOW while forcing write enable  $(\overline{\text{WE}})$  and chip enable two  $(\overline{\text{CE}}_2)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected (CE1 HIGH or CE<sub>2</sub> LOW), the outputs are disabled (OE HIGH), or during a write operation ( $\overline{CE}_1$  LOW,  $CE_2$  HIGH, and  $\overline{WE}$  LOW).

The CY62128 is available in a standard 400-mil-wide SOJ, 525-mil wide (450-mil-wide body width) SOIC and 32-pin TSOP type I.





#### **Selection Guide**

|                              |            |    | CY62128-55 | CY62128-70 |
|------------------------------|------------|----|------------|------------|
| Maximum Access Time (ns)     |            |    | 55         | 70         |
| Maximum Operating Current    | Commercial |    | 115 mA     | 110 mA     |
|                              |            | L  | 70 mA      | 60 mA      |
|                              |            | LL | 70 mA      | 60 mA      |
| Maximum CMOS Standby Current | Commercial |    | 10 mA      | 10 mA      |
|                              |            | L  | 100 μΑ     | 100 μΑ     |
|                              |            | LL | 20 μΑ      | 20 μΑ      |

### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative  $GND^{[1]}$ .... -0.5V to +7.0VDC Voltage Applied to Outputs in High Z State  $^{[1]}$  .....-0.5V to  $^{V}$  CC +0.5V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> +0.5V

| Current into Outputs (LOW)                             | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Up Current                                       | >200 mA |

## **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> |
|------------|---------------------------------------|-----------------|
| Commercial | 0°C to +70°C                          | 5V ± 10%        |

## Electrical Characteristics Over the Operating Range<sup>[3]</sup>

|                  |                                             |                                                                          |        |    | 6212 | 28–55                    | 6212 | 28–70                    |      |
|------------------|---------------------------------------------|--------------------------------------------------------------------------|--------|----|------|--------------------------|------|--------------------------|------|
| Parameter        | Description                                 | Test Conditions                                                          |        |    |      | Max.                     | Min. | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                         | $V_{CC} = Min., I_{OH} = -1.0 \text{ mA}$                                |        |    | 2.4  |                          | 2.4  |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | $V_{CC} = Min., I_{OL} = 2.1mA$                                          |        |    |      | 0.4                      |      | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                          | 00 01                                                                    |        |    |      | V <sub>CC</sub> +<br>0.3 | 2.2  | V <sub>CC</sub> +<br>0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage[1]                        |                                                                          |        |    | -0.3 | 0.8                      | -0.3 | 0.8                      | V    |
| I <sub>IX</sub>  | Input Load Current                          | $GND \leq V_I \leq V_{CC}$                                               |        |    | -1   | +1                       | -1   | +1                       | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                      | $GND \le V_1 \le V_{CC}$ , Output Dis                                    | sabled |    | -5   | +5                       | -5   | +5                       | μΑ   |
| Ios              | Output Short Circuit Current <sup>[4]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND                           |        |    |      | -300                     |      | -300                     | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                   | $V_{CC} = Max.$ $I_{OUT} = 0 \text{ mÅ},$ $f = f_{MAX} = 1/t_{RC}$       | Com'l  |    |      | 115 1                    | 110  | mA                       |      |
|                  | Supply Current                              |                                                                          |        | L  | 70   |                          | 60   | mA                       |      |
|                  |                                             |                                                                          |        | LL |      | 70                       |      | 60                       | mA   |
| I <sub>SB1</sub> | Automatic CE                                | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{IH}$                             | Com'l  |    |      | 25                       |      | 25                       | mA   |
|                  | Power-Down Current —TTL Inputs              | or $CE_2 \le V_{IL}$ ,<br>$V_{IN} \ge V_{IH}$ or                         |        | L  |      | 10                       |      | 10                       | mA   |
|                  |                                             | $V_{IN} \le V_{IL}$ , $f = f_{MAX}$                                      |        | LL |      | 2                        |      | 2                        | mA   |
| I <sub>SB2</sub> | Automatic CE                                | Max. V <sub>CC</sub> ,                                                   | Com'l  |    |      | 10                       |      | 10                       | mA   |
|                  | Power-Down Current —CMOS Inputs             | $\overline{CE}_1 \ge \overline{V}_{CC} - 0.3V$ ,<br>or $CE_2 \le 0.3V$ , |        | L  |      | 100                      |      | 100                      | μΑ   |
|                  | — Civido iriputs                            |                                                                          |        | LL |      | 20                       |      | 20                       | μΑ   |

Shaded areas contain advance information

- $V_{\rm IL}$  (min.) = -2.0V for pulse durations of less than 20 ns.  $T_{\rm A}$  is the "instant on" case temperature. See the last page of this specification for Group A subgroup testing information. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.



## Capacitance<sup>[5]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 9    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 9    | pF   |

#### **AC Test Loads and Waveforms**



# Switching Characteristics [3,6] Over the Operating Range

|                   |                                                                                          |      | 28-55 | 6212 | 62128–70 |      |
|-------------------|------------------------------------------------------------------------------------------|------|-------|------|----------|------|
| Parameter         | Description                                                                              | Min. | Max.  | Min. | Max.     | Unit |
| READ CYCLE        |                                                                                          | •    | •     | •    | •        | •    |
| t <sub>RC</sub>   | Read Cycle Time                                                                          | 55   |       | 70   |          | ns   |
| t <sub>AA</sub>   | Address to Data Valid                                                                    |      | 55    |      | 70       | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change                                                            | 5    |       | 5    |          | ns   |
| t <sub>ACE</sub>  | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid                    |      | 55    |      | 70       | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                                                                     |      | 20    |      | 35       | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z                                                                          | 0    |       | 0    |          | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[7, 8]</sup>                                                      |      | 20    |      | 25       | ns   |
| t <sub>LZCE</sub> | $\overline{\text{CE}}_1$ LOW to Low Z, $\text{CE}_2$ HIGH to Low Z <sup>[8]</sup>        | 5    |       | 5    |          | ns   |
| t <sub>HZCE</sub> | $\overline{\text{CE}}_1$ HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[7, 8]</sup> |      | 20    |      | 25       | ns   |
| t <sub>PU</sub>   | CE₁ LOW to Power-Up, CE₂ HIGH to Power-Up                                                | 0    |       | 0    |          | ns   |
| t <sub>PD</sub>   | CE₁ HIGH to Power-Down, CE₂ LOW to Power-Down                                            |      | 55    |      | 70       | ns   |
| WRITE CYCLE       | <u>-</u> [9]                                                                             | •    | •     | •    | •        | •    |
| t <sub>WC</sub>   | Write Cycle Time                                                                         | 55   |       | 70   |          | ns   |
| t <sub>SCE</sub>  | CE₁ LOW to Write End, CE₂ HIGH to Write End                                              | 45   |       | 60   |          | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End                                                              | 45   |       | 60   |          | ns   |
| t <sub>HA</sub>   | Address Hold from Write End                                                              | 0    |       | 0    |          | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start                                                            | 0    |       | 0    |          | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                                                                           | 45   |       | 50   |          | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End                                                                 | 45   |       | 55   |          | ns   |

Shaded areas contain advance information

#### Notes:

- Tested initially and after any design or process changes that may affect these parameters.

  Test conditions assume signal transition time of 5ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified 5. 6. I<sub>OL</sub>/I<sub>OH</sub> and 100pF load capacitance.
- 7.  $t_{HZOE}, t_{HZCE}, \text{and } t_{HZWE} \text{ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured <math>\pm 500 \, \text{mV}$  from steady-state voltage.}
- At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZOE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZNE}$  is less than  $t_{LZNE}$  for any given device. The internal write time of the memory is defined by the overlap of  $\overline{CE}_1$  LUW,  $\overline{CE}_2$  HIGH, and  $\overline{WE}$  LOW.  $\overline{CE}_1$  and  $\overline{WE}$  must be LOW and  $\overline{CE}_2$  HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates



# **Switching Characteristics**<sup>[3,6]</sup> Over the Operating Range (continued)

|                   |                                   | 62128–55 |      | 6212 |      |      |
|-------------------|-----------------------------------|----------|------|------|------|------|
| Parameter         | Description                       | Min.     | Max. | Min. | Max. | Unit |
| t <sub>HD</sub>   | Data Hold from Write End          | 0        |      | 0    |      | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup>   | 5        |      | 5    |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[7,8]</sup> |          | 20   |      | 25   | ns   |

Shaded area contains advanced information.

## **Switching Waveforms**

Read Cycle No.1<sup>[10,11]</sup>



# Read Cycle No. 2 (OE Controlled)[11,12]



#### Notes:

- Device is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>.
   WE is HIGH for read cycle.
   Address valid prior to or coincident with CE<sub>1</sub> transition LOW and CE<sub>2</sub> transition HIGH.



# Switching Waveforms (continued)

Write Cycle No. 1 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled) $^{[13,14]}$ 



# Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ HIGH During Write) $^{[13,14]}$



- 13. Data I/O is high impedance if OE = V<sub>IH</sub>.
  14. If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE going HIGH, the output remains in a high-impedance state.
  15. During this period the I/Os are in the output state and input signals should not be applied.



# **Switching Waveforms** (continued)

Write Cycle No.3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)[13,14]



## **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|-------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Х  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Н  | Data Out                            | Read                       | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | Data In                             | Write                      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code  | Package<br>Name | Package Type                  | Operating<br>Range |
|---------------|----------------|-----------------|-------------------------------|--------------------|
| 55            | CY62128-55VC   | V33             | 32-Lead (400-Mil) Molded SOJ  | Commercial         |
|               | CY62128-55SC   | S34             | 32-Lead (450-Mil) Molded SOIC |                    |
|               | CY62128-55ZC   | Z32             | 32-Lead TSOP Typel            |                    |
| 70            | CY62128-70VC   | V33             | 32-Lead (400-Mil) Molded SOJ  | Commercial         |
|               | CY62128-70SC   | S34             | 32-Lead (450-Mil) Molded SOIC |                    |
|               | CY62128-70ZC   | Z32             | 32-Lead TSOP Type I           |                    |
|               | CY62128L-70SC  | S34             | 32-Lead (450-Mil) Molded SOIC |                    |
|               | CY62128L-70ZC  | Z32             | 32-Lead TSOP Type I           |                    |
|               | CY62128LL-70SC | S34             | 32-Lead (450-Mil) Molded SOIC |                    |
|               | CY62128LL-70ZC | Z32             | 32-Lead TSOP Type I           |                    |

Shaded area contains advanced information.

Document #: 38-00524



## **Package Diagrams**

#### 32-Lead (450 Mil) Molded SOIC S34



### 32-Lead Thin Small Outline Package Z32





## Package Diagrams (continued)

### 32-Lead (400-Mil) Molded SOJ V33







<sup>©</sup> Cypress Semiconductor Corporation, 1996. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfurnion or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.