# **BUG REPORT**

Team Members:
Poornima Gurushanthappa
Sourav Sudhir
Prateek Sasikumar
Ganesh Prabhu Sathyanarayana

# Bug 1

- 1. Failing Test name: mesi state
- 2. Test description: Checks for all MESI FSM state transitions. Bug was found when Modified to Shared transition was triggered. A write to address 0x4000004 was issued from CPU0 making the MESI state to modified and then a read to the same address was issued from CPU1. This should trigger a lv2 write from CPU0 and then the data needs a read from CPU1.
- 3. Failing checker/assertion that helped you identify the bug: Score Board failure, when Multiple bus activity was observed for CPU1 i.e., multiple reads were observed.
- 4. Brief description of your diagnosis: When a read miss happened for CPU1, bus\_rdx signal was made high on CPU0 instead of bus\_rd. bus\_rd should be made high, since CPU1 issued a read and not a write. After observing this, the bus\_rd and bus\_rdx signals were traced back and found that when inst\_cache\_lv1\_unicore\_1 was instantiated, bus\_rd and bus\_rdx signal assignment were swapped.
- 5. Erroneous RTL file name: <a href="mailto:cache\_lv1\_multicore.sv">cache\_lv1\_multicore.sv</a>
- Lines of RTL file responsible for the bug Lines 175 and 176
   175 .bus\_rd(bus\_rdx),
   176 .bus\_rdx(bus\_rd),
- 7. Corrected RTL code 175 .bus\_rd(bus\_rd), 176 .bus\_rdx(bus\_rdx),

## Bug 2

- 1. Failing Test name: mesi state
- 2. Test description: Checks for all MESI FSM state transitions. Bug was found when Modified to Invalid transition was triggered. A write to address 0x4000004 was issued from CPU0 making the MESI state to modified and then a write to the same address was issued from CPU1. This should trigger a lv2 write from CPU0 and then the modified data needs to be read to CPU1 cache and new data should be written. MESI state should be update from Modified to Invalid Transition
- 3. Failing checker/assertion that helped you identify the bug:
- 4. \$past(current\_mesi\_snoop == MODIFIED) && \$rose(bus\_rdx) |=> (updated\_mesi\_snoop == INVALID);
- 5. Brief description of your diagnosis:
- 6. Mesi FSM state machine code was checked for the case when bus\_rdx signal is made high and the current\_mesi\_snoop is in Modified state, it was observed that the updated mesi snoop was Modified state.
- 7. Erroneous RTL file name : mesi fsm lvl1.sv
- 8. Lines of RTL file responsible for the bug
- 9. Line 109
- 10. updated\_mesi\_snoop = MODIFIED;
- 11. Corrected RTL code
- 12. updated\_mesi\_snoop = INVALID;

#### Bug 3

- 1. Failing Test name: read\_miss\_icache
- 2. Test description: Issue a read to ICACHE and the data needs to be read from lv2 cache.
- 3. Failing checker/assertion that helped you identify the bug: cpu\_rd |-> ##[1:\$](|data\_bus\_cpu\_lv1);
- 4. Brief description of your diagnosis: Data was not being read when read was issued to Icache. When signals at \*\_il (instruction level) were checked it was observed the cpu\_rd\_il was not being asserted. Design files were checked to find places where cpu\_rd\_il was being modified and found that the assign condition was not right.
- 5. Erroneous RTL file name: cache lv1 unicore.sv
- 6. Lines of RTL file responsible for the bug Line81 assign cpu\_rd\_il = (addr\_bus\_cpu\_lv1 <= (IL\_DL\_ADDR\_BOUND & 32'h0fffffff))? cpu\_rd : 1'b0;</p>
- Corrected RTL code
   assign cpu\_rd\_il = (addr\_bus\_cpu\_lv1 <= IL\_DL\_ADDR\_BOUND)? cpu\_rd : 1'b0;</li>

# Bug 4

- 1. Failing Test name: read miss icache
- 2. Test description: Issue a read to ICACHE and the data needs to be read from lv2 cache.
- Failing checker/assertion that helped you identify the bug: \$rose(lv2\_rd) |-> ##[1:\$] (|data\_bus\_lv1\_lv2);
- 4. Brief description of your diagnosis:

The assertion indicated that no data was being read from Lv2 cache even though data\_in\_bus\_lv1\_lv2 was made high. So we checked if all the steps are being followed on a read miss. On cache read miss, bus\_lv1\_lv2\_req\_proc\_il was made high and grant was provided by the arbiter by asserting bus\_lv1\_lv2\_gnt\_proc. Even though lv2\_rd bus was asserted, but data was not being read on the data\_bus\_lv1\_lv2. data\_in\_bus\_lv1\_lv2 was not driven to 1 on Simvision. When we traced back the signals we found that data\_in\_bus\_lv1\_lv2 was tied to 1 when main\_func\_lv1\_il was instantiated in cache\_block\_lv1\_il.sv file.

- 5. Erroneous RTL file name: cache\_block\_lv1\_il.sv
- Lines of RTL file responsible for the bug Line 171
   171: .data\_in\_bus\_lv1\_lv2 (1'b1)
- 7. Corrected RTL code
  Line 171
  .data\_in\_bus\_lv1\_lv2 (data\_in\_bus\_lv1\_lv2)

#### Bug 5

- 1. Failing Test name: read miss icache
- 2. Test description: Issue a read to ICACHE and the data needs to be read from lv2 cache.
- 3. Failing checker/assertion that helped you identify the bug: \$rose(data\_in\_bus\_cpu\_lv1\_il) |-> ##[1:\$] (|data\_bus\_cpu\_lv1); Score board error indicating expected and read data don't match.
- 4. Brief description of your diagnosis:

The assertion indicated that no data was being read on data\_bus\_cpu\_lv1 even though data\_in\_bus\_cpu\_lv1\_il high. After fixing bug 4 where data was not being read on data\_bus\_lv1\_lv2, we were able to observe the data being read from lv2 cache into data\_bus\_lv1\_lv2. However, the data was not propagated to data\_bus\_cpu\_lv1 after read hit which follows once read miss is addressed. On checking all the signals, we realised that all the steps are being followed for both read miss and read hit case. On a read miss, the read data is updated in cache\_var and the same is used to write data to data\_bus\_cpu\_lv1 on read hit. The issue was narrowed down to some problem with updation of cache\_var. When the design file was checked, we found that the width of cache\_var was wrong and that being the reason for data not being written to lv1 cache.

5. Erroneous RTL file name: main\_func\_lv1\_il.sv

6. Lines of RTL file responsible for the bug

Line 59

```
59 : reg [CACHE_DATA_WID - 1 : 0] cache_var [0 : CACHE_DEPTH/4 - 1];
```

7. Corrected RTL code

Line 59

```
59 : reg [CACHE_DATA_WID - 1 : 0] cache_var [0 : CACHE_DEPTH - 1];
```

## Bug 6

- 1. Failing Test name: mesi state
- Test description Checks for all MESI FSM state transitions. Bug was found when Exclusive to Modified transition was triggered. A read to address 0x40000400 was issued from CPU0 making the MESI state to exclusive and then a write to the same address was issued from CPU0. MESI state should be updated from Exclusive to Modified state.
- Failing checker/assertion that helped you identify the bug:
   \$past(current\_mesi\_snoop == Exclusive) && \$rose(cpu\_wr) |=> (updated\_mesi\_snoop == MODIFIED);
- 4. Brief description of your diagnosis:

Mesi FSM state machine code was checked for the case when cpu\_wr signal is made high and the current\_mesi\_snoop is in Exclusive state, it was observed that the updated\_mesi\_snoop remained in Exclusive state.

- 5. Erroneous RTL file name: mesi\_fsm\_lvl1.sv
- Lines of RTL file responsible for the bug Line 72 updated\_mesi\_proc = EXCLUSIVE;
- Corrected RTL code
   Line 72
   updated mesi proc = MODIFIED;

### Bug 7

- 1. Failing Test name: mesi\_state
- 2. Test description: Checks for all MESI FSM state transitions. Bug was found when Shared to Invalid (on snoop side) and Shared to Modified transition (on proc side). A read to address 0x40000500 was issued from CPU0 and a read to same address was issued by CPU1 making the mesi state to shared. Then a write to the same address was issued from CPU0. Data should be read from both CPU0 and CPU1 on read and data should be written to CPU0 cache on write.
- 3. Failing checker/assertion that helped you identify the bug: \$rose(cpu\_wr) |=> ##[1:\$]\$rose(cpu\_wr\_done); \$rose(invalidate) |=> ##[1:\$] \$rose(all\_invalidation\_done);

4. Brief description of your diagnosis:

Assertion failures indicated that CPU write was not happening on CPU0 and all\_invalidation\_done was not being asserted even though a invalidate signal was being asserted. According to the HAS document, on the snoop side when there is a block hit (blk\_hit\_snoop being asserted), if invalidate is high, then invalidation\_done should be made high. This was not happening. The code for Snoop side invalidation request was checked and the condition being checked was if(invalidate & !invalidation\_done) .The problem here was invalidation\_done was initialised to z and it was never being driven to 0 anywhere. So if(invalidate & !invalidation\_done) always failed and again the snoop invalidate request was not being processed.

- 5. Erroneous RTL file name : main func lv1 dl.sv
- Lines of RTL file responsible for the bug Line 130 invalidation done <= 1'bz;</li>
- Corrected RTL code
   Line 130
   invalidation done <= 1'b0;</p>

# Bug 8

- 1. Failing Test name: mesi state
- 2. Test description: Checks for all MESI FSM state transitions. Bug was found when Shared to Invalid (on snoop side) and Shared to Modified transition (on proc side). A read to address 0x40000500 was issued from CPU0 and a read to same address was issued by CPU1 making the mesi state to shared. Then a write to the same address was issued from CPU0. Data should be read from both CPU0 and CPU1 on read and data should be written to CPU0 cache on write.
- 3. Failing checker/assertion that helped you identify the bug :
  \$rose(cpu\_wr) |=> ##[1:\$]\$rose(cpu\_wr\_done);
  \$rose(invalidate) |=> ##[1:\$]\$rose(all invalidation done);
- 4. Brief description of your diagnosis:

Assertion failures indicated that CPU write was not happening on CPU0 and all\_invalidation\_done was not being asserted even though a invalidate signal was being asserted. After fixing the bug7(invalidate\_done signal not being asserted), invalidation\_done was getting asserted for all other CPUs (CPU1, CPU2 and CP3) but all\_invalidation\_done was not being asserted. So, we back traced the assignment of all\_invalidation\_done signal and found that the assignment statement was wrong. For CPUs for which bus\_lv1\_lv2\_gnt\_proc is raised, invalidate\_done is not asserted and for bus\_lv1\_lv2\_gnt\_proc is not raised, invalidate\_done is asserted. So this would make the all\_invalidation\_done to 0, even thought invalidation was done for all CPUs.

- 5. Erroneous RTL file name: cache lv1 multicore.sv
- Lines of RTL file responsible for the bug
   Line 79
   assign all\_invalidation\_done = | (invalidation\_done & bus\_lv1\_lv2\_gnt\_proc);

Corrected RTL code
 Line 79
 assign all\_invalidation\_done = & (invalidation\_done | bus\_lv1\_lv2\_gnt\_proc);

## Bug 9

- 1. Failing Test name: lru\_replacement
- 2. Test description: Checks for the pseudo-LRU replacement policy at Cache Lv1. Write requests to addresses 0x40000400, 0x45000400, 0x50000400, 0x55000400 were issued from CPU0 and read to address 0x60000400 was issued from CPU0. This should force a eviction of one of the blocks from Cache since index of all addresses are same, with different tag. The block that should be evicted should be 0x40000400 according to the pseudo LRU replacement policy implemented.
- Failing checker/assertion that helped you identify the bug:
   Score board failure, proc\_evict\_dirty\_blk\_addr and proc\_evict\_dirty\_blk\_data mismatch between expected and observed packets.
- 4. Brief description of your diagnosis:

Scoard board failure indicated that the expected block to be replaced didn't match the block replaced by the LRU unit. blk\_accessed\_main and lru\_replacement\_proc signals were monitored to check for the lru state transitions. According to the HAS document, the access sequence of blk\_accessed\_main should result in eviction of Block3. However, Block 0 was evicted. When block\_acessed\_main was 0, the lru\_replacement\_proc should be 3, but it was asserted to 0. Upon checking the design file, we found that the state definition of BLK3\_REPLACEMENT was wrong.

- 5. Erroneous RTL file name : <u>lru block lv1.sv</u>
- Lines of RTL file responsible for the bug Line 29 parameter BLK3\_REPLACEMENT = 3'bx01;
- Corrected RTL code
   Line 29
   parameter BLK3\_REPLACEMENT = 3'b1x1;