### ember

8 October 2010 120-2013-000A

## EM35x NCP Host (STM32) Module Technical Specification

When combined with an EM35x NCP Breakout Board, the Ember® STM32 NCP Host Module offers a complete ZigBee wireless solution for development and deployment of a low-data-rate, low-power ZigBee application. The STM32 microprocessor is part of the two-layer (FR4-based) host module that connects to the EM35x NCP Breakout Board through the board-to-board connectors.

This document provides the technical specification for the STM32 EM35x NCP Host Module. It describes the board-level interfaces as well as the key performance parameters. In addition, it provides the necessary information for developer to validate their application designs using the STM32 EM35x NCP Host Module.

#### Contents

| STM32 Host Module Features                           | 2 |
|------------------------------------------------------|---|
| Components                                           | 3 |
| STM32 Microcontroller                                | 4 |
| EM35x NCP Breakout Board interface connector (J1-J2) | 4 |
| JTAG Programming and Debug Connector (J3)            | 7 |
| Unused STM32 GPIO (TP0-TP10)                         | 7 |
| STM22 NCD Host Modulo Schomatic                      | 7 |

Ember Corporation 47 Farnsworth Street Boston, MA 02210 +1 (617) 951-0200 www.ember.com



## STM32 Host Module Features

The STM32 EM35x NCP Host Module offers:

- Cortex-M3 based microprocessor (STM32F103RET6)
  - 512Kbytes FLASH, 64Kbytes RAM
- Host UART1 for use with STM32 serial bootloader and application serial UART
- Host UART2 for EZSP UART interface to EM35x NCP
- Host SPI1 for EZSP SPI interface to EM35x NCP
- 16 additional Host GPIO routed to mating connector for application use on EM35x NCP Breakout Board
- All unused Host GPIO routed to test points
- 14-pin, 0.1" pitch, dual-row, JTAG programming and debug header (could be used with a JTAG programmer such as SEGGER's JLINK.)
- 16-pin, 0.1" pitch, single-row along with a 20-pin 0.1" pitch, single-row, board-to-board connector for mating to the EM35x NCP Breakout Board
- Spare Host IO routed to test points for application use

Table 1 lists the DC electrical characteristics of the STM32 EM35x NCP Host Module.

Table 1. DC electrical characteristics

| Parameter             | Min. | Тур. | Max. | Unit |
|-----------------------|------|------|------|------|
| VDD supply            | 2.0  |      | 3.6  | V    |
| Current Draw (active) |      | 45   |      | mA   |
| Operating temperature | 0    |      | + 55 | С    |

For more information on the STM32F103RET6, refer to the STM32 datasheet (http://www.st.com/stonline/products/literature/ds/14611.pdf).

#### **Components**

Figure 1 illustrates the components on layer 1 (top side), while Figure 2 illustrates the components on layer 2 (bottom side).

Figure 1. Assembly print for layer 1



Figure 2. Assembly print for layer 2



#### **STM32 Microcontroller**

The STM32 NCP Host Module contains the STM32F103RET6 microcontroller from ST Microelectronics. This microcontroller is based on the Cortex-M3 core from ARM. This version of the STM32 contains 512Kbytes of FLASH and 64Kbytes of SRAM. 2 USARTs are exposed to the board-to-board connector for STM32 system bootloading (STM32 USART1) and EZSP UART (STM32 USART2) to the EM35x NCP. 2 SPI ports are also routed to the board-to-board connector for EZSP SPI interface to the EM35x NCP (STM32 SPI1) and external DataFlash (STM32 SPI2). Various other IOs are exposed to the board-to-board connector, including timers and interrupts. For more information on the STM32F103RET6, refer to the STM32 datasheet

(<a href="http://www.st.com/stonline/products/literature/ds/14611.pdf">http://www.st.com/stonline/products/literature/ds/14611.pdf</a>).

#### EM35x NCP Breakout Board interface connector (J1-J2)

Two single-row, 0.1" pitch, connectors make up the STM32 NCP host module interface to the EM35x NCP Breakout Board. The board-to-board connector scheme allows access to 16 Host GPIO for application purposes, along with 2 USART ports and 1 SPI port dedicated to EZSP and debug use. These 16 Host GPIO are listed in Table 2; the connector is illustrated in Figure 3. Interface connector dimensions are shown in Figure 4

Table 2. Host GPIO Functions

| Host GPIO | STM32 I/O | Primary GPIO Function                   |
|-----------|-----------|-----------------------------------------|
| HGPIO0    | PB8       | Application LED (LED0)                  |
| HGPIO1    | PB9       | Application LED (LED1)                  |
| HGPIO2    | PB10      | Application Button (BUTTON0)            |
| HGPIO3    | PB11      | Application Button (BUTTON1)            |
| HGPIO4    | PC6       | Application Speaker (PIEZO)             |
| HGPIO5    | PC7       | Spare GPIO                              |
| HGPIO6    | PC8       | Spare GPIO                              |
| HGPIO7    | PA8       | Temperature Sensor Enable (TEMP_ENABLE) |
| HGPIO8    | PC0       | Temperature Sensor ADC (TEMP_SENSOR)    |
| HGPIO9    | PC1       | Spare GPIO                              |
| HGPIO10   | PB6       | Spare GPIO                              |
| HGPIO11   | PB7       | DataFlash Shutdown (DF_nSD)             |
| HGPIO12   | PB12      | DataFlash SPI Chip Select (DF_nCS)      |
| HGPIO13   | PB13      | DataFlash SPI Clock (DF_SCK)            |
| HGPIO14   | PB15      | DataFlash SPI Serial In (DF_SI)         |
| HGPIO15   | PB14      | DataFlash SPI Serial Out (DF_SO)        |

J2 VDD\_3V 17 EZSP\_nRTS2 J1 1 PB6 EZSP\_nCTS2 EZSP\_RXD2 20 2 PB7 EZSP\_TXD2 3 LED0 TEMP\_ENABLE 4 LED1 5 nRESET PC8 23 6 TEMP\_SENSOR PC7 24 7 PIEZO DF\_SO 26 8 SER\_nCTS1 SER\_nRTS1 DF\_SI 27 SER\_TXD1 DF\_SCK 28 11 SER\_RXD1 DF\_nCS 29 12 nSS BUTTON1 13 SCK BUTTON0 14 MISO BTL 32 NCP\_nRESET 15 MOSI nHOST\_INT nWAKE 34 N/C 35 GND 36

Figure 3. Board-to-board connector for the STM32 NCP host module

Figure 4. Board-to-board connector dimensions for the STM32 NCP host module



Table 3 describes the pinout and signal names at J1 and J2.

For more information on the functions of the STM32 GPIO, refer to the STM32 datasheet (http://www.st.com/stonline/products/literature/ds/14611.pdf).

Table 3. Pinout and signal names of the interface connectors

| Pin# | Signal name | Direction <sup>2</sup> | Connector | Description                           |
|------|-------------|------------------------|-----------|---------------------------------------|
| 1    | PB6         | I/O                    | J1        | Spare STM32 GPIO (HGPIO10)            |
| 2    | PB7         | I/O                    | J1        | Spare STM32 GPIO (HGPIO11)            |
| 3    | LED0        | I/O                    | J1        | STM32 PB8 (HGPIO0)                    |
| 4    | LED1        | I/O                    | J1        | STM32 PB9 (HGPIO1)                    |
| 5    | nRESET      | I/O                    | J1        | STM32 Reset                           |
| 6    | TEMP_SENSOR | I/O                    | J1        | STM32 PC0 (HGPIO8)                    |
| 7    | PC1         | I/O                    | J1        | Spare STM32 GPIO (HGPIO9)             |
| 8    | SER_nCTS1   | I/O                    | J1        | STM32 PA11                            |
| 9    | SER_nRTS1   | I/O                    | J1        | STM32 PA12                            |
| 10   | SER_TXD1    | I/O                    | J1        | STM32 PA9                             |
| 11   | SER_RXD1    | I/O                    | J1        | STM32 PA10                            |
| 12   | nSS         | I/O                    | J1        | STM32 PA4                             |
| 13   | SCK         | I/O                    | J1        | STM32 PA5                             |
| 14   | MISO        | I/O                    | J1        | STM32 PA6                             |
| 15   | MOSI        | I/O                    | J1        | STM32 PA7                             |
| 16   | nHOST_INT   | I/O                    | J1        | STM32 PC4                             |
| 17   | VDD_3V      | Power                  | J2        | 3V Source Pin                         |
| 18   | EZSP_nRTS2  | I/O                    | J2        | STM32 PA1                             |
| 19   | EZSP_nCTS2  | I/O                    | J2        | STM32 PA0-WKUP                        |
| 20   | EZSP_RXD2   | I/O                    | J2        | STM32 PA3                             |
| 21   | EZSP_TXD2   | I/O                    | J2        | STM32 PA2                             |
| 22   | TEMP_ENABLE | I/O                    | J2        | STM32 PA8 (HGPIO7)                    |
| 23   | PC8         | I/O                    | J2        | Spare STM32 GPIO (HGPIO6)             |
| 24   | PC7         | I/O                    | J2        | Spare STM32 GPIO (HGPIO5)             |
| 25   | PIEZO       | I/O                    | J2        | STM32 PC6 (HGPIO4)                    |
| 26   | DF_SO       | I/O                    | J2        | STM32 PB14 (HGPIO15)                  |
| 27   | DF_SI       | I/O                    | J2        | STM32 PB15 (HGPIO14)                  |
| 28   | DF_SCK      | I/O                    | J2        | STM32 PB13 (HGPIO13)                  |
| 29   | DF_nCS      | I/O                    | J2        | STM32 PB12 (HGPIO12)                  |
| 30   | BUTTON1     | I/O                    | J2        | STM32 PB11 (HGPIO3)                   |
| 31   | BUTTON0     | I/O                    | J2        | STM32 PB10 (HGPIO2)                   |
| 32   | BTL         | 1                      | J2        | Inverted and routed to STM32<br>BOOT0 |
| 33   | NCP_nRESET  | I/O                    | J2        | STM32 PB0                             |
| 34   | nWAKE       | I/O                    | J2        | STM32PC5                              |
| 35   | NC          | N/A                    | J2        | Not connected                         |
| 36   | GND         | Power                  | J2        | Ground connection                     |

<sup>&</sup>lt;sup>2</sup> with respect to the STM32

#### JTAG Programming and Debug Connector (J3)

The STM32 NCP Host module includes a 14-pin 0.1" dual-row header for JTAG programming and debug access. Figure 5 shows the pinout of this header. Note that the EM35x NCP Kit does not ship with a programmer that interfaces to this header. Third-party programmers may connect to this header. For example, the J-Link ARM 14-pin Adapter from SEGGER (<a href="http://www.segger.com/cms/jlink-adapters.html#14pinAdapter">http://www.segger.com/cms/jlink-adapters.html#14pinAdapter</a>) may be connected directly to this header.

Figure 5. JTAG Connector Pinout (J3)



#### Unused STM32 GPIO (TP0-TP10)

The STM32 NCP Host module routes all GPIO not routed to the mating connectors to test points TPO through TP10. This allows the developer to utilize all STM32 GPIO for their application, if required. Table 4 lists these test points.

Table 4, STM32 Unused GPIO Routed to Test Points

| Test Point | Signal name | Test Point | Signal name |
|------------|-------------|------------|-------------|
| TP0        | VBAT        | TP6        | PC9         |
| TP1        | PB1         | TP7        | PC10        |
| TP2        | PB2_BOOT1   | TP8        | PC11        |
| TP3        | PB5         | TP9        | PC12        |
| TP4        | PC2         | TP10       | PD2         |
| TP5        | PC3         |            |             |

#### STM32 NCP Host Module Schematic

The STM32 NCP Host Module schematic is included at the end of this document.

### After Reading This Document

If you have questions or require assistance with the procedures described in this document, contact Ember Customer Support. The Ember Customer Support portal provides a wide array of hardware and software documentation such as FAQ's, reference designs, user guides, application notes, and the latest software available to download. To obtain support on all Ember products and to gain access to the Ember Customer Support portal, visit <a href="http://www.ember.com/support\_index.html">http://www.ember.com/support\_index.html</a>.

 $\frac{1}{2}$ 

# EM35x NCP Host Module (STM32)

| Sheet | Details                           |
|-------|-----------------------------------|
| 1     | COVER SHEET                       |
| 2     | STM32 MICRO, INTERFACE CONNECTORS |
| 3     | REVISION NOTES                    |





#### SCHEMATIC NOTES:

-- Version P0 --\*Released: 2010-06-11

\*Initial version released, Version PO (initial draft)

-- Version P1 --\*Released: 2010-08-03 \*Changes from P0 to P1:

1) Swapped UART1 with UART2 on X1 (J1, J2).

2) Changed R2 from 0 ohm to 10k ohm.

3) Changed R6 from DNI to 10k ohm.

Changed U1.27 net connection from BTL to PB1.

5) Change TP1 to TP0 for VBAT net.

6) Added TP1 for PB1 net.

7) Added inverter IC U2 for inverting BTL net for connection to BOOTO net.

-- Version A0 --\*Released: 2010-09-20

\*Production version release

\*Changes from P1 to A0:

Removed DS1 and R1 for lowest current capability.
 Renamed UART1 nets to SER\_TXD1, etc.

3) Renamed UART2 nets to EZSP\_TXD1, etc.
4) Added 10k pull-up R7 to U2 BTL net.

5) Updated title from EZSP to NCP.

6) Corrected DF SO/ SI error at X1 J2p26/27 (reversed).

7) Removed InSight Port connector footprint J4.

8) Replaced J3 with 14-pin 0.1" JTAG connector.

#### PCB LAYOUT NOTES:

-- Version P0 --

\*Released: 2010-06-11

\*Initial version released, Version P0 (initial draft)

-- Version P1 --

\*Released: 2010-08-03

\*Changes from P0 to P1: 1) Added Inverter IC U2.

2) Re-routed UART1 and UART2 nets.

3) Added missing test points from PO version.

-- Version A0 --

\*Released: 2010-09-20

\*Changes from P1 to A0:

\*Production version release 1) All schematic notes reflected in layout.

DWG

ember Corporation, 47 Farnsworth Street, Boston, MA 02210 TEL: 617-951-0200, FAX: 617-951-0999 www.ember.com

**SCH0820** 

REV A0

TITLE

EM35X NCP HOST MODULE (STM32)

PAGE **REVISION NOTES** 

The information in this document is subject to change without notice. The statements, configurations, technical data and recommendations in this document are believed to be accurate and reliable, but are presented without express or implied warranty. The information in this document is the proprietary and confidential property of Ember Corporation and is priviliged. No part of the drawing or information may be duplicated or otherwise used without the express permission of Ember Corporation

SIZE A

DATE:

19-09-2010\_21:15

SHEET:

of

3

Α

В

### ember

Copyright © 2010 Ember Corporation

All rights reserved.

The information in this document is subject to change without notice. The statements, configurations, technical data, and recommendations in this document are believed to be accurate and reliable but are presented without express or implied warranty. Users must take full responsibility for their applications of any products specified in this document. The information in this document is the property of Ember Corporation.

Title, ownership, and all rights in copyrights, patents, trademarks, trade secrets and other intellectual property rights in the Ember Proprietary Products and any copy, portion, or modification thereof, shall not transfer to Purchaser or its customers and shall remain in Ember and its licensors.

No source code rights are granted to Purchaser or its customers with respect to all Ember Application Software. Purchaser agrees not to copy, modify, alter, translate, decompile, disassemble, or reverse engineer the Ember Hardware (including without limitation any embedded software) or attempt to disable any security devices or codes incorporated in the Ember Hardware. Purchaser shall not alter, remove, or obscure any printed or displayed legal notices contained on or in the Ember Hardware.

Ember is a registered trademark, and the Ember logo and InSight are trademarks of Ember Corporation.

All other trademarks are the property of their respective holders.

Ember Corporation 47 Farnsworth Street Boston, MA 02210 +1 (617) 951-0200 www.ember.com

