

# Pyha - Object-Oriented Hardware Description Language based on Python

Gaspar Karm

Master's Thesis

Thomas Johann Seebeck Department of Electronics

06.06.2017

### **Background**



#### VHDL - Hardware description language

```
entity Accumulator is
    port (
        clk, rst_n, enable: in std_logic;
        x: in std_logic_vector(31 downto 0);
        y: out std_logic_vector (31 downto 0)
    );
end entity;
architecture arch of Accumulator is
   signal acc: integer := 0;
begin
   process(clk, rst_n)
   begin
      if (not rst_n) then
         acc <= 0;
      elsif rising_edge(clk) then
         if enable then
            acc <= acc + to_integer(signed(x));</pre>
         end if;
      end if;
      y <= std_logic_vector(to_signed(acc, 32));</pre>
   end process;
end architecture;
```

#### Synthesised logic (Quartus RTL viewer)







2



## My work

```
class Accumulator(HW):
    def __init__(self):
        self.acc = 0

def main(self, x):
    self.acc = self.acc + x
    return self.acc
```

#### Synthesised logic (Quartus RTL viewer)







3

### **Related work - High Level Synthesis (HLS)**

## Traditional Flow vs. Catapult Approach



4

https://www.semiwiki.com/forum/content/2652-when-good-time-start -using-high-level-synthesis.html



#### **MATLAB** as **HLS**



#### Source:

https://forums.xilinx.com/t5/Xcell-Daily-Blog/MathWorks-HDL-Coder-wins-Embedded-Wo rld-AWARD-in-Nuremberg-last/ba-p/756199



#### **MATLAB** as **HLS**



#### Source:

https://forums.xilinx.com/t5/Xcell-Daily-Blog/MathWorks-HDL-Coder-wins-Embedded-Wo rld-AWARD-in-Nuremberg-last/ba-p/756199

| MATLAB                    | 2000 EUR               |
|---------------------------|------------------------|
| SIMULINK                  | 3000 EUR               |
| HDLCoder                  | 10000 EUR              |
| HDLVerifier               | 3500 EUR               |
| Fixed-point toolbox       | 10000 EUR              |
| DSP System Toolbox        | 1000 EUR               |
| Signal Processing Toolbox | 1000 EUR               |
| DSPBuilder                | 2000 EUR<br>(annually) |
| ModelSim                  | 2000 EUR               |
| Quartus                   | 4000 EUR<br>(annually) |

#### Total = ~40 000 EUR

#### Source:

http://www.eetimes.com/document.asp?doc\_id=1317035 https://www.altera.com/buy/design-software.html 6 https://se.mathworks.com/pricing-licensing.htm



## **Use Python instead?**

**Worldwide**, Java is the most popular language, Python grew the most in the last 5 years (8.2%) and PHP lost the most (-4.8%)

#### **PYPL PopularitY of Programming Language**



Source: http://pypl.github.io/PYPL.html





- Fixed-point support, lazy bounds
- Interpretation/Debug modes:
  - Hardware
  - Model

```
class Accumulator(HW):
    def __init__(self):
        self.acc = Sfix(0.0, left=0)

def main(self, x):
        self.acc = self.acc + x
        return self.acc
```

#### **Main Features**

- Object orientation
- Pure Python
- Fully sequential execution
- Debuggable

```
enable 📄
                                                    B[31..0]
                                     x[31..0]
                                                                         ->CLK
                                                                                            y0[31..0]
                                      rst_n
class Accumulator(HW):
    def init (self):
        self.acc = 0
                                                   1'h0 cin Add1
                                                                      self.accs[1].acc[31..0]
    def main(self, x):
                                                    A[31..0]
                                                             OUT[31..0]
        self.acc = self.acc + x
                                                    B[31..0]
                                                                         ->CLK
        return self.acc
                                                                                          y1[31..0]
class TwoAccumulators(HW):
    def __init__(self):
        self.accs = [Accumulator(), Accumulator()]
    def main(self, x): self: <main.TwoAccumulators object at 0x7fcd954c2e10> x: 3
        y0 = self.accs[0].main(x) y0: 4
        y1 = self.accs[1].main(x) y1: 4
         return y0,
```

clk

1'h0 cin Add0

OUT[31..0]

A[31..0]

self.accs[0].acc[31..0]



#### **Contributions**

- Hardware description, simulation and debugging in Python
- Fixed-point arithmetic library for Python
- Simplified verification
- Sequential object-oriented VHDL model
- Simple method for converting Python to another language
- IP cores





## The meaning of PYHA? Is it an acronym?



The meaning of PYHA? Is it an acronym?

**PY**thon **HA**rdware



What exactly is OOP VHDL model? Is the OOP-style VHDL thesis author's contribution? The attempts to enhance OO features of VHDL has been done already 20 years ago.



Listing 3.4: Class template for OOP style VHDL

```
package MAC is
    type next_t is record
    end record;
    type self_t is record
        nexts: next t;
    end record;
    -- function prototypes
end package;
package body MAC is
    procedure reset(self: inout self_t) is
    procedure update_registers(self: inout self_t) is
    procedure main(self:inout self_t) is
    -- other user defined functions
end package body;
```

#### **Previous works**

"OO-VHDL. Object-oriented extensions to VHDL" by S. Swamy and A. Molin and B. Covnot, 1995

"Object Oriented Extensions to VHDL" by Benzakki, Judith and Djafri, Bachir, 1997



There are verification through simulation and different formal verification methods. Where is positioned Pyha in respect of those verification methods?

#### **Verification example**



```
class FTR(HW):
    """ FIR filter, taps will be normalized to sum 1 """
    def init (self, taps):
        self.taps = rescale taps(taps)
       # registers
        self.acc = [Sfix(left=1, round style=fixed truncate, overflow style=fixed wrap)] * len(self.taps)
        self.out = Sfix(0, 0, -17, round style=fixed truncate)
       # constants
        self.taps fix reversed = Const([Sfix(x, 0, -17) for x in reversed(self.taps)])
        self._delay = 2
    def main(self, x):
        Transposed form FIR implementation
        self.acc[0] = x * self.taps fix reversed[0]
        for i in range(1, len(self.taps fix reversed)):
            self.acc[i] = self.acc[i - 1] + x * self.taps fix reversed[i]
        self.out = self.acc[-1]
        return self.out
    def model main(self, x):
        return signal.lfilter(self.taps, [1.0], x)
```





## What is 'boilerplate code'?

```
def test_simple():
    taps = [0.01, 0.02]
    dut = FIR(taps)
    inp = [0.1, 0.2, 0.3, 0.4]

assert_simulate(dut, inp)

def test_symmetric():
    taps = [0.01, 0.02, 0.03, 0.04, 0.03, 0.02, 0.01]
    dut = FIR(taps)
    inp = np.random.uniform(-1, 1, 64)

assert_simulate(dut, inp)
```

#### Simulation modes:

- Model
- Pyha
- RTL
- GATE





In Figure 2.4. (Pg. 9), Figure 2.9 (Pg. 15) are four elements in Legend, but only two values are visible.



















## How is Pyha related to MyHDL (which is Python based HDL)?



## How is Pyha related to MyHDL (which is Python based HDL)?

- MyHDL is a simulation-oriented language (conversion is very limited)
- Follows the event-driven approach
- Function based designs (not sequential)
- No fixed point type

Source: http://www.jandecaluwe.com/blog/its-a-simulation-language.html



## How to make Pyha applicable designing GALS (Globally Asynchronous, Locally Synchronous) systems?



Source: http://www.eetimes.com/author.asp? doc id=1320994&page number=2



## How to make Pyha applicable designing GALS (Globally Asynchronous, Locally Synchronous) systems?



Source: http://www.eetimes.com/author.asp?

doc id=1320994&page number=2



Source: https://hackaday.io/project/19636-audio-dsp-on-de1-soc



The Pyha is aimed for public domain – where can it be found? Is there user guide of Pyha? What plans has author disseminating the Pyha in HW designers community?



# The Pyha is aimed for public domain – where can it be found? Is there user guide of Pyha? What plans has author disseminating the Pyha in HW designers community?

Free software: Apache Software License 2.0

Code repository: https://github.com/gasparka/pyha

Documentation: https://pyha.readthedocs.io



Source: https://www.crowdsupply.com/lime-micro/limesdr

29



TALLINN UNIVERSITY OF TECHNOLOGY
Ehitajate street 5, 19086 Tallinn, Estonia
Phone +372 620 2002 (Mon-Fri 8.30 AM – 5.00 PM)
ttu@ttu.ee
ttu.ee