# Pyha Release 0.0.0

Gaspar Karm

# **CONTENTS:**

| 1  | Introduction |                             |  |
|----|--------------|-----------------------------|--|
|    | 1.1          | Objective/goal              |  |
|    | 1.2          | Objective/goal              |  |
| 2  | Pyha         |                             |  |
|    | 2.1          | Conversion to VHDL          |  |
|    | 2.2          | Simulation and verification |  |
|    | 2.3          | Testing                     |  |
| 3  | Back         | ground                      |  |
|    | 3.1          | Python                      |  |
|    | 3.2          | Python                      |  |
| 4  | Desig        | gn examples                 |  |
|    | 4.1          | Moving Average              |  |
|    | 4.2          | Linear phase DC Removal     |  |
|    | 4.3          | FIR filter                  |  |
|    | 4.4          | FSK receiver                |  |
| Bi | bliogra      | anhy                        |  |

**ONE** 

#### INTRODUCTION

Essentially this is a Python to VHDL converter, with a specific focus on implementing DSP systems.

Main features:

- Simulate in Python. Integration to run RTL and GATE simulations.
- Structured, all-sequential and object oriented designs
- Fixed point type support(maps to VHDL fixed point library)
- Decent quality VHDL output (get what you write, keeps hierarchy)
- Integration to Intel Quartus (run GATE level simulations)
- Tools to simplify verification

Long term goal is to implement more DSP blocks, especially by using GNURadio blocks as models. In future it may be possible to turn GNURadio flow-graphs into FPGA designs, assuming we have matching FPGA blocks available.

## Objective/goal

Provide simpler way of turning DSP blocks to FPGA

#### **Structure**

Thesis structure.

### **TWO**

### **PYHA**

Description of pyha

**Conversion to VHDL** 

Simulation and verification

**Testing** 

### **THREE**

### **BACKGROUND**

Give a short overview of whats up.

**Python** 

Other HDL in Python

MyHDL

Migen

CocoTb

**FOUR** 

#### **DESIGN EXAMPLES**

This chapter provides some example designs implemented in Pyha.

First example developes and moving-average filter.

First three examples will interatively implement DC-removal system. First design implements an simple fixed-point accumulator. Second one builds upon this and implements moving average filter. Lastly multiple moving average filters are chained to form a DC removal circuit.

Second example is an FIR filter, with reloadable switchable taps?

Third design example shows how to chain togather already exsisting Pyha blocks to implement greater systems. In this case it is FSK receiver. This examples does not go into details.

#### **Moving Average**

Use accumulator and shift register to develope Moving Average algorithm

#### **Linear phase DC Removal**

#### Todo

What is DC and why to remove it?

#### **FIR filter**

Maybe skip this one?

#### **FSK** receiver

Glue blocks togather...needs explanation...

Pyhacores is a repository collecting cores implemented in Pyha, for example it includes CORDIC, FSK modulator and FSK demodulator cores.

# **BIBLIOGRAPHY**

[1] William Strunk, Jr. and E. B. White. *The Elements of Style*. Macmillan, third edition, 1979.