

### MEMS digital output motion sensor

## Ultra-low-power high performance 3-axes "DSC-XYZ" accelerometer

### **Key Features**

- Supply voltage, 1.62V to 3.6V
- For 2x2x0.9 mm LGA-12 package
- User selectable range,  $\pm 2g$ ,  $\pm 4g$ ,  $\pm 8g$ ,  $\pm 16g$
- User selectable data output rate
- Digital I<sup>2</sup>C/SPI output interface
- 14 bit resolution
- Ultra-low power consumption
- Embedded 32-level FIFO
- Internal step counter
- 2 Programmable interrupt generators with independent function for motion detection
- Factory programmable offset and sensitivity
- RoHS compliant

### **Applications**

- User interface for mobile phone and PMP
- Display orientation
- Gesture recognition
- Active monitoring
- Free-fall detection
- Double/single Click recognition
- Power management
- Vibration monitoring
- Step counter
- Til
- Significant motion



#### **Product Overview**

The da217 sensor is ultra-low power high performance capacitive three-axis linear accelerometer developed by micro-machined technology. The device is available in a 2x2x0.9mm land grid array (LGA) and it is guaranteed to operate over an extended temperature range from -40°C to +85°C.

The sensor element is fabricated by single crystal silicon with DRIE process and is protected by hermetically sealed silicon cap from the environment.

The device features user selectable full scale of  $\pm 2g/$   $\pm 4g/$   $\pm 8g/$   $\pm 16g$  measurement range with data output rate from 1Hz to 1000Hz with signal condition, temperature compensation, motion detection, step counter and step detection along with significant motion detection embedded.

The da217 has an integrated 32-level first-in, first-out (FIFO) buffer allowing the user to store data in order to limit intervention by the host processor.

Two independent and flexible interrupts provided greatly simplify the algorithm for various motion status detections. Standard  $I^2C$  and SPI interfaces are used to communicate with the chip.

## Content

| 1. | Block diagra  | m and pin description                                      | 9  |
|----|---------------|------------------------------------------------------------|----|
|    | 1.1. Bl       | ock diagram                                                | 9  |
|    | 1.2. Pi       | n description                                              | 9  |
| 2. | Mechanical    | and electrical specifications                              | 11 |
|    | 2.1. M        | echanical characteristics                                  | 11 |
|    | 2.2. El       | ectrical characteristics                                   | 12 |
|    | 2.3. At       | bsolute maximum ratings                                    | 12 |
| 3. | Communica     | tion interface                                             | 13 |
|    | 3.1. Co       | ommunication interface Electrical specification            | 13 |
|    | 3.1.1.        | SPI Electrical specification                               | 13 |
|    | 3.1.2.        | I2C Electrical specification                               | 14 |
|    | 3.2. Di       | gital interface operation                                  | 15 |
|    | 3.2.1.        | SPI Operation                                              | 15 |
|    | 3.2.2.        | I2C Operation                                              | 16 |
| 4. | Terminology   | and functionality                                          | 18 |
|    | 4.1. Te       | rminology                                                  | 18 |
|    | 4.1.1.        | Sensitivity                                                | 18 |
|    | 4.1.2.        | Zero-g level                                               | 18 |
|    | 4.2. Fu       | nctionality                                                | 18 |
|    | 4.2.1.        | Power mode                                                 | 18 |
|    | 4.2.2.        | Sensor data                                                | 19 |
|    | 4.2.3.        | Factory calibration                                        | 19 |
|    | 4.3. Int      | terrupt controller                                         | 20 |
|    | 4.3.1.        | General features                                           | 20 |
|    | 4.3.2.        | Mapping                                                    | 21 |
|    | 4.3.3.        | Electrical behavior (INT1/INT2 to open-drive or push-pull) | 21 |
|    | 4.3.4.        | New data interrupt                                         | 21 |
|    | 4.3.5.        | Active detection                                           | 21 |
|    | 4.3.6.        | Tap detection                                              | 22 |
|    | 4.3.7.        | Orientation recognition.                                   | 23 |
|    | 4.3.8.        | Freefall interrupt                                         | 25 |
| 5. | Digital block | ks                                                         | 26 |
|    | 5.1. FI       | FO                                                         | 26 |
|    | 5.1.1.        | Bypass Mode                                                | 26 |
|    | 5.1.2.        | FIFO Mode                                                  | 26 |
|    | 5.1.3. S      | Stream Mode                                                | 26 |
|    | 5.1.3.        | Trigger Mode                                               | 26 |
|    | 5.1.4         | Retrieving Data from FIFO                                  | 26 |
|    | 5.2. Er       | mbedded functions                                          | 27 |
|    | 5.2.1.        | Step counter                                               | 27 |
|    | 5.2.2.        | Step detector                                              | 27 |

|    | 5.2.3        | . Significant motion             | 27 |
|----|--------------|----------------------------------|----|
|    | 5.2.4        | . Tilt                           | 27 |
| 6. | Applicatio   | on hints                         | 28 |
| 7. | Register m   | napping                          | 29 |
| 8. | Registers of | description                      | 31 |
|    | 8.1.         | SPI_CONFIG (00H)                 | 31 |
|    | 8.2.         | CHIP_ID (01H)                    | 31 |
|    | 8.3.         | ACC_X_LSB (02H), ACC_X_MSB (03H) | 31 |
|    | 8.4.         | ACC_Y_LSB (04H), ACC_Y_MSB (05H) | 31 |
|    | 8.5.         | ACC_Z_LSB (06H), ACC_Z_MSB (07H) | 32 |
|    | 8.6.         | FIFO_STATUS (08H)                | 32 |
|    | 8.7.         | MOTION_FLAG (09H)                | 33 |
|    | 8.8.         | NEWDATA_FLAG (0AH)               | 33 |
|    | 8.9.         | TAP_ACTIVE_STATUS (0BH)          | 34 |
|    | 8.10.        | ORIENT_STATUS (0CH)              | 35 |
|    | 8.11.        | STEPS_MSB (0DH), STEPS_LSB (0EH) | 35 |
|    | 8.12.        | RESOLUTION_RANGE (0FH)           | 36 |
|    | 8.13.        | ODR_AXIS (10H)                   | 37 |
|    | 8.14.        | MODE_BW (11H)                    | 38 |
|    | 8.15.        | SWAP POLARITY (12H)              | 38 |
|    | 8.16.        | FIFO_CTRL (14H)                  | 39 |
|    | 8.17.        | INT SET0 (15H)                   | 39 |
|    | 8.18.        | INT SET1 (16H)                   | 40 |
|    | 8.19.        | INT_SET2 (17H)                   | 40 |
|    | 8.20.        | INT MAP1 (19H)                   | 41 |
|    | 8.21.        | INT MAP2 (1AH)                   | 41 |
|    | 8.22.        | INT MAP3 (1BH)                   | 42 |
|    | 8.23.        | INT CONFIG (20H)                 | 42 |
|    | 8.24.        | INT LATCH (21H)                  | 43 |
|    | 8.25.        | FREEFALL DUR (22H)               | 44 |
|    | 8.26.        | FREEFALL THS (23H)               | 44 |
|    | 8.27.        | FREEFALL HYST (24H)              | 44 |
|    | 8.28.        | ACTIVE DUR (27H)                 | 45 |
|    | 8.29.        | ACTIVE THS (28H)                 | 45 |
|    | 8.30.        | TAP DUR (2AH)                    | 46 |
|    | 8.31.        | TAP THS (2BH)                    | 46 |
|    |              | ORIENT HYST (2CH)                |    |
|    |              | Z BLOCK (2DH)                    |    |
|    |              | RESET STEP (2EH)                 |    |
|    |              | STEP FILTER (33H)                |    |
|    |              | SM THRESHOLD (34H)               |    |
| 9. |              | nformation                       |    |
|    | Č            | Outline dimensions               |    |
|    |              | Landing pattern recommendation   |    |
|    |              | ~ ·                              |    |

|     | 9.3.       | Tape and reel specification | .51 |
|-----|------------|-----------------------------|-----|
| 10. | Reliabilit | ty                          | .52 |
| 11  | Revision   | history                     | 53  |

## List of tables

| Table 1.Pin description                                                                | 10 |
|----------------------------------------------------------------------------------------|----|
| Table 2.Mechanical characteristic                                                      | 11 |
| Table 3.Electrical characteristics                                                     | 12 |
| Table 4.Absolute maximum ratings                                                       | 12 |
| Table 5.Electrical specification of the SPI interface pins                             | 13 |
| Table 6.Electrical specification of the I2C interface pins                             | 14 |
| Table 7.Mapping of the interface pins                                                  | 15 |
| Table 8.W1 and W0 settings                                                             | 15 |
| Table 9.I2C Address                                                                    | 16 |
| Table 10.SAD+Read/Write patterns                                                       | 16 |
| Table 11.Transfer when master is writing one byte to slave                             | 17 |
| Table 12.Transfer when master is writing multiple bytes to slave                       | 17 |
| Table 13.Transfer when master is receiving (reading) one byte of data from slave       | 17 |
| Table 14.Transfer when master is receiving (reading) multiple bytes of data from slave | 17 |
| Table 15.Interrupt mode selection                                                      | 20 |
| Table 16.meaning of 'orient' bits in symmetric mode                                    | 24 |
| Table 17.meaning of 'orient' bits in high-asymmetric mode                              | 24 |
| Table 18.meaning of 'orient' bits in low-asymmetric mode                               | 24 |
| Table 19.blocking conditions for orientation recognition                               | 24 |
| Table 20.Register address map                                                          | 29 |
| Table 21.SPI_CONFIG register                                                           | 31 |
| Table 22.SPI_CONFIG description                                                        | 31 |
| Table 23.CHIP_ID register                                                              | 31 |
| Table 24.ACC_X_LSB register                                                            | 31 |
| Table 25.ACC_X_MSB register                                                            | 31 |
| Table 26.ACC_Y_LSB register                                                            | 32 |
| Table 27.ACC_Y_MSB register                                                            | 32 |
| Table 28.ACC_Z_LSB register                                                            | 32 |
| Table 29.ACC_Z_MSB register                                                            | 32 |
| Table 30.FIFO_STATUS register                                                          | 32 |
| Table 31.MOTION_FLAG register description                                              | 32 |
| Table 32.MOTION_FLAG register                                                          | 33 |
| Table 33.MOTION_FLAG register description                                              | 33 |
| Table 34.NEWDATA_FLAG register                                                         | 33 |
| Table 35.NEWDATA_FLAG register description                                             | 33 |
| Table 36.TAP_ACTIVE_STATUS register                                                    | 34 |
| Table 37.TAP_ACTIVE_STATUS register description                                        | 34 |
| Table 38.ORIENT_STATUS register                                                        | 35 |
| Table 39.ORIENT_STATUS register description                                            | 35 |
| Table 40.STEPS_MSB register                                                            | 35 |
| Table 41.STEPS_LSB register                                                            | 35 |
| Table 42.RESOLUTION_RANGE register                                                     | 36 |

| Table 43.RESOLUTION_RANGE register description | 36 |
|------------------------------------------------|----|
| Table 44.ODR_AXIS register                     | 37 |
| Table 45.ODR_AXIS register description         | 37 |
| Table 46.MODE_BW register                      | 38 |
| Table 47.MODE_BW register description          | 38 |
| Table 48.SWAP_POLARITY register                | 38 |
| Table 49.SWAP_POLARITY register description    | 38 |
| Table 50.FIFO_CTRL register                    | 39 |
| Table 51.FIFO_CTRL register description        | 39 |
| Table 52.INT_SET0 register                     | 39 |
| Table 53.INT_SET01 register description        | 39 |
| Table 54.INT_SET1 register                     | 40 |
| Table 55.INT_SET1 register description         | 40 |
| Table 56.INT_SET2 register                     | 40 |
| Table 57.INT_SET2 register description         | 40 |
| Table 58.INT_MAP1 register                     | 41 |
| Table 59.INT_MAP1 register description         | 41 |
| Table 60.INT_MAP2 register                     | 41 |
| Table 61.INT_MAP2 register description         | 41 |
| Table 62.INT_MAP3 register                     | 42 |
| Table 63.INT_MAP3 register description         | 42 |
| Table 64.INT_CONFIG register                   | 42 |
| Table 65.INT_CONFIG register description       | 42 |
| Table 66.INT_LATCH register                    | 43 |
| Table 67.INT_LATCH register description        | 43 |
| Table 68.FREEFALL_DUR register                 | 44 |
| Table 69.FREEFALL_DUR register description     | 44 |
| Table 70.FREEFALL_THS register                 | 44 |
| Table 71.FREEFALL_THS register description     | 44 |
| Table 72.FREEFALL_HYST register                | 44 |
| Table 73.FREEFALL_HYST register description    | 44 |
| Table 74.ACTIVE_DUR register                   | 45 |
| Table 75.ACTIVE_DUR register description       |    |
| Table 76.ACTIVE_THS register                   | 45 |
| Table 77.ACTIVE_THS register description       | 45 |
| Table 78.TAP_DUR register                      |    |
| Table 79.TAP_DUR register description          |    |
| Table 80.TAP_THS register                      |    |
| Table 81.TAP_THS register description          | 46 |
| Table 82.ORIENT_HYST register                  |    |
| Table 83.ORIENT_HYST register description      |    |
| Table 84.Z_BLOCK register                      |    |
| Table 85.Z_BLOCK register description          | 47 |
| Table 86 RESET STEP register                   | 47 |

| Table 87.Z_BLOCK register description      | 47 |
|--------------------------------------------|----|
| Table 88.STEP_FILTER register              | 48 |
| Table 89.STEP_CONFIG4 register description | 48 |
| Table 90.SM_THRESHOLD register             | 48 |
| Table 91.SM_THRESHOLD register description | 48 |
| Table 92.Accelerated Life Tests            | 52 |
| Table 93.Component Level Tests             | 52 |
| Table 94 Document revision history         | 53 |

# List of figures

| Figure 1 Block Diagram                                       |    |
|--------------------------------------------------------------|----|
| Figure 2 Pin description                                     |    |
| Figure 3 SPI slave timing diagram                            |    |
| Figure 4 I2C Slave timing diagram                            |    |
| Figure 5 Instruction Phase Bit Field                         |    |
| Figure 6 MSB First and LSB First Instruction and Data Phases |    |
| Figure 7 I2C Protocol                                        |    |
| Figure 8 power mode                                          |    |
| Figure 9 Interrupt mode                                      |    |
| Figure 10 Timing of tap detection                            | 22 |
| Figure 11 Definition of vector components                    |    |
| Figure 12 da217 I2C electrical connect                       |    |
| Figure 13 da217 SPI electrical connect                       |    |
| Figure 14 12Pin LGA Mechanical data and package dimensions   |    |
| Figure 15 landing patterns; dimensions in mm                 |    |
| Figure 16 Tape and reel dimension in mm                      |    |

# 1. Block diagram and pin description

## 1.1. Block diagram



Figure 1 Block Diagram

## 1.2. Pin description



Figure 2 Pin description

### **Table 1.Pin description**

| Pin# | Name   | I/O Type       | Function                                                                         |
|------|--------|----------------|----------------------------------------------------------------------------------|
|      | SDO    | Digital out    | SPI(4-wire mode) serial data output (SDO)                                        |
| 1    |        |                | I2C less significant bit of the device address (SA0)                             |
|      | SA0    | Digital in     | When using the I2C communication, SA0 pin must be connected to VDDIO or GND      |
|      | SDA    |                | I2C serial data input/output(SDA)                                                |
| 2    | SDI    | Digital in/out | SPI(4-wire mode) serial data input (SDI)                                         |
|      | SDO    |                | 3-wire interface serial data input/output (SDO)                                  |
| 3    | VDD_IO | Supply         | Power supply for I/O pins                                                        |
| 4    | NC     |                | Not connected                                                                    |
| 5    | INT1   | Digital out    | Interrupt pin1                                                                   |
| 6    | INT2   | Digital out    | Interrupt pin2                                                                   |
| 7    | VDD    | Supply         | Power supply                                                                     |
| 8    | GND_IO | Ground         | Ground supply for I/O pins                                                       |
| 9    | GND    | Ground         | Ground supply                                                                    |
| 10   | CCD    | D: 7.1.        | Chip select for SPI                                                              |
| 10   | CSB    | Digital in     | When using the I2C communication, CSB pin must be connected to VDDIO or floating |
| 11   | NC     |                | Not connected                                                                    |
| 12   | SCL    | Digitalia      | I2C serial clock (SCL)                                                           |
| 12   | SCLK   | Digital in     | SPI serial clock (SCLK)                                                          |

# 2. Mechanical and electrical specifications

## 2.1. Mechanical characteristics

 $VDD = 2.5 \text{ V}, T = 25 \text{ }^{\circ}\text{C}$  unless otherwise noted.

Table 2.Mechanical characteristic

| Symbol | Parameter                            | Test conditions     | Min | Туре  | Max | Unit  |
|--------|--------------------------------------|---------------------|-----|-------|-----|-------|
|        |                                      | FS bit set to 00    |     | ±2    |     | g     |
| FS     | Management                           | FS bit set to 01    |     | ±4    |     | g     |
| 15     | Measurement range                    | FS bit set to 10    |     | ±8    |     | g     |
|        |                                      | FS bit set to 11    |     | ±16   |     | g     |
|        |                                      | FS bit set to 00    |     | 4096  |     | LSB/g |
|        | Sensitivity                          | FS bit set to 01    |     | 2048  |     | LSB/g |
| So     |                                      | FS bit set to 10    |     | 1024  |     | LSB/g |
|        |                                      | FS bit set to 11    |     | 512   |     | LSB/g |
| TCSo   | Sensitivity change vs. temperature   | FS bit set to 00    |     | ±0.01 |     | %/°C  |
| Tyoff  | Typical zero-g level offset accuracy |                     |     | ±70   |     | mg    |
| Tcoff  | Zero-g level change vs. temperature  | Max delta from 25°C |     | ±0.6  |     | mg/°C |
|        |                                      | FS bit set to 00,   |     |       |     |       |
| Noise  | XYZ RMS noise                        | normal mode,        |     | 1     |     | mg    |
|        |                                      | BW = 100Hz          |     |       |     |       |
| Тор    | Operation temperature range          |                     | -40 |       | 85  | °C    |

## 2.2. Electrical characteristics

Vdd = 2.5 V, T = 25 °C unless otherwise noted

**Table 3. Electrical characteristics** 

| Symbol | Parameter                           | Test conditions        | Min        | Тур. | Max        | Unit |
|--------|-------------------------------------|------------------------|------------|------|------------|------|
| VDD    | Supply voltage                      |                        | 1.62       | 2.5  | 3.6        | V    |
| VDD_IO | I/O Pins supply voltage             |                        | 1.62       |      | VDD        | V    |
| IDD    | current consumption in normal mode  | Top=25℃,<br>ODR=125Hz, |            | 95   |            | uA   |
| IDD_SM | current consumption in suspend mode | Top=25°C               |            | 1    |            | uA   |
| VIH    | Digital high level input voltage    | SPI&I2C                | 0.7*Vdd_IO |      |            | V    |
| VIL    | Digital low level input voltage     | SPI&I2C                |            |      | 0.3*Vdd_IO | V    |
| VOH    | high level output voltage           |                        | 0.9*Vdd_IO |      |            | V    |
| VOL    | Low level output voltage            |                        |            |      | 0.1*Vdd_IO | V    |
| BW     | System bandwidth                    |                        | 100        |      | 500        | Hz   |
| ODR    | Output data rate                    |                        | 1          |      | 1000       | Hz   |
| TWU    | Wake-up time                        | From stand-by          |            | 1    |            | ms   |
| TSU    | Start-up time                       | From power off         |            | 3    |            | ms   |
| PSRR   | Power Supply Rejection Rate         | Top=25 ℃               |            |      | 20         | mg/V |

## 2.3. Absolute maximum ratings

Stresses below those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 4.Absolute maximum ratings

| Parameter             | Test conditions    | Min  | Max        | Unit       |
|-----------------------|--------------------|------|------------|------------|
| Storage Temperature   |                    | -45  | 125        | $^{\circ}$ |
| Supply Voltage VDD    | Supply pins        | -0.3 | 4.25       | V          |
| Supply Voltage VDD_IO | Logic pins         | -0.3 | Vdd_IO+0.3 | V          |
| ESD Rating            | HMB,R=1.5k,C=100pF |      | ±2         | kV         |
| Mechanical Shock      | Duration<200us     |      | 10,000     | g          |

Note: Supply voltage on any pin should never exceed 4.25V



This is a mechanical shock sensitive device, improper handling can cause permanent damages to the part.



This is an ESD sensitive device, improper handling can cause permanent damages to the part.

## 3. Communication interface

## 3.1. Communication interface Electrical specification

## 3.1.1.SPI Electrical specification

Table 5.Electrical specification of the SPI interface pins

| Symbol                 | Parameter            | Condition                      | Min | Max | Unit |
|------------------------|----------------------|--------------------------------|-----|-----|------|
| fsclk                  | Clock frequency      | Max load on SDIO or SDO = 25pF |     | 10  | MHz  |
| tsckl                  | SLCK low pulse       |                                | 20  |     |      |
| t <sub>SCKH</sub>      | SLCK high pulse      |                                | 20  |     |      |
| tsDI_setup             | SDI setup time       |                                | 20  |     | ns   |
| t <sub>SDI_hold</sub>  | SDI hold time        |                                | 20  |     | ns   |
|                        | SDO/SDI output delay | Load = 25pF                    |     | 30  | ns   |
| tsdo_od                |                      | Load = 250pF                   |     | 40  | ns   |
| t <sub>CSB_setup</sub> | CSB setup time       |                                | 20  |     | ns   |
| tcsb_hold              | CSB hold time        |                                | 40  |     | ns   |

The figure below shows the definition of the SPI timing given in the above table:



Figure 3 SPI slave timing diagram

## 3.1.2.I2C Electrical specification

Table 6.Electrical specification of the I2C interface pins

| Symbol             | Parameter                                 | Min | Max | Unit |
|--------------------|-------------------------------------------|-----|-----|------|
| fscl               | Clock frequency                           |     | 400 | kHz  |
| t <sub>LOW</sub>   | SCL low pulse                             | 1.3 |     | us   |
| thigh              | SCL high pulse                            | 0.6 |     | us   |
| tsudat             | SDA setup time                            | 0.1 |     | us   |
| t <sub>HDDAT</sub> | SDA hold time                             | 0.0 |     | us   |
| tsusta             | Setup Time for a repeated start condition | 0.6 |     | us   |
| t <sub>HDSTA</sub> | Hold time for a start condition           | 0.6 |     | us   |
| tsusto             | Setup Time for a stop condition           | 0.6 |     | us   |
| tBUF               | Time before a new transmission can start  | 1.3 |     | us   |

The figure below shows the definition of the I2C timing given in the above table:



Figure 4 I2C Slave timing diagram

## 3.2. Digital interface operation

The da217 supports two serial digital interface protocols for communications as slave with a host device: SPI and I2C. The active interface is selected by the state of the pin CS, 0 selects SPI and 1 selects I2C. By default, SPI operates in 3-wire mode and it can be re-configured by writing 1 to bit 'SDO\_active' to work in 4-wire mode. Both interfaces share the same pins. The mapping for each interface is given in the following table:

| PIN name | I2C                            | SPI                             |
|----------|--------------------------------|---------------------------------|
| SCL/SCLK | Serial clock                   | Serial clock                    |
| SDA/SDI  | Serial Data                    | Data input (4-wire mode).       |
|          |                                | Data input/output (3-wire mode) |
| SA0/SDO  | Used to set LSB of I2C address | Data output (4-wire mode)       |
| CSB      | Unused                         | Chip select                     |

### 3.2.1.SPI Operation

The falling edge of CSB, in conjunction with the rising edge of SCLK, determines the start of framing. Once the beginning of the frame has been determined, timing is straightforward. The first phase of the transfer is the instruction phase, which consists of 16 bits followed by data that can be of variable lengths in multiples of 8 bits. If the device is configured with CSB tied low, framing begins with the first rising edge of SCLK.

The instruction phase is the first 16 bits transmitted. As shown in the following figure, the instruction phase is divided into a number of bit fields.



**Figure 5 Instruction Phase Bit Field** 

The first bit in the stream is the read/write indicator bit (R/W). When this bit is high, a read is being requested, otherwise indicates it is a write operation.

W1 and W0 represent the number of data bytes to transfer for either read or write as shown in the following table (W1 and W0 setting table). If the number of bytes to transfer is three or less (00, 01, or 10), CSB can stall high on byte boundaries. Stalling on a non-byte boundary terminates the communications cycle. If these bits are 11, data can be transferred until CSB transitions high. CSB is not allowed to stall during the streaming process.

The remaining 13 bits represent the starting address of the data sent. If more than one word is being sent, sequential addressing is used, starting with the one specified, and it either increments (LSB first) or decrements (MSB first) based on the mode setting.

#### Table 8.W1 and W0 settings

| W1:W0 | Action                                                               | CSB stalling |
|-------|----------------------------------------------------------------------|--------------|
| 00    | 1 byte of data can be transferred.                                   | Optional     |
| 01    | 2 bytes of data can be transferred.                                  | Optional     |
| 10    | 3 bytes of data can be transferred.                                  | Optional     |
| 11    | 4 or more bytes of data can be transferred. CSB must be held low for | No           |
|       | entire sequence; otherwise, the cycle is terminated.                 |              |

Data follows the instruction phase. The amount of data sent is determined by the word length (Bit W0 and Bit W1). This can be one or more bytes of data. All data is composed of 8-bit words.

Data can be sent in either MSB-first mode or LSB-first mode (by setting 'LSB\_first' bit). On power up, MSB-first mode is the default. This can be changed by programming the configuration register. In MSB-first mode, the serial exchange starts with the highest-order bit and ends with the LSB. In LSB-first mode, the order is reversed. The detail is shown in the below figure.



Figure 6 MSB First and LSB First Instruction and Data Phases

Register bit 'SDO\_active' is responsible for activating SDO on devices. If this bit is cleared, then SDO is inactive and read data is routed to the SDI pin. If this bit is set, read data is placed on the SDO pin. The default for this bit is low, making SDO inactive.

## 3.2.2.I2C Operation

I2C bus uses SCL and SDA as signal lines. Both lines are connected to VDDIO externally via pull-up resistors so that they are pulled high when the bus is free. The I2C device address of da217 is shown below. The LSB bit of the 7bits device address is configured via SA0 pin.

**Table 9.I2C Address** 

| SAD6 | SAD5 | SAD4 | SAD3 | SAD2 | SAD1 | SAD0 | W/R |
|------|------|------|------|------|------|------|-----|
| 0    | 1    | 0    | 0    | 1    | 1    | SA0  | 0/1 |

Table 10.SAD+Read/Write patterns

| Command | SAD[6:1] | SAD[0]=SA0 | R/W | SAD+R/W       |
|---------|----------|------------|-----|---------------|
| Read    | 010011   | 0          | 1   | 01001101(4dh) |
| Write   | 010011   | 0          | 0   | 01001100(4ch) |
| Read    | 010011   | 1          | 1   | 01001111(4fh) |
| Write   | 010011   | 1          | 0   | 01001110(4eh) |

The I2C interface protocol has special bus signal conditions. Start (S), stop (P) and binary data conditions are shown below. At start condition,

SCL is high and SDA has a falling edge. Then the slave address is sent. After the 7 address bits, the direction control bit R/W selects the read or write operation. When a slave device recognizes that it is being addressed, it should acknowledge by pulling SDA low in the ninth SCL (ACK) cycle.

At stop condition, SCL is also high, but SDA has a rising edge. Data must be held stable at SDA when SCL is high. Data can change value at SDA only when SCL is low.

In order to prevent the I2C slave of the device to lock-up the I2C bus, a watchdog timer (WDT) is implemented. The WDT observes internal I2C signals and resets the I2C interface if the bus is locked-up by the sensor. The activity and the timer period of the WDT can be configured trough the bits "wdt en" and "wdt time" of "RESOLUTION RANGE" (0fH) register.



Figure 7 I2C Protocol

Table 11. Transfer when master is writing one byte to slave

| Master | S | SAD+W |     | SUB |     | DATA |     | P |
|--------|---|-------|-----|-----|-----|------|-----|---|
| Slave  |   |       | SAK |     | SAK |      | SAK |   |

Table 12. Transfer when master is writing multiple bytes to slave

| Master | S | SAD+W |     | SUB |     | DATA |     | DATA |     | P |
|--------|---|-------|-----|-----|-----|------|-----|------|-----|---|
| Slave  |   |       | SAK |     | SAK |      | SAK |      | SAK |   |

Table 13. Transfer when master is receiving (reading) one byte of data from slave

| Master | S | SAD+W |     | SUB |     | SR | SAD+R |     |      | NMASK | P |
|--------|---|-------|-----|-----|-----|----|-------|-----|------|-------|---|
| Slave  |   |       | SAK |     | SAK |    |       | SAK | DATA |       |   |

Table 14. Transfer when master is receiving (reading) multiple bytes of data from slave

|   | Master | S | SAD+W |     | SUB |     | SR | SAD+R |     |      | MAK |      | MAK |      | NMASK | P |
|---|--------|---|-------|-----|-----|-----|----|-------|-----|------|-----|------|-----|------|-------|---|
| İ | Slave  |   |       | SAK |     | SAK |    |       | SAK | DATA |     | DATA |     | DATA |       |   |

### Note:

| Symbol | Symbol explain | Symbol | Symbol explain                |
|--------|----------------|--------|-------------------------------|
| SAD    | slave address  | SAK    | slave acknowledge             |
| W      | write          | MAK    | master acknowledge            |
| R      | read           | NMASK  | no master acknowledge         |
| S      | start          | SUB    | Sub-address(register address) |
| P      | stop           | DATA   | Read or write data            |
| SR     | start          |        |                               |

## 4. Terminology and functionality

## 4.1. Terminology

### 4.1.1. Sensitivity

Sensitivity describes the gain of the sensor and can be determined e.g. by applying 1 g acceleration to it. As the sensor can measure DC accelerations this can be done easily by pointing the axis of interest towards the center of the earth, noting the output value, rotating the sensor by 180 degrees (pointing to the sky) and noting the output value again. By doing so,  $\pm 1$  g acceleration is applied to the sensor. Subtract the larger output value from the smaller one, and dividing the result by 2, leads to the actual sensitivity of the sensor. This value changes very little over temperature and also time. The sensitivity tolerance describes the range of sensitivities of a large population of sensors.

### **4.1.2.Zero-***g* level

Zero-g level offset (TyOff) describes the deviation of an actual output signal from the ideal output signal if no acceleration is present. A sensor in a steady state on a horizontal surface measure 0 g in X axis and 0 g in Y axis whereas the Z axis measure 1 g. The output is ideally in the middle of the dynamic range of the sensor (content of output data registers are 00h, data expressed as 2's complement number). A deviation from ideal value in this case is called Zero-g offset. Offset is to some extent a result of stress to MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature; see "Zero-g level change vs. temperature". The Zero-g level tolerance (TyOff) describes the standard deviation of the range of Zero-g levels of a population of sensors.

## 4.2. Functionality

### 4.2.1.Power mode

The da217 has two different power modes: normal and suspend mode.



Figure 8 power mode

In the normal mode, the device is periodically switching between a sleep phase and a wake-up phase. The wake-up phase essentially corresponding to operation in measure state with complete power-up of the circuitry at the current setting ODR when "autosleep\_en"bit of "MODE\_BW" (11H) register is set to 0, but "autosleep\_en"bit is set to 1, the measure state works at 12.5hz in inactive state and auto switched to operation mode during active state. During the sleep phase the analog part except the oscillator is powered down.

During the wake-up phase, if an enabled interrupt is detected, the device stays in the wake-up phase as long as the interrupt condition endures (non-latched interrupt), or until the latch time expires (temporary latched interrupt), or until the interrupt is reset (latched interrupt). If no interrupt detected, the device enters the sleep phase.

Suspend mode: power-down mode, which is only support I2C and SPI interface.

### 4.2.2.Sensor data

The width of acceleration data is 14bits given in two's complement representation. The 14bits for each axis are split into an MSB part (one byte containing bits 13 to 6) and an LSB lower part (one byte containing bits 5 to 0)

## 4.2.3. Factory calibration

The IC is factory calibrated for sensitivity (So) and Zero-g level (TyOff). The trimming values are stored inside the chip's nonvolatile memory. The trimming parameters are loaded to registers while da217 reset (POR or software reset). This allows using the device without further calibration.

## 4.3. Interrupt controller

Interrupt engines are integrated in the da217. Each interrupt can be independently enabled and configured. If the condition of an enabled interrupt is fulfilled, the corresponding status bit is set to 1 and the selected interrupt pin is activated. There are two interrupt pins, INT1 and INT2; interrupts can be freely mapped to any of these two pins. The pin state is a logic 'or' combination of all mapped interrupts.

#### 4.3.1.General features

An interrupt is cleared depending on the selected interrupt mode, which is common to all interrupts. There are three different interrupt modes: non-latched, latched and temporary. The mode is selected by the 'latch\_int' bits according to the following table.

Table 15.Interrupt mode selection

| latch_int1/2 | Interrupt mode          |  |  |  |
|--------------|-------------------------|--|--|--|
| 0000         | non-latched             |  |  |  |
| 0001         | temporary latched 250ms |  |  |  |
| 0010         | temporary latched 500ms |  |  |  |
| 0011         | temporary latched 1s    |  |  |  |
| 0100         | temporary latched 2s    |  |  |  |
| 0101         | temporary latched 4s    |  |  |  |
| 0110         | temporary latched 8s    |  |  |  |
| 0111         | latched                 |  |  |  |
| 1000         | non-latched             |  |  |  |
| 1001         | temporary latched 1ms   |  |  |  |
| 1010         | temporary latched 1ms   |  |  |  |
| 1011         | temporary latched 2ms   |  |  |  |
| 1100         | temporary latched 25ms  |  |  |  |
| 1101         | temporary latched 50ms  |  |  |  |
| 1110         | temporary latched 100ms |  |  |  |
| 1111         | latched                 |  |  |  |

An interrupt is generated if its activation condition is met. It can't be cleared as long as the activation condition is fulfilled. In the non-latched mode the interrupt status bit and the selected pin (INT1 or INT2) are cleared as soon as the activation condition is no more valid. Exceptions to this behavior are the new data and orientation, which are automatically reset after a fixed time.

In the latched mode an asserted interrupt status and the selected pin are cleared by writing 1 to (0x20) 'reset\_int' bit. If the activation condition still holds when it is cleared, the interrupt status is asserted again with the next change of the acceleration registers.

In the temporary mode an asserted interrupt and selected pin are cleared after a defined period of time. The behavior of the different interrupt modes is shown in the following figure.



Figure 9 Interrupt mode

## **4.3.2. Mapping**

The mapping of interrupts to the interrupt pins is done by registers 'INT\_MAP' (0x19 0x1a and 0x1b), setting *int1\_inttype* (e.g. int1\_freefall) to 1 can map this type of interrupt to INT1 pin and setting int2\_inttyp to 1 can map this type interrupt to INT2 pin.

### 4.3.3. Electrical behavior (INT1/INT2 to open-drive or push-pull)

Both interrupt pins can be configured to show desired electrical behavior. The active level for each pin is set by register bit int1\_lvl (int2\_lvl), if int1\_lvl (int2\_lvl) = 0 (1), then the pin INT1 (INT2) is 0 (1) active.

Also the electric type of the interrupt pin can be selected. By setting int1\_od (int2\_od) = 1 (0), the interrupt pin output type can be set to be open-drive (push-pull).

## 4.3.4. New data interrupt

This interrupt serves for synchronous reading of acceleration data. It is generated after an acceleration data was calculated. The interrupt is cleared automatically before the next acceleration data is ready.

#### 4.3.5. Active detection

Active detection uses the slope between successive acceleration signals to detect changes in motion. An interrupt is generated when the slope (absolute value of acceleration difference) exceeds a preset threshold. The threshold is set with the value of 28H register with the LSB corresponding to 255LSB of acceleration data that is 3.9mg in 2g-range, 7.8mg in 4g-range, 15.6mg in 8g-range and 31.3mg in 16g-range. And the maximum value is 1g in 2g-range, 2g in 4g-range, 4g in 8g-range and 8g in 16g-range.

The time difference between the successive acceleration signals depends is fixed to (1/ODR) ms.

Active detection can be enabled (disabled) for each axis separately by writing '1' to bits 'active\_int\_en\_x/y/z'. The active interrupt is generated if the slope of any of the enabled axes exceeds the threshold for ['active dur'+1] consecutive times. As soon as the slopes of all

enabled axes fall below this threshold for ['active dur'+1] consecutive times, the interrupt is cleared unless the interrupt signal is latched.

The interrupt status is stored in the (0x09) 'active\_int' bit. The (0x0b) bit 'active\_first\_x/y/z' records which axis triggered the active interrupt first and the sign of this acceleration data that triggered the interrupt is recorded in the (0x0b) bit 'active sign'.

### 4.3.6. Tap detection

Tap detection has a functional similarity with a common laptop touch-pad or clicking keys of a computer mouse. A tap event is detected if a pre-defined pattern of the acceleration slope is fulfilled at least for one axis. Two different tap events are distinguished: A single tap is a single event within a certain time, followed by a certain quiet time. A double tap consist a first such event followed by a second event within a defined time.

Single tap interrupt is enabled by writing 1 to the (0x16) 's\_tap\_int\_en' bit and double tap interrupt is enabled by writing 1 to the (0x16) 'd\_tap\_int\_en' bit. The status of the single tap interrupt is stored in the (0x09) 's\_tap\_int' bit and the status of the double tap interrupt is stored in the (0x09) 'd tap int' bit.

The slope threshold for detecting a tap event is set by the (0x2b) "tap\_th" bits with the LSB corresponding to 31LSB of acceleration data that is 62.5mg in 2g-range, 125mg in 4g-range, 250mg in 8g-range, 500mg in 16g-range. And the maximum value equals to the full scale in each range.

The following figure meaning of different timing parameter is visualized.



Figure 10 Timing of tap detection

The parameter 'tap\_shock' and 'tap\_quiet' apply to both single and double tap detection, while 'tap\_dur' applies to double detection only. Within the duration of 'tap shock' any slope exceeding 'tap th' after the first event is ignored, within the duration of 'tap quiet' there must

be no slope exceeding 'tap th', otherwise the first event will be cancelled.

A single tap is detected and the single tap interrupt is generated after the combination durations of 'tap\_shock' and 'tap\_quiet', if the corresponding slope conditions are fulfilled. The interrupt is cleared after a delay of 12.5ms in non-latched mode.

A double tap is detected and the double tap interrupt is generated if an event fulfilling the conditions for a single tap occurs within the set duration in 'tap dur' after the completion of the first tap event. The interrupt is cleared after a delay in non-latched mode.

The sign of the slope of the first tap which triggered the interrupt is stored in the (0x0b) 'tap\_sign' bit (0 means positive, 1 means negative). The axis which triggered the interrupt is indicated by the (0x0b) 'tap\_first\_x/y/z' bit.

Note: 'tap\_shock' 'tap\_quiet' 'tap\_dur' 'tap\_th' can be set by modifying register 0x2a and 0x2b

## 4.3.7. Orientation recognition

The orientation recognition feature informs on an orientation change of sensor with respect to the gravitation field vector 'g'. The measured acceleration vector components with respect to the gravitation field are defined as shown in the following figure.



Figure 11 Definition of vector components

Therefore, the magnitudes of the acceleration vectors are calculated as follows:

$$acc_x = 1g.\sin\theta \cdot \cos\varphi$$
  
 $acc_y = -1g.\sin\theta \cdot \sin\varphi$   
 $acc_z = 1g \cdot \cos\theta$ 

Depending on the magnitudes of the acceleration vectors the orientation of the device in the space is determined and stored in the (0x09) 'orient\_int' bit. There are three orientation calculation modes with different thresholds for switching between different orientations: symmetrical, high-asymmetrical and low-asymmetrical. The mode is selected by setting the (0x2c) 'orient\_mode' bit. For each orientation mode, the 'orient' bits have a different meaning as show in the following tables.

Table 16.meaning of 'orient' bits in symmetric mode

| Orient | Name                 | Angle                                 | Condition                                    |  |  |
|--------|----------------------|---------------------------------------|----------------------------------------------|--|--|
| X00    | Portrait upright     | $315^{\circ} < \varphi < 45^{\circ}$  | $ acc_y  <  acc_x $ - 'hyst' &acc_x>= 0      |  |  |
| X01    | Portrait upside down | $135^{\circ} < \varphi < 225^{\circ}$ | $ acc_y  <  acc_x $ - 'hyst' &acc_x< 0       |  |  |
| X10    | Landscape left       | $45^{\circ} < \varphi < 135^{\circ}$  | $ acc_y  \ge  acc_x  + 'hyst' \& acc_y < 0$  |  |  |
| X11    | Landscape right      | $225^{\circ} < \varphi < 315^{\circ}$ | $ acc_y  \ge  acc_x  + 'hyst' & acc_y \ge 0$ |  |  |

Table 17.meaning of 'orient' bits in high-asymmetric mode

| Orient | Name                 | Angle                                 | Condition                                    |
|--------|----------------------|---------------------------------------|----------------------------------------------|
| X00    | Portrait upright     | $297^{\circ} < \varphi < 63^{\circ}$  | $ acc_y  < 2* acc_x $ - 'hyst' &acc_x>= 0    |
| X01    | Portrait upside down | $117^{\circ} < \varphi < 243^{\circ}$ | $ acc_y  < 2* acc_x $ - 'hyst' &acc_x< 0     |
| X10    | Landscape left       | $63^{\circ} < \varphi < 117^{\circ}$  | $ acc_y  \ge 2* acc_x  + 'hyst' & acc_y < 0$ |
| X11    | Landscape right      | $243^{\circ} < \varphi < 297^{\circ}$ | $ acc_y  >= 2* acc_x  + 'hyst' & acc_y >= 0$ |

Table 18.meaning of 'orient' bits in low-asymmetric mode

| Orient | Name                 | Angle                                 | Condition                                        |  |  |
|--------|----------------------|---------------------------------------|--------------------------------------------------|--|--|
| X00    | Portrait upright     | $333^{\circ} < \varphi < 27^{\circ}$  | $ acc_y  < 0.5* acc_x  - 'hyst' &acc_x >= 0$     |  |  |
| X01    | Portrait upside down | $153^{\circ} < \varphi < 207^{\circ}$ | $ acc_y  < 0.5* acc_x  - 'hyst' &acc_x < 0$      |  |  |
| X10    | Landscape left       | $27^{\circ} < \varphi < 153^{\circ}$  | $ acc_y  \ge 0.5* acc_x  + 'hyst' & acc_y < 0$   |  |  |
| X11    | Landscape right      | $207^{\circ} < \varphi < 333^{\circ}$ | $ acc_y  \ge 0.5* acc_x  + 'hyst' & acc_y \ge 0$ |  |  |

In the preceding tables, the parameter 'hyst' stands for a hysteresis which can be selected by the (0x2c) 'orient\_hyst' bit. 1LSB of 'orient\_hyst' always corresponds to 62.5mg in any g-range. The MSB of 'orient' bits contains information about the direction of the z-axis. It is set to 0(1) if acc\_z>=0 (acc\_z<0). The hysteresis for z axis is fixed to 0.2g.

The orient interrupt is enabled by writing the (0x16) 'orient\_int\_en' bit. The interrupt is generated if the value of 'orient' has changed. It is automatically cleared after one stable period of the orient value in non-latched mode. In temporary latched or latched mode, the orient value is kept fixed as long as the interrupt persists. After cleaning the interrupt, the 'orient' will updated with the next following value change.

The change of the 'orient' value and the generation of the interrupt can be blocked according to conditions selected by setting the value of the (0x2c) 'orient block' bit as described by the following table.

Table 19.blocking conditions for orientation recognition

| Orient_block | Conditions                                          |
|--------------|-----------------------------------------------------|
| 00b          | No blocking                                         |
| 01b          | Z blocking                                          |
| 10b          | Z blocking or acceleration slope in any axis > 0.2g |
| 11b          | No blocking                                         |

The Z blocking is defined by the following inequality:

$$|acc_z| > z_blocking$$

The parameter z\_blocking of the above given equation stands for the contents of the (0x2d) 'z\_blocking' bit. Hereby it is possible to define a blocking value between 0g and 0.9375g with an LSB = 0.0625g.

## 4.3.8.Freefall interrupt

This interrupt is based on the comparison of acceleration data against a low-g threshold. The interrupt is enabled by writing 1 to the (0x17) 'freefall\_int\_en' bit. There are two modes available: single mode and sum mode. In single mode the acceleration of each axis is compared with the threshold. In sum mode, the sum of absolute values of all accelerations  $|acc_x| + |acc_y| + |acc_z|$  is compared with the threshold. The mode is selected by the (0x24) 'freefall\_mode' bit. The free fall threshold is set through the (0x23) 'freefall\_th' bits with 1 LSB corresponding to an acceleration of 7.81mg. A hysteresis can be selected by setting the (0x24) 'freefall\_hy' bits with 1 LSB corresponding to 125mg.

The freefall interrupt is generated if the absolute values of the acceleration of all axes or their sum are lower than the threshold for at least the time defined by the (0x22) 'freefall\_dur' bits. The interrupt is reset if the absolute value of at least one axis or the sum is higher than the threshold plus the hysteresis for at least one data acquisition. The interrupt status is stored in the (0x09) 'freefall\_int' bit.

## 5. Digital blocks

### **5.1.FIFO**

The da217 embeds 32-level of 12-bit data FIFO for each of the three output channels, X, Y and Z of the acceleration module that can be used to minimize host processor burden. This buffer has four modes: bypass, FIFO, stream, and trigger. Each mode is selected by the settings of the 'FIFO mode' bits.

### 5.1.1. Bypass Mode

In bypass mode, FIFO is not operational and, therefore, remains empty.

### 5.1.2.FIFO Mode

In FIFO mode, acceleration data of the x, y, and z-axes are stored in FIFO. When the number of samples in FIFO equals the level specified in the "watermark\_samples" bits, the watermark interrupt is set. FIFO continues accumulating samples until it is full and then stops collecting data. After FIFO stops collecting data, the device continues to operate; therefore, features such as tap detection can be used after FIFO is full. The watermark interrupt continues to occur until the number of samples in FIFO is less than the value stored in the samples bits of the "watermark samples" bits.

#### 5.1.3. Stream Mode

In stream mode, acceleration data of the x, y, and z-axes are stored in FIFO. When the number of samples in FIFO equals the level specified in the "watermark\_samples" bits, the watermark interrupt is set. FIFO continues accumulating samples and holds the latest 32 samples from measurements of the x, y, and z-axes, discarding older data as new data arrives. The watermark interrupt continues occurring until the number of samples in FIFO is less than the value stored in the samples bits of the "watermark samples" bits.

## 5.1.3. Trigger Mode

In trigger mode, FIFO accumulates samples, holding the latest 32 samples from measurements of the x, y, and z-axes. After an enable interrupt event occurs, FIFO keeps the last n samples (where n is the value specified by the 'watermark\_samples' bits) and then operates in FIFO mode, collecting new samples only when FIFO is not full. Additional trigger events cannot be recognized until the trigger mode is reset. To reset the trigger mode, set the device to bypass mode and then set the device back to trigger mode. Note that the FIFO data should be read first because placing the device into bypass mode clears FIFO.

## 5.1.4 Retrieving Data from FIFO

The FIFO data is read through the 'acc\_x', 'acc\_y', and 'acc\_z' registers. When the FIFO is in FIFO, stream, or trigger mode, reads to the 'acc\_x', 'acc\_y', and 'acc\_z' registers read data stored in the FIFO. Each time data is read from the FIFO, the oldest x, y, and z-axes data are placed into the 'acc\_x', 'acc\_y', and 'acc\_z' registers.

If a single-byte read operation is performed, the remaining bytes of data for the current FIFO sample are lost. Therefore, all axes of interest should be read in a burst (or multiple-byte) read operation. To ensure that the FIFO has completely popped (that is, that new data has

completely moved into the 'acc\_x', 'acc\_y', and 'acc\_z' registers), the end of reading a data register is signified by reading the register 0x07.

### 5.2. Embedded functions

The da217 embeds internal logic able to implement the following functions:

- Step counter
- Step detector
- Significant motion
- Tilt

### 5.2.1. Step counter

When step counter is enable by set "step\_en", the step counter counts the number of the steps, and recognize out the current status of walk or run.

### 5.2.2.Step detector

When step counter is enable and step detector interrupt is enable by set "step\_int\_en", the step detector function generates an interrupt when a step is recognized.

### 5.2.3. Significant motion

When step counter is enable and significant motion interrupt is enable by set "SM\_int\_en", the significant motion generates an interrupt when a 'significant motion', that could be due to a change in user location, is detected.

If the change in user is valid which is judged by the steps difference between its initialization steps and current steps that is higher or equal than the steps threshold of "SM THRESHOLD" (34H) register.

### 5.2.4.Tilt

When tilt is enable by set "tilt\_int\_en", the tilt function generates an interrupt when an activity change occurs that is the device is tilted by an angle greater than "tilt\_threshold" from the start position. The start position is defined as the position of the device when tilt detection is enabled or position of the device when the last tilt interrupt was generated.

# 6. Application hints



Figure 12 da217 I2C electrical connect



Figure 13 da217 SPI electrical connect

The device core is supplied through VDD line while the I/O pads are supplied through VDD\_IO line. Power supply decoupling capacitors (100 nF ceramic) should be placed as near as possible to the pin 7 and pin 3 of the device (common design practice).

The functionality of the device and the measured acceleration data is selectable and accessible through the I2C or SPI interfaces. When using the I2C, CS must be tied high. The functions, the threshold and the timing of the two interrupt pins (INT1 and INT2) can be completely programmed by the user through the I2C/SPI interface.

# 7. Register mapping

The table given below provides a listing of the 8 bit registers embedded in the device and the related addresses:

Table 20.Register address map

| Name              | Туре | Register address | Default | Soft Reset |
|-------------------|------|------------------|---------|------------|
| SPI_CONFIG        | RW   | 0x00             | 81H     | NO         |
| CHIP_ID           | R    | 0x01             | 13H     | NO         |
| ACC_X_LSB         | R    | 0x02             | 00H     | YES        |
| ACC_X_MSB         | R    | 0x03             | 00H     | YES        |
| ACC_Y_LSB         | R    | 0x04             | 00H     | YES        |
| ACC_Y_MSB         | R    | 0x05             | 00H     | YES        |
| ACC_Z_LSB         | R    | 0x06             | 00H     | YES        |
| ACC_Z_MSB         | R    | 0x07             | 00H     | YES        |
| FIFO_STATUS       | R    | 0x08             | 00H     | YES        |
| MOTION_FLAG       | R    | 0x09             | 00H     | YES        |
| NEWDATA_FLAG      | R    | 0x0A             | 00H     | YES        |
| TAP_ACTIVE_STATUS | R    | 0x0B             | 00H     | YES        |
| ORIENT_STATUS     | R    | 0x0C             | 00H     | YES        |
| STEPS_MSB         | R    | 0x0D             | 00H     | YES        |
| STEPS_LSB         | R    | 0x0E             | 00H     | YES        |
| RESOLUTION_RANGE  | RW   | 0x0F             | 40H     | YES        |
| ODR_AXIS          | RW   | 0x10             | 0FH     | YES        |
| MODE_BW           | RW   | 0x11             | 9EH     | YES        |
| SWAP_POLARITY     | RW   | 0x12             | 0EH     | YES        |
| FIFO_CTRL         | RW   | 0x14             | 00H     | YES        |
| INT_SET0          | RW   | 0x15             | 00H     | YES        |
| INT_SET1          | RW   | 0x16             | 00H     | YES        |
| INT_SET2          | RW   | 0x17             | 00H     | YES        |
| INT_MAP1          | RW   | 0x19             | 00H     | YES        |
| INT_MAP2          | RW   | 0x1A             | 00H     | YES        |
| INT_MAP3          | RW   | 0x1B             | 00H     | YES        |
| INT_CONFIG        | RW   | 0x20             | 00H     | YES        |
| INT_LATCH         | RW   | 0x21             | 00H     | YES        |
| FREEFALL_DUR      | RW   | 0x22             | 09H     | YES        |
| FREEFALL_THS      | RW   | 0x23             | 30H     | YES        |
| FREEFALL_HYST     | RW   | 0x24             | 01H     | YES        |
| ACTIVE_DUR        | RW   | 0x27             | 00H     | YES        |
| ACTIVE_THS        | RW   | 0x28             | 14H     | YES        |
| TAP_DUR           | RW   | 0x2A             | 04H     | YES        |
| TAP_THS           | RW   | 0x2B             | 0AH     | YES        |
| ORIENT_HYST       | RW   | 0x2C             | 18H     | YES        |

| Z_BLOCK      | RW | 0x2D | 88H | YES |
|--------------|----|------|-----|-----|
| RESET_STEP   | RW | 0x2E | H00 | YES |
| STEP_FILTER  | RW | 0x33 | 22H | YES |
| SM_THRESHOLD | RW | 0x34 | 00Н | YES |

## 8. Registers description

## **8.1.SPI\_CONFIG (00H)**

#### Table 21.SPI\_CONFIG register

Default data: 0x81 Type: RW

| SDO Active | LSB First | Soft Reset | Unused | Unused | Soft Reset | LSB First | SDO Active |
|------------|-----------|------------|--------|--------|------------|-----------|------------|
|            |           |            |        |        |            |           |            |

#### Table 22.SPI\_CONFIG description

| _          |               |
|------------|---------------|
| SDO Active | 0:3-wire SPI  |
| SDO Active | 1:4-wire SPI  |
| LSB First  | 0:MSB First   |
| LSB FIISt  | 1:LSB First   |
| Soft Reset | 1: soft reset |

## 8.2. CHIP\_ID (01H)

#### Table 23.CHIP\_ID register

Default data: 0x13 Type: R

|    |    |   |   |    |    |   | _ |
|----|----|---|---|----|----|---|---|
| () | () | 0 | 1 | () | () | 1 | 1 |
| Ŭ  | Ü  | Ü | - | Ü  | Ü  | - | - |

## 8.3. ACC\_X\_LSB (02H), ACC\_X\_MSB (03H)

X-axis acceleration data, the value is expressed in two complement byte and are left justified.

#### Table 24.ACC\_X\_LSB register

Default data: 0x00 Type: R

| D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | Unused | Unused |
|------|------|------|------|------|------|--------|--------|
|------|------|------|------|------|------|--------|--------|

#### Table 25.ACC\_X\_MSB register

Default data: 0x00 Type: R

| D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] |
|-------|-------|-------|-------|------|------|------|------|

## 8.4. ACC\_Y\_LSB (04H), ACC\_Y\_MSB (05H)

Y-axis acceleration data, the value is expressed in two complement byte and are left justified.

#### Table 26.ACC\_Y\_LSB register

Default data: 0x00 Type: R

|   | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | Unused  | Unused  |
|---|------|------|------|------|------|------|---------|---------|
| ı | D[J] | [ד]  | D[S] | D[L] | D[1] | D[0] | Ollused | Ollused |

#### Table 27.ACC\_Y\_MSB register

Default data: 0x00 Type: R

| DE123 | D[10] | D[11] | D[10] | D[0] | D101 | DIZI | DIG. |
|-------|-------|-------|-------|------|------|------|------|
| D[13] | D[12] | D[11] | D[10] | D[9] |      |      | D[6] |
|       |       |       |       |      |      |      |      |

## 8.5. ACC\_Z\_LSB (06H), ACC\_Z\_MSB (07H)

Z-axis acceleration data, the value is expressed in two complement byte and are left justified.

#### Table 28.ACC\_Z\_LSB register

Default data: 0x00 Type: R

| D[5] D[4] D[3] D[2] D[1] D[0] | Unused | Unused |
|-------------------------------|--------|--------|
|-------------------------------|--------|--------|

#### Table 29.ACC\_Z\_MSB register

Default data: 0x00 Type: R

| D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] |
|-------|-------|-------|-------|------|------|------|------|
|-------|-------|-------|-------|------|------|------|------|

## **8.6.FIFO\_STATUS (08H)**

#### Table 30.FIFO\_STATUS register

Default data: 0x00 Type: R

| Watermark_int | FIFO_full_int | FIFO_entries[5] | FIFO_entries[4] | FIFO_entries[3] | FIFO_entries[2] | FIFO_entries[1] | FIFO_entries[0] |
|---------------|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|---------------|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|

#### Table 31.MOTION\_FLAG register description

| Watermark_int     | 1: the FIFO entries exceed the watermark level             |
|-------------------|------------------------------------------------------------|
| FIFO_full_int     | 1: the FIFO is full                                        |
| FIFO_entries[5:0] | FIFO_entries[5:0] reports how many data stored in the FIFO |

## **8.7. MOTION\_FLAG (09H)**

#### Table 32.MOTION\_FLAG register

Default data: 0x00 Type: R

| Step_int Orient_i | nt S_tap_int | D_tap_int | SM_int | Active_int | Tilt_int | Freefall_int |
|-------------------|--------------|-----------|--------|------------|----------|--------------|
|-------------------|--------------|-----------|--------|------------|----------|--------------|

#### Table 33.MOTION FLAG register description

| Table 33.MOTTON_FLAG register description |                                        |  |  |  |  |
|-------------------------------------------|----------------------------------------|--|--|--|--|
| Ston int                                  | 0: no step                             |  |  |  |  |
| Step_int                                  | 1: one step detected                   |  |  |  |  |
| Orient int                                | 0:no orient interrupt                  |  |  |  |  |
| Orient_int                                | 1:orient interrupt has occurred        |  |  |  |  |
| S top int                                 | 0:no single tap interrupt              |  |  |  |  |
| S_tap_int                                 | 1: single tap interrupt has occurred   |  |  |  |  |
| D ton int                                 | 0:no double tap interrupt              |  |  |  |  |
| D_tap_int                                 | 1: double tap interrupt has occurred   |  |  |  |  |
| SM int                                    | 0: no significant motion               |  |  |  |  |
| SM_int                                    | 1: significant montion has be detected |  |  |  |  |
| A ativo int                               | 0:no active interrupt                  |  |  |  |  |
| Active_int                                | 1: active interrupt has occurred       |  |  |  |  |
| Tilt int                                  | 0: no tilt interrupt                   |  |  |  |  |
| IIIL_IIII                                 | 1: tilt interrupt has occurred         |  |  |  |  |
| Enocfoll int                              | 0:no freefall interrupt                |  |  |  |  |
| Freefall_int                              | 1: freefall interrupt has occurred     |  |  |  |  |

## 8.8. NEWDATA\_FLAG (0AH)

#### Table 34.NEWDATA\_FLAG register

Default data: 0x00 Type: R

| unused | unused | unused | unused | unused | unused | unused | New_data_int |
|--------|--------|--------|--------|--------|--------|--------|--------------|

#### Table 35.NEWDATA\_FLAG register description

| New data int | 0: no new_data interrupt           |
|--------------|------------------------------------|
| New_data_int | 1: new_data interrupt has occurred |

# 8.9. TAP\_ACTIVE\_STATUS (0BH)

### Table 36.TAP\_ACTIVE\_STATUS register

Default data: 0x00 Type: R

|  | Tap_sign | Tap_first_x | Tap_first_y | Tap_first_z | Active_sign | Active_first_x | Active_first_y | Active_first_z |
|--|----------|-------------|-------------|-------------|-------------|----------------|----------------|----------------|
|--|----------|-------------|-------------|-------------|-------------|----------------|----------------|----------------|

### Table 37.TAP\_ACTIVE\_STATUS register description

|                | Sign of the first tap that triggered interrupt                |  |  |  |  |  |
|----------------|---------------------------------------------------------------|--|--|--|--|--|
| Tap_sign       | 0: positive                                                   |  |  |  |  |  |
|                | 1: negative                                                   |  |  |  |  |  |
| T              | 0: X is not the triggering axis of the tap interrupt          |  |  |  |  |  |
| Tap_first_x    | 1: indicate X is the triggering axis of the tap interrupt.    |  |  |  |  |  |
| Ton finat v    | 0: Y is not the triggering axis of the tap interrupt          |  |  |  |  |  |
| Tap_first_y    | 1: indicate Y is the triggering axis of the tap interrupt.    |  |  |  |  |  |
| Ton first o    | 0: Z is not the triggering axis of the tap interrupt          |  |  |  |  |  |
| Tap_first_z    | 1: indicate Z is the triggering axis of the tap interrupt.    |  |  |  |  |  |
|                | active_sign: Sign of the first active interrupt.              |  |  |  |  |  |
| Active_sign    | 0: positive,                                                  |  |  |  |  |  |
|                | 1: negative                                                   |  |  |  |  |  |
| Active first x | 0: X is not the triggering axis of the active interrupt       |  |  |  |  |  |
| Active_hist_x  | 1: indicate X is the triggering axis of the active interrupt. |  |  |  |  |  |
| Active first y | 0: Y is not the triggering axis of the active interrupt       |  |  |  |  |  |
| Active_hist_y  | 1: indicate Y is the triggering axis of the active interrupt. |  |  |  |  |  |
| Active first z | 0: Z is not the triggering axis of the active interrupt       |  |  |  |  |  |
| Active_IIIst_Z | 1: indicate Z is the triggering axis of the active interrupt. |  |  |  |  |  |

## 8.10. ORIENT\_STATUS (0CH)

#### Table 38.ORIENT\_STATUS register

Default data: 0x00 Type: R

| unused | Orient[2] | Orient[1] | Orient[0] | unused | unused | Step stauts[1] | Step_stauts[0] |
|--------|-----------|-----------|-----------|--------|--------|----------------|----------------|
|        |           |           |           |        |        |                |                |

#### Table 39.ORIENT\_STATUS register description

|                  | orientation value of 'z' axis      |  |  |  |
|------------------|------------------------------------|--|--|--|
| Orient[2]        | 0: upward looking,                 |  |  |  |
|                  | 1: downward looking                |  |  |  |
|                  | orientation value of 'x', 'y' axes |  |  |  |
|                  | 00: portrait upright               |  |  |  |
| Orient[1:0]      | 01: portrait upside down           |  |  |  |
|                  | 10: landscape left                 |  |  |  |
|                  | 11:landscape right                 |  |  |  |
|                  | 00/11: idle                        |  |  |  |
| Step_status[1:0] | 01: walk                           |  |  |  |
|                  | 10: run                            |  |  |  |

## 8.11. STEPS\_MSB (0DH), STEPS\_LSB (0EH)

#### Table 40.STEPS\_MSB register

Default data: 0x00 Type: R

| Steps[15] | Steps [14] | Steps [13] | Steps [12] | Steps [11] | Steps [10] | Steps [9] | Steps [8] |
|-----------|------------|------------|------------|------------|------------|-----------|-----------|
| 1         | 1          | 1          |            | 1          |            | 1         |           |

#### Table 41.STEPS\_LSB register

Default data: 0x00 Type: R

| Steps [7] | Steps [6] | Steps [5] | Steps [4] | Steps [3] | Steps [2] | Steps [1] | Steps [0] |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|

# 8.12. RESOLUTION\_RANGE (0FH)

### Table 42.RESOLUTION\_RANGE register

Default data: 0x40 Type: RW

### Table 43.RESOLUTION\_RANGE register description

| HP_en           | 0:disable high pass filter |
|-----------------|----------------------------|
|                 | 1:enable                   |
| Wdt_en          | 0: disable watch dog       |
|                 | 1: enable watch dog        |
| Wdt_time        | 0: 1ms                     |
|                 | 1: 50ms                    |
| D 14' [10]      | 00:14bit                   |
|                 | 01:12bit                   |
| Resolution[1:0] | 10:10bit                   |
|                 | 11:8bit                    |
|                 | full scale                 |
| FS[1:0]         | 00: +/-2g                  |
|                 | 01: +/-4g                  |
|                 | 10:+/-8g                   |
|                 | 11:+/-16g                  |

## 8.13. ODR\_AXIS (10H)

#### Table 44.ODR\_AXIS register

Default data: 0x0F Type: RW

#### Table 45.ODR\_AXIS register description

| Vi- 4:1-1-     | 0: enable X axis  |
|----------------|-------------------|
| X-axis_disable | 1: disable X axis |
| V avia disable | 0: enable Y axis  |
| Y-axis_disable | 1: disable Y axis |
| 7 avia disable | 0: enable Z axis  |
| Z-axis_disable | 1: disable Z axis |
|                | 0000: 1Hz         |
|                | 0001: 1.95Hz      |
|                | 0010: 3.9Hz       |
|                | 0011: 7.81Hz      |
|                | 0100: 15.63Hz     |
| ODR[3:0]       | 0101: 31.25Hz     |
|                | 0110: 62.5Hz      |
|                | 0111: 125Hz       |
|                | 1000: 250Hz       |
|                | 1001: 500Hz       |
|                | 1100-1111: 1000Hz |

### 8.14. **MODE\_BW** (11H)

#### Table 46.MODE\_BW register

Default data: 0x9E Type: RW

#### Table 47.MODE\_BW register description

| PWR OFF      | 0: normal mode                                                                                |  |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
| FWK_OFF      | 1: suspend mode                                                                               |  |  |  |  |  |
|              | Bandwidth                                                                                     |  |  |  |  |  |
| DW(1.0]      | 00/11:500hz                                                                                   |  |  |  |  |  |
| BW[1:0]      | 01:250                                                                                        |  |  |  |  |  |
|              | 10:100                                                                                        |  |  |  |  |  |
| Autogloom om | 0: working the current ODR state all the way                                                  |  |  |  |  |  |
| Autosleep_en | 1: Working at 12.5hz in inactive state, automatic switched to normal mode during active state |  |  |  |  |  |

### **8.15. SWAP\_POLARITY (12H)**

#### Table 48.SWAP\_POLARITY register

Default data: 0x0E Type: RW

Swap & Polarity register is OTP register too, OTP address: 0x13

| unused | unused | unused | unused | X_polarity | Y_polarity | Z_polarity | X_Y_swap |
|--------|--------|--------|--------|------------|------------|------------|----------|
|--------|--------|--------|--------|------------|------------|------------|----------|

#### Table 49.SWAP\_POLARITY register description

| V molouity | 0: remain the polarity of X-axis.               |  |  |  |
|------------|-------------------------------------------------|--|--|--|
| X_polarity | 1: reverse the polarity of X-axis.              |  |  |  |
| Y polarity | 0: remain the polarity of Y-axis.               |  |  |  |
|            | 1: reverse the polarity of Y-axis.              |  |  |  |
| Z polarity | 0: remain the polarity of Z-axis.               |  |  |  |
| Z_polarity | 1: reverse the polarity of Z-axis.              |  |  |  |
| V V gwen   | 0: Don't need swap the output data for X/Y axis |  |  |  |
| X_Y_swap   | 1: swap the output data for X/Y axis.           |  |  |  |

## 8.16. FIFO\_CTRL (14H)

#### Table 50.FIFO\_CTRL register

Default data: 0x00 Type: RW

| FIFO mode[1] | FIFO mode[0] | hosumu [O]abo | Watermark_ | Watermark_ | Watermark_ | Watermark_ | Watermark_ |
|--------------|--------------|---------------|------------|------------|------------|------------|------------|
| ThO_mode[1]  | FIFO_mode[0] | unused        | samples[4] | samples[3] | samples[2] | samples[1] | samples[0] |

#### Table 51.FIFO CTRL register description

| FIFO_mode[1:0]          | 00: bypass mode                                                     |  |  |  |  |
|-------------------------|---------------------------------------------------------------------|--|--|--|--|
|                         | 01: FIFO mode                                                       |  |  |  |  |
|                         | 10: stream mode                                                     |  |  |  |  |
|                         | 11: trigger mode                                                    |  |  |  |  |
| Watermark_ samples[4:0] | Indicate how many data entries needed to trig a watermark interrupt |  |  |  |  |

## 8.17. INT\_SET0 (15H)

#### Table 52.INT\_SET0 register

Default data: 0x00 Type: RW

| unused unused | unused | Tilt_int_e<br>n | Watermark_int_en | FIFO_full_int_en | SM_int_en | Step_int_en |
|---------------|--------|-----------------|------------------|------------------|-----------|-------------|
|---------------|--------|-----------------|------------------|------------------|-----------|-------------|

#### Table 53.INT\_SET01 register description

| Tilt int en      | 0: disable                                 |  |  |  |  |
|------------------|--------------------------------------------|--|--|--|--|
|                  | 1: enable tilt interrupt                   |  |  |  |  |
| Watermark int en | 0:disable                                  |  |  |  |  |
| watermark_int_en | 1:enable watermark interrupt               |  |  |  |  |
| FIFO_full_int_en | 0:disable                                  |  |  |  |  |
|                  | 1:enable FIFO_full interrupt               |  |  |  |  |
| SM int en        | 0: disable                                 |  |  |  |  |
| Sivi_iiii_eii    | 1: enable SM(significant motion) interrupt |  |  |  |  |
| Stan int an      | 0: disable                                 |  |  |  |  |
| Step_int_en      | 1:emable step counter interrupt            |  |  |  |  |

## 8.18. INT\_SET1 (16H)

#### Table 54.INT\_SET1 register

Default data: 0x00 Type: RW

| INT source[1] | INT source[0] | S_tap_int_en | D ton int on | Orient int en | Active_int_en_ | Active_int_en_ | Active_int_en_ |
|---------------|---------------|--------------|--------------|---------------|----------------|----------------|----------------|
| INT_source[1] | INT_source[o] | S_tap_int_en | D_tap_int_en | Orient_int_en | z              | у              | x              |

#### Table 55.INT SET1 register description

| Table 35.111 Tegister description |                                                 |  |  |  |  |  |
|-----------------------------------|-------------------------------------------------|--|--|--|--|--|
|                                   | 00: oversampling data (ODR_period =ODR*OSR)     |  |  |  |  |  |
| INT_source[1:0]                   | 01: unfiltered data (ODR_period =ODR)           |  |  |  |  |  |
|                                   | 10/11: filtered data (ODR_period =ODR IIR)      |  |  |  |  |  |
| C tour int ou                     | 0: disable the single tap interrupt.            |  |  |  |  |  |
| S_tap_int_en                      | 1: enable the single tap interrupt.             |  |  |  |  |  |
| D ton int on                      | 0: disable the double tap interrupt.            |  |  |  |  |  |
| D_tap_int_en                      | 1: enable the double tap interrupt.             |  |  |  |  |  |
| Orient int an                     | 0: disable the orient interrupt.                |  |  |  |  |  |
| Orient_int_en                     | 1: enable the orient interrupt.                 |  |  |  |  |  |
| A saling line on a                | 0: disable the active interrupt for the z axis. |  |  |  |  |  |
| Active_int_en_z                   | 1: enable the active interrupt for the z axis.  |  |  |  |  |  |
| A saling line on sa               | 0: disable the active interrupt for the y axis. |  |  |  |  |  |
| Active_int_en_y                   | 1: enable the active interrupt for the y axis.  |  |  |  |  |  |
| A saling in A sure                | 0: disable the active interrupt for the x axis. |  |  |  |  |  |
| Active_int_en_x                   | 1: enable the active interrupt for the x axis.  |  |  |  |  |  |

### 8.19. INT\_SET2 (17H)

#### Table 56.INT\_SET2 register

Default data: 0x00 Type: RW

| Temporary_dis Temp_dis_time[1] Temp_dis_time[0] New_data_int_en Freefall_int_en unused unused unused unused | Temporary_dis |  |  |  |  | unused | unused | unused |
|-------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--------|--------|--------|
|-------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--------|--------|--------|

#### Table 57.INT\_SET2 register description

| Temporary_dis      | temporary disable all interrupts for a short time(configured by temp_dis_time) |
|--------------------|--------------------------------------------------------------------------------|
|                    | 00:100ms                                                                       |
| T 4:- 4:[1.0]      | 01:1s                                                                          |
| Temp_dis_time[1:0] | 10:2s                                                                          |
|                    | 11:4s                                                                          |
| N. 1.4. '.4        | 0: disable the new data interrupt.                                             |
| New_data_int_en    | 1: enable the new data interrupt.                                              |
| E                  | 0: disable the freefall interrupt.                                             |
| Freefall_int_en    | 1: enable the freefall interrupt                                               |

## 8.20. INT\_MAP1 (19H)

#### Table 58.INT\_MAP1 register

Default data: 0x00 Type: RW

| Int1_SM Int1_ | _orient Int1_s_tap | Int1_d_tap | Int1_tilt | Int1_active | Int1_step | Int1_freefall |
|---------------|--------------------|------------|-----------|-------------|-----------|---------------|
|---------------|--------------------|------------|-----------|-------------|-----------|---------------|

#### Table 59.INT MAP1 register description

|               | -                                                 |  |  |  |  |
|---------------|---------------------------------------------------|--|--|--|--|
| Int1 SM       | 0: doesn't mapping SM interrupt to INT1           |  |  |  |  |
| 1111_5141     | 1: mapping SM interrupt to INT1                   |  |  |  |  |
| Int1 orient   | 0: doesn't mapping orient interrupt to INT1       |  |  |  |  |
| Inti_orient   | 1: mapping orient interrupt to INT1               |  |  |  |  |
| I.,41 - 4     | 0: doesn't mapping single tap interrupt to INT1   |  |  |  |  |
| Int1_s_tap    | 1: mapping single tap interrupt to INT1           |  |  |  |  |
| Intl d ton    | 0: doesn't mapping double tap interrupt to INT1   |  |  |  |  |
| Int1_d_tap    | 1: mapping double tap interrupt to INT1           |  |  |  |  |
| Int1 tilt     | 0: doesn't mapping tilt interrupt to INT1         |  |  |  |  |
| Inti_uit      | 1: mapping tilt interrupt to INT1                 |  |  |  |  |
| Int1 active   | 0: doesn't mapping active interrupt to INT1       |  |  |  |  |
| Int1_active   | 1: mapping active interrupt to INT1               |  |  |  |  |
| Intl ston     | 0: doesn't mapping step counter interrupt to INT1 |  |  |  |  |
| Int1_step     | 1: mapping step counter interrupt to INT1         |  |  |  |  |
| I41 . C C.11  | 0: doesn't mapping freefall interrupt to INT1     |  |  |  |  |
| Int1_freefall | 1: mapping freefall interrupt to INT1             |  |  |  |  |

## 8.21. INT\_MAP2 (1AH)

#### Table 60.INT\_MAP2 register

Default data: 0x00 Type: RW

| Int2_new_data  | Int2_watermark                         | Int2_FIFO_full                                 | unused           | unused        | Int1_FIFO_full | Int1_watermark | Int1_new_data |  |  |  |
|----------------|----------------------------------------|------------------------------------------------|------------------|---------------|----------------|----------------|---------------|--|--|--|
| Table 61.IN    | Table 61.INT_MAP2 register description |                                                |                  |               |                |                |               |  |  |  |
| Int2 new dat   | to                                     | 0: doesn't mappin                              | g new data in    | terrupt to IN | NT2            |                |               |  |  |  |
| IIIt2_IIew_dat | la                                     | 1: mapping new data interrupt to INT2          |                  |               |                |                |               |  |  |  |
| Int2 motomore  | wile.                                  | 0: doesn't mappin                              | g watermark i    | nterrupt to   | INT2           |                |               |  |  |  |
| Int2_waterma   | irk                                    | 1: mapping watermark interrupt to INT2         |                  |               |                |                |               |  |  |  |
| Int2 EIEO 6    | .11                                    | 0: doesn't mapping FIFO full interrupt to INT2 |                  |               |                |                |               |  |  |  |
| Int2_FIFO_fu   | 111                                    | 1: mapping FIFO full interrupt to INT2         |                  |               |                |                |               |  |  |  |
| Intl FIEO 6    | ,11                                    | 0: doesn't mapping FIFO full interrupt to INT1 |                  |               |                |                |               |  |  |  |
| Int1_FIFO_fu   | 111                                    | 1: mapping FIFO full interrupt to INT1         |                  |               |                |                |               |  |  |  |
| Intl waterme   | ngle                                   | 0: doesn't mapping watermark interrupt to INT1 |                  |               |                |                |               |  |  |  |
| Int1_waterma   | II K                                   | 1: mapping watermark interrupt to INT1         |                  |               |                |                |               |  |  |  |
| Intl new dat   | to                                     | 0: doesn't mappin                              | g new data in    | terrupt to IN | T1             |                |               |  |  |  |
| Int1_new_data  |                                        | 1: mapping new d                               | ata interrupt to | o INT1        |                |                |               |  |  |  |

## 8.22. INT\_MAP3 (1BH)

#### Table 62.INT\_MAP3 register

Default data: 0x00 Type: RW

| Int2_SM | Int2_orient | Int2_s_tap | Int2_d_tap | Int2_tilt | Int2_active | Int2_step | Int2_freefall |
|---------|-------------|------------|------------|-----------|-------------|-----------|---------------|
|---------|-------------|------------|------------|-----------|-------------|-----------|---------------|

#### Table 63.INT\_MAP3 register description

|               | •                                                 |  |  |  |  |
|---------------|---------------------------------------------------|--|--|--|--|
| Int2 SM       | 0: doesn't mapping SM interrupt to INT2           |  |  |  |  |
| IIIIZ_SWI     | 1: mapping SM interrupt to INT2                   |  |  |  |  |
| Int2 orient   | 0: doesn't mapping orient interrupt to INT2       |  |  |  |  |
| Int2_orient   | 1: mapping orient interrupt to INT2               |  |  |  |  |
| Int? a ton    | 0: doesn't mapping single tap interrupt to INT2   |  |  |  |  |
| Int2_s_tap    | 1: mapping single tap interrupt to INT2           |  |  |  |  |
| Int? d ton    | 0: doesn't mapping double tap interrupt to INT2   |  |  |  |  |
| Int2_d_tap    | 1: mapping double tap interrupt to INT2           |  |  |  |  |
| IntO tilt     | 0: doesn't mapping tilt interrupt to INT2         |  |  |  |  |
| Int2_tilt     | 1: mapping tilt interrupt to INT2                 |  |  |  |  |
| Int? active   | 0: doesn't mapping active interrupt to INT2       |  |  |  |  |
| Int2_active   | 1: mapping active interrupt to INT2               |  |  |  |  |
| Int? cton     | 0: doesn't mapping step counter interrupt to INT2 |  |  |  |  |
| Int2_step     | 1: mapping step counter interrupt to INT2         |  |  |  |  |
| Int? functil  | 0: doesn't mapping freefall interrupt to INT2     |  |  |  |  |
| Int2_freefall | 1: mapping freefall interrupt to INT2             |  |  |  |  |

### **8.23. INT\_CONFIG (20H)**

#### Table 64.INT\_CONFIG register

Default data: 0x00 Type: RW

| Reset_int | unused | unused | unused | Int2_od | Int2_lvl | Int1_od | Int1_lvl |
|-----------|--------|--------|--------|---------|----------|---------|----------|

#### Table 65.INT\_CONFIG register description

| Reset_int | Write'1'to reset all latched int.         |
|-----------|-------------------------------------------|
| 1         | 0: select push-pull output for INT2       |
| Int2_od   | 1: selects OD output for INT2             |
| 1         | 0: selects active level high for pin INT2 |
| Int2_lvl  | 1: selects active level low for pin INT2  |
| Intl od   | 0: select push-pull output for INT1       |
| Int1_od   | 1: selects OD output for INT1             |
| Intl Inl  | 0: selects active level high for pin INT1 |
| Int1_lvl  | 1: selects active level low for pin INT1  |

## 8.24. INT\_LATCH (21H)

#### Table 66.INT\_LATCH register

Default data: 0x00 Type: RW

| Latch_in | 2[3] Latch_int2[2] | Latch_int2[1] | Latch_int2[0] | Latch_int1[3] | Latch_int1[2] | Latch_int1[1] | Latch_int1[0] |  |
|----------|--------------------|---------------|---------------|---------------|---------------|---------------|---------------|--|
|----------|--------------------|---------------|---------------|---------------|---------------|---------------|---------------|--|

Table 67.INT LATCH register description

| Table 67.INT_LATCH re | gister description            |
|-----------------------|-------------------------------|
|                       | 0000: non-latched             |
|                       | 0001: temporary latched 250ms |
|                       | 0010: temporary latched 500ms |
|                       | 0011: temporary latched 1s    |
|                       | 0100: temporary latched 2s    |
|                       | 0101: temporary latched 4s    |
|                       | 0110: temporary latched 8s    |
| Latch_int2[3:0]       | 0111: latched                 |
| Laten_int2[3.0]       | 1000: non-latched             |
|                       | 1001: temporary latched 1ms   |
|                       | 1010: temporary latched 1ms   |
|                       | 1011: temporary latched 2ms   |
|                       | 1100: temporary latched 25ms  |
|                       | 1101: temporary latched 50ms  |
|                       | 1110: temporary latched 100ms |
|                       | 1111: latched                 |
|                       | 0000: non-latched             |
|                       | 0001: temporary latched 250ms |
|                       | 0010: temporary latched 500ms |
|                       | 0011: temporary latched 1s    |
|                       | 0100: temporary latched 2s    |
|                       | 0101: temporary latched 4s    |
|                       | 0110: temporary latched 8s    |
| Latch int1[3:0]       | 0111: latched                 |
| Laten_intr[3.0]       | 1000: non-latched             |
|                       | 1001: temporary latched 1ms   |
|                       | 1010: temporary latched 1ms   |
|                       | 1011: temporary latched 2ms   |
|                       | 1100: temporary latched 25ms  |
|                       | 1101: temporary latched 50ms  |
|                       | 1110: temporary latched 100ms |
|                       | 1111: latched                 |

### 8.25. FREEFALL\_DUR (22H)

#### Table 68.FREEFALL\_DUR register

Default data: 0x09 Type: RW

| Freefall dur[7] | Freefall dur[6] | Freefall dur[5] | Freefall dur[4] | Freefall dur[3] | Freefall dur[2] | Freefall dur[1] | Freefall dur[0] |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| rreeran_aar[,]  | rreeran_aar[o]  | rreeran_aar[e]  | rreeran_aar[.]  | rreeran_aar[s]  | 11001411_441[2] | 11001min_dur[1] | ireeran_aar[o]  |

#### Table 69.FREEFALL\_DUR register description

|                   | Delay time for freefall                 |
|-------------------|-----------------------------------------|
| E f. 11 4 [7.0]   | delay_time = ( freefall_dur + 1 ) * 2ms |
| Freefall_dur[7:0] | range from 2ms to 512ms                 |
|                   | default: 20ms                           |

### 8.26. FREEFALL\_THS (23H)

#### Table 70.FREEFALL\_THS register

Default data: 0x30 Type: RW

| Freefall_th[7] | Freefall_th[6] | Freefall_th[5] | Freefall_th[4] | Freefall_th[3] | Freefall_th[2] | Freefall_th[1] | Freefall_th[0] |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|

#### Table 71.FREEFALL\_THS register description

|                  | freefall threshold = freefall_th * 7.81mg |
|------------------|-------------------------------------------|
| Freefall_th[7:0] | LSB = 7.81mg                              |
|                  | default is 375mg                          |

## 8.27. FREEFALL\_HYST (24H)

#### Table 72.FREEFALL HYST register

Default data: 0x01 Type: RW

| _ |        |        |        |        |        |               |                |                 |
|---|--------|--------|--------|--------|--------|---------------|----------------|-----------------|
| Ī | unused | unused | unused | unused | unused | Freefall_mode | Freefall_hy[1] | fFreefall_hy[0] |

#### Table 73.FREEFALL\_HYST register description

| E£.111.          | 0: single mode.                                |
|------------------|------------------------------------------------|
| Freefall_mode    | 1: sum mode.                                   |
|                  | Set the hysteresis for freefall detection.     |
| Freefall_hy[1:0] | Free fall hysteresis time = freefall_hy* 125mg |
|                  | LSB = 125mg                                    |

## 8.28. **ACTIVE\_DUR (27H)**

#### Table 74.ACTIVE\_DUR register

Default data: 0x00 Type: RW

| Inactive_dur[3] Inactive_dur[2] Inactiv | tive_dur[1] Inactive_dur[0] Active_dur[3] | Active_dur[2] Active_d | ur[1] Active_dur[0] |
|-----------------------------------------|-------------------------------------------|------------------------|---------------------|
|-----------------------------------------|-------------------------------------------|------------------------|---------------------|

#### Table 75.ACTIVE\_DUR register description

| Inactive_dur[4:0] | inactive duration time = (Inactive_dur + 1)* ODR_period |
|-------------------|---------------------------------------------------------|
| Active_dur[4:0]   | Active duration time = (Active_dur + 1)* ODR_period     |

### 8.29. **ACTIVE\_THS (28H)**

#### Table 76.ACTIVE\_THS register

Default data: 0x14 Type: RW

| Active_th[7] | Active th [6] | Active th [5]   | Active th[4]     | Active th [3]    | Active th [2]  | Active th [1]   | Active th [0] |
|--------------|---------------|-----------------|------------------|------------------|----------------|-----------------|---------------|
| rich ve_m[/] | richive_m [o] | 7 tou vo_ui [3] | 7 10ti ve_tii[1] | 710ti ve_tii [3] | 7 ten ve_m [2] | 710tive_tii [1] | rich ve_m [o] |

#### Table 77.ACTIVE THS register description

|                | 6 1                                           |
|----------------|-----------------------------------------------|
|                | Threshold of active interrupt=Active_th*K(mg) |
|                | K = 3.91(2g  range),                          |
| Active_th[7:0] | K = 7.81(4g  range),                          |
|                | K=15.625(8g range),                           |
|                | K=31.25(16g range).                           |

## 8.30. TAP\_DUR (2AH)

#### Table 78.TAP\_DUR register

Default data: 0x04 Type: RW

#### Table 79.TAP\_DUR register description

|              | <u> </u>                                                                 |
|--------------|--------------------------------------------------------------------------|
| Tap_quiet    | 0: tap quiet duration 30ms.                                              |
| Tap_quiet    | 1: tap quiet duration 20ms.                                              |
| Tap_shock    | 0: tap shock duration 50ms.                                              |
| Tap_shock    | 1: tap shock duration 70ms.                                              |
|              | Tap duration selects the length of the time window for the second shock. |
|              | 000: 50ms                                                                |
|              | 001: 100ms                                                               |
|              | 010: 150ms                                                               |
| Tap_dur[2:0] | 011: 200ms                                                               |
|              | 100: 250ms                                                               |
|              | 101: 375ms                                                               |
|              | 110: 500ms                                                               |
|              | 111: 700ms                                                               |

## 8.31. TAP\_THS (2BH)

#### Table 80.TAP\_THS register

Default data: 0x0a Type: RW

|--|

#### Table 81.TAP THS register description

|                | 1                                       |
|----------------|-----------------------------------------|
| Tilt time[2:0] | stable time for tilt detection          |
| Tilt_time[2:0] | LSB = 64 * 1/ODR                        |
|                | Threshold of tap interrupt=Tap_th*K(mg) |
|                | K = 62.5(2g  range)                     |
| Tap_th [4:0]   | K = 125(4g  range)                      |
|                | K = 250(8g  range)                      |
|                | K = 500 (16g  range)                    |

### 8.32. ORIENT\_HYST (2CH)

#### Table 82.ORIENT\_HYST register

Default data: 0x18 Type: RW

#### Table 83.ORIENT\_HYST register description

| Oni-ut 1-ut[2:0]  | Set the hysteresis of the orientation interrupt |
|-------------------|-------------------------------------------------|
| Orient_hyst[2:0]  | 1LSB = 62.5mg.                                  |
|                   | 00: no blocking                                 |
| Orient block(1.0) | 01: z blocking                                  |
| Orient_block[1:0] | 10: z blocking or slope in any axis > 0.2g      |
|                   | 11: no blocking                                 |
|                   | 00: symmetrical                                 |
| Orient mede [1,0] | 01: high-asymmetrical                           |
| Orient_mode [1:0] | 10: low-asymmetrical                            |
|                   | 11:synmmetrical                                 |

### 8.33. **Z\_BLOCK** (2DH)

#### Table 84.Z\_BLOCK register

Default data: 0x88 Type: RW

| Tilt_th[3] | Tilt_th[2] | Tilt_th[1] | Tilt_th[0] | Z_blocking[3] | Z_blocking[2] | Z_blocking[1] | Z_blocking[0] |
|------------|------------|------------|------------|---------------|---------------|---------------|---------------|
|------------|------------|------------|------------|---------------|---------------|---------------|---------------|

#### Table 85.Z\_BLOCK register description

| T:1+ +1-[2.0]      | Set the tilt threshold                            |
|--------------------|---------------------------------------------------|
| Tilt_th[3:0]       | 0-480mg with LSB=32mg                             |
| 7. hla akin a[2,0] | Defines the blocking acc_z between 0g to 0.9375g. |
| Z_blocking[3:0]    | 1LSB=62.5mg                                       |

### **8.34. RESET\_STEP (2EH)**

#### Table 86.RESET\_STEP register

Default data: 0x00 Type: RW

| Reset_steps 1 | unused |
|---------------|--------|--------|--------|--------|--------|--------|--------|
|---------------|--------|--------|--------|--------|--------|--------|--------|

#### Table 87.Z\_BLOCK register description

| Reset_steps Write 1 to reset step counter |
|-------------------------------------------|
|-------------------------------------------|

## **8.35. STEP\_FILTER (33H)**

#### Table 88.STEP\_FILTER register

Default data: 0x22 Type: RW

|  | Step_en | unused |
|--|---------|--------|--------|--------|--------|--------|--------|--------|
|--|---------|--------|--------|--------|--------|--------|--------|--------|

#### Table 89.STEP\_CONFIG4 register description

|         | C4      | 0:disable                     |
|---------|---------|-------------------------------|
| Step_en | Step_en | 1:Enable step detect function |

### 8.36. SM\_THRESHOLD (34H)

#### Table 90.SM\_THRESHOLD register

Default data: 0x00 Type: RW

| [7] SM_threshold[6] SM_threshold[5] SM_threshold[4] SM_threshold[3] SM_threshold[2] SM_threshold[1] SM_threshold[6] SM_thresho | threshold[4] SM threshold[3] SM threshold[2] SM threshold[1] SM threshold[0] |  |  |  | SM_threshold[7] |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|-----------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|-----------------|

#### Table 91.SM\_THRESHOLD register description

| SM_threshold[7:0] | 0-255 step |
|-------------------|------------|
|-------------------|------------|

# 9. Package information

### 9.1. Outline dimensions

The sensor housing is a standard LGA package. Its dimensions are the following.



| COMMON DIMENSIONS(MM) |                 |      |      |  |  |  |  |
|-----------------------|-----------------|------|------|--|--|--|--|
| PKG.                  | W:VERYVERY THIN |      |      |  |  |  |  |
| REF.                  | MIN.            | NOM. | MAX  |  |  |  |  |
| Α                     | 0.82            | 0.9  | 0.98 |  |  |  |  |
| A1(SUBSTRATE)         |                 |      |      |  |  |  |  |
| D                     | 1.9             | 2    | 2.1  |  |  |  |  |
| E                     | 1.9             | 2    | 2.1  |  |  |  |  |

Figure 14 12Pin LGA Mechanical data and package dimensions

## 9.2. Landing pattern recommendation

For the design of the landing patterns, we recommend the following dimensioning:



Figure 15 landing patterns; dimensions in mm

## 9.3. Tape and reel specification

The da217 is shipped in a standard pizza box

The box dimension for 1 reel is:  $L \times W \times H = 35 \text{cm} \times 35 \text{cm} \times 5 \text{cm}$ 

The da217 quantity: 5000pcs per reel, please handle with care.



Figure 16 Tape and reel dimension in mm

# 10. Reliability

The qualification condition of MiraMEMS's products is based on the stress test qualification for integrated circuits, JEDEC JESD47H.01 Standard. The test summary is listed below.

**Table 92.Accelerated Life Tests** 

| Test                                         | Condition                      | Qty/lot | Lot | Acc/Rej | Result |
|----------------------------------------------|--------------------------------|---------|-----|---------|--------|
| High Temperature Storage (HTS)*              | 150C, 1000hrs                  | 77      | 3   | 0/1     | PASS   |
|                                              | JEDEC JESD22-A103D Condition A |         |     |         |        |
| High Temperature Operating Life Test (HTOL)* | 125C, 1000hrs, 3.63V biased    | 77      | 3   | 0/1     | PASS   |
|                                              | JEDEC JESD22-A108D             |         |     |         |        |
| Highly Accelerated Stress Test (uHAST)*      | 130C/85%, 96hrs                | 77      | 3   | 0/1     | PASS   |
|                                              | JEDEC JESD22-A118A Condition A |         |     |         |        |

<sup>\*</sup>Tests are preceded by MSL3 preconditioning in accordance with JEDEC JESD22-A113F

**Table 93. Component Level Tests** 

| Test                  | Condition                                | Qty/lot | Lot | Acc/Rej | Result |
|-----------------------|------------------------------------------|---------|-----|---------|--------|
| Preconditioning(MSL3) | 24hrs HTSL (125C) ->192Hrs WHTSL         | 77      | 3   | 0/1     | PASS   |
|                       | (30C/60%RH) + 3x PbFree Reflow, 260C max |         |     |         |        |
|                       | JEDEC JESD22-A113F                       |         |     |         |        |
| Temperature Cycle*    | -40C~85C (air to air) 500 cycles         |         | 3   | 0/1     | PASS   |
|                       | JEDEC JESD22-A104D                       |         |     |         |        |
|                       | Condition N                              |         |     |         |        |
| Shock Test            | 10000G/0.2ms, X/Y/Z 5 time/ direction    | 10      | 3   | 0/1     | PASS   |
|                       | JEDEC JESD22-B104C                       |         |     |         |        |
| Vibration Test        | sweep 20-2000Hz,                         | 10      | 2   | 0/1     | PASS   |
|                       | 4 times/direction                        |         |     |         |        |
|                       | JEDEC JESD22-B103B Condition 1           |         |     |         |        |
|                       | 60Hz_32h/direction                       |         |     |         |        |
| ESD Susceptibility    | 2000V (HBM) JEDEC JS-001-2012            | 6       | 1   | 0/1     | PASS   |
|                       | 200V (MM) JEDEC JESD22-A115C             | 6       | 1   | 0/1     | PASS   |
|                       | 500V (CDM) JEDEC JESD22-C101E            | 6       | 1   | 0/1     | PASS   |
| Latch-up              | >+/-2Vcc, max                            | 6       | 1   | 0/1     | PASS   |
|                       | >+/-2lcc, max                            |         |     |         |        |
|                       | JEDEC JESD-78D                           |         |     |         |        |

<sup>\*</sup>Tests are preceded by MSL3 preconditioning in accordance with JEDEC JESD22-A113F

# 11. Revision history

#### **Table 94.Document revision history**

| Date       | Revision | Changes                       |
|------------|----------|-------------------------------|
| 27-Mar2017 | 0.1      | Initial release               |
| 28-Jun2017 | 0.2      | Modify package size           |
| 04-Feb2018 | 0.3      | Modify ODR from 500Hz to 1KHz |