# HAMS1K: Hardware Accelerated Merge Sort for sorting array of 1024 integers

Gaurav Dubey, Michael Salek

December 8, 2022

#### Abstract

This paper, presents HAMS1K, a very basic hardware accelerated sorting algorithm designed to sort a 1024 integer input array. The implemented algorithm divides an unsorted array of 1024 integers into 256 sublists of 4 integers each. These 256 sublists are then sorted using a bitonic sort hardware implementation. Later hardware employs a parallel merge tree to repeatedly merge sublists until only one sublist remains. This sublist corresponds to the desired sorted list. This hardware implementation can only sort 1024 integers in its current form, but with some changes and a supporting application software, any unsorted array can be sorted.

#### 1 Introduction

Sorting is used in a variety of applications that deal with large amounts of data. Computers are processing more data than ever before thanks to cloud computing, machine learning, artificial intelligence, and the internet of things. As Moore's law slows, there is concern that the increase in compute resources will not be enough to meet the demand for compute resources to handle data that grows exponentially every year.

Sorting data involves subtasks such as comparing and swapping two integers. A function to swap two integers in C/C++ can be written in as few as four assignment statements, as shown below, but this does not imply that the computer will execute this function in four machine instructions. Looking at the disassembled code of the swap function below, it can be seen that the C/C++ compiler added a few more instructions to allow the machine to produce the desired results. These additional inserted instructions are required and consume a substantial number of compute time. In addition, there may be cases where the swap function is called for a variable involving cache misses, which will increase the execution time even more.

```
C/C++ code:
void swap(int * i, int *j) {
  int a = *i;
                 int b = *j;
  *i = b:
                 *i = a;
}
assembly:
                          #setup, push data on stack for swap
    pushl %ebp
          %esp,%ebp
    movl
                          #setup
    pushl %ebx
                          #setup, push data on stack for swap
           8(\% ebp),\% edx
    movl
                          \#edx = i
    movl
           12(\%ebp),\%ecx \#ecx = j
           (\%edx),\%ebx
                          \#ebx = *i
    movl
           (\%ecx),\%eax
                          \#ecx = *j
    movl
          \%eax,(\%edx)
                          \#*i = b
    movl
          %ebx,(%ecx)
                          \#*j = a
    movl
    popl
          %ebx
                          #finish, remove data from stack
          %ebp
                          #finish, remove data from stack
    popl
    ret
                          #finish
```

Basic operations like swap which seem trivial could be quite more expensive than expectation and sorting large amounts of data consumes significant compute resources. Dedicated hardware for this problem can swap two variables in just 1 machine cycle and there is a growing interest in reducing this time by designing application-specific solutions to accelerate sorting algorithms in hardware. HAMS1K is one such attempt to speed up merge sorting through parallelism and locality.

HAMS1K includes RAMs to store data locally to avoid large memory read and write accesses latency. The hardware implementation consists of multiple RAMs, read and write accesses are performed in a manner that parallel merge tree can operate at optimal rates to speed up sorting.

# 2 Background

A computer must be able to perform multiple compare and swap operations in a single machine cycle in order to sort data at high throughput. The complexity of designing computing systems that can perform multiple operations simultaneously and have memory elements to accommodate required data is a major barrier to achieving this. There are networks with fast sorting or ordering capabilities, such as the Batcher odd-even mergesort network, the Bitonic merge sorter network, and the FIFO-based Merge Sorting network, among others. HAMS1K speeds up the merge sort algorithm by utilising a bitonic merge sort network and a FIFO-based merge network.

#### 2.1 Merge Sort

Merge Sort is a Divide and Conquer algorithm. Implementation of this algorithm involves three steps i.e. divide, conquer and merge. The algorithm divides the input array into two sublists, then it separates these two sublists into four sublists, this process is continued until the lists are broken down until they can no longer be divided, leaving N sublists with just 1 element each, these N sublists can be considered as sorted. Here N is the length of the input array to be sorted. Once these lists cannot be broken down further, it starts merging these N sublists such that merged lists are sorted in a particular order (say ascending order), conquering sort problem one step at a time. This process is illustrated with animation in the figure 1.

Figure 1: Illustration of the Merge sort algorithm.

#### 2.2Batcher odd-even mergesort

Batcher's odd-even mergesort is a generic construction devised by Ken Batcher for sorting networks of size  $O(nlog^2n)$  and depth  $O(nlog^2n)$ , where n is the number of items to be sorted[Bat22][Bat68]. Although it is not asymptotically optimal, Knuth concluded in 1998, with respect to the AKS network that "Batcher's method is much better, unless n exceeds the total memory capacity of all computers on earth!"

It is popularized by the second GPU Gems book, as an easy way of doing reasonably efficient sorts on graphics-processing hardware.

Pseudo code:

```
# note: the input sequence is indexed from 0 to (n-1)
for p = 1, 2, 4, 8, \dots \# as long as p < n
  for k = p, p/2, p/4, p/8, \dots \# as long as <math>k >= 1
    for j = mod(k,p) to (n-1-k) with a step size of 2k
      for i = 0 to k-1 with a step size of 1
        if floor ((i+j) / (p*2)) = floor ((i+j+k) / (p*2))
          compare and sort elements (i+j) and (i+j+k)
```



Figure 2: A hardware oriented design to sort list of 4 elements (Batcher odd-even mergesort).

#### 2.3 Bitonic Mergesort

Bitonic mergesort is a parallel algorithm for sorting [Bit22]. It is also used as a construction method for building a sorting network. The algorithm was devised by Ken Batcher. The resulting sorting networks consist of  $O(n\log^2(n))$  comparators and have a delay of  $O(n\log^2 n)$ , where n is the number of items to be sorted.

```
Pseudo code:
```

```
// given an array arr of length n, this code sorts it in place
// all indices run from 0 to n-1
for (k = 2; k \le n; k *= 2) // k is doubled every iteration
  // j is halved at every iteration, with truncation of fractional parts
  for (j = k/2; j > 0; j \neq 2)
    for (i = 0; i < n; i++)
      l = bitwiseXOR (i, j); // in C-like languages this is "i <math>\hat{j}"
      if (1 > i)
        if ((bitwiseAND (i, k) = 0) AND (arr[i] > arr[l])
          OR (bitwiseAND (i, k) != 0) AND (arr[i] < arr[l])
           swap the elements arr[i] and arr[l]
```



Figure 3: A hardware oriented design to sort list of 4 elements (Bitonic mergesort).

#### 2.4 FIFO-based Merge Sort

The serial merge sort algorithm can be implemented in hardware by using a network (FIFO merge) of circular buffers, as shown in figure 4. Because the algorithm divides the input array first, an array with N elements will have N sorted sublists. We use the FIFO merge to combine sorted N sublists into N/2 sorted lists with 2 elements. Then we combine N/2 sorted lists to make N/4 sorted lists, each with four elements. This process is repeated until we have a list of N elements.



FIFOs as shown here are used to merge two sorted lists.

- 1. Compare the data in the FIFOs' head.
- If the data at FIFO A's head is smaller than the data at FIFO B's head or if FIFO B is empty, read (pop) from FIFO A.
   If the data at FIFO B's head are less than the data at FIFO A's head or if FIFO A is empty, read (pop) from FIFO B.
- 3. To FIFO O, write (push) the read data (merge list reside here).

In this case, data at FIFO A's head (23) is less than data at FIFO B's head (98), so, 23 will be removed from FIFO A and should be added to FIFO O.

Figure 4: A hardware oriented design to merge two sorted list using FIFO-base merge.

# 3 Hardware accelerated Merge Sort implementations

#### 3.1 Implementation I: serial implementation

A serial merge sort implementation can be designed using RAM to store the input array to be sorted and a FIFO-based merge sorter. A finite state machine would generate addresses for read and write access for compare and swap operations in this case. The FIFO-based merge sorter, as discussed in section 2.4, performs compare and swap operations.

Assuming that RAM does not support simultaneous read and write, the hardware implementation will take  $2N^*(log_2N-1)$  clock cycles to sort the input array. Because the merging process is repeated  $log_2N-1$  times, each merging cycle requires N clock cycles to read all array elements and N clock cycles to write the merged sorted list back to memory.

An illustration of this implementation that sorts an array of 12 elements is shown with animation in figure 5.

Figure 5: Illustration of hardware implementation of serial Merge sort algorithm.

## 3.2 Implementation II: serial hybrid implementation

Odd-even sorter and bitonic sorter can sort a list of elements of power of 2 at a time, as discussed in sections 2.2 and 2.3, odd-even sorter and bitonic sorter can sort a list of elements of power of 2 at a time. While a FIFO-based merge sorter can sort multiple lists at the same time, the output rate is always one number per clock cycle. This implementation uses these networks for the initial sorting to increase throughput and a FIFO-based sorter for the rest of the sorting.

In the case of the implementation discussed in section 3.1, merge sorting begins with merging lists with one element, then lists with two elements, lists with four elements, and so on. Because hardware can now sort lists with  $2^M$  elements, the first M merge cycles can be avoided by using a  $2^M$  element bitonic sorter for initial sorting.

Assuming that RAM does not support simultaneous read and write, the hardware implementation will take  $2N^*(log_2N - M + 1)$  clock cycles to sort the input array. Because the merging process is repeated  $log_2N - M - 1$  times (including the first merge cycle by bitonic sort), each merging cycle requires N clock cycles to read all array elements and N clock cycles to write the merged sorted list back to memory.

An illustration of first merge sort cycle by bitonic sorter is shown with animation in figure 6.

## 3.3 Implementation III: improved hybrid implementation

In section 3.2 the hybrid implementation needs a deserailizer unit which concatenates  $2^M$  elements i.e. to prepare input data for  $2^M$  bitonic sorter. By use of multiple RAMs which could support reads and write of  $2^M$  integers per clock as shown with animation in figure 7, deserailizer could be avoided, also reading and writing all array element could be done in  $N/2^M$  clock cycles instead of N clock cycles for merge cycles. Additionally, number of merge cycle also reduce to  $log_M N - 1$  from  $log_2 N - 1$ .

Figure 6: Initial merge cycle using bitonic sorter for 3.2.

HAMS1K is based on the this improved hybrid implementation. This implementation required hardware architecture changes to improve parallelism. The architecture of HAMS1K is shown in figure 8.

Assuming that RAM does not support simultaneous read and write, the hardware implementation will take  $N*(log_MN)+(N/2^M)*(log_MN)$  clock cycles to sort the input array. Because the merging process is repeated  $log_2N-M$  times (excluding the first merge cycle by bitonic sort), each merging cycle requires  $N/2^M$  clock cycles to read all array elements and N clock cycles to write the merged sorted list back to memory.

Figure 7: Illustration of improved hybrid implementation.



Figure 8: Block diagram of HAMS1K hardware.

## 4 Results and conclusion

Various hardware architecture have been tested for performance and it is observed that parallelism plays a major factor in reduction of the execution time for sorting. — see Table 1. Also, increasing width of bitonic sorter and odd-even sorter is desirable to increase parallelism but this increases overall area of the design and complexity in handling memory interface for merge sort. With increase in parallelism, sorting rate improves proportionally but at cost of area and complexity. Deciding optimal degree of parallelism is beyond the scope of this work.

All test have been performed for hardware designed to sort 1024 integers and the width of bitonic sorter network and FIFO-based merge sorter is four for 3.2 and 3.3.

| Hardware implementation (1024 element sorter) | Computation time in clock cycles |
|-----------------------------------------------|----------------------------------|
| Implementation I                              | 18432                            |
| Implementation II                             | 14336                            |
| Implementation III (HAMS1K)                   | 5120                             |

Table 1: Computation time in terms of clock cycles for various hardware implementations.

## References

- [Bat68] K.E. Batcher. Sorting networks and their applications. *Proc. AFIPS Spring Joint Comput. Conf.*, 32:307–314, 1968.
- [Bat22] Batcher odd—even mergesort. Batcher odd—even mergesort Wikipedia, the free encyclopedia, 2022. [Online; accessed 07-December-2022].
- [Bit22] Bitonic sorter. Bitonic sorter Wikipedia, the free encyclopedia, 2022. [Online; accessed 07-December-2022].