# HIGH-VOLTAGE MIXED-SIGNAL IC

UC1609

65x192 STN Controller-Driver



August 3, 2012

MP Specifications



# **Table of Content**

| Introduction3                        |
|--------------------------------------|
| MAIN APPLICATIONS3                   |
| FEATURE HIGHLIGHTS3                  |
| ORDERING INFORMATION                 |
| BLOCK DIAGRAM5                       |
| PIN DESCRIPTION6                     |
| RECOMMENDED COG LAYOUT8              |
| CONTROL REGISTERS9                   |
| COMMAND TABLE11                      |
| COMMAND DESCRIPTION                  |
| LCD VOLTAGE SETTING                  |
| V <sub>LCD</sub> QUICK REFERENCE     |
| LCD DISPLAY CONTROLS                 |
| ITO LAYOUT AND LC SELECTION24        |
| HOST INTERFACE26                     |
| DISPLAY DATA RAM (DDRAM)             |
| RESET & POWER MANAGEMENT             |
| MULTI-TIME PROGRAM (MTP) NV MEMORY41 |
| MTP OPERATION FOR LCM MAKERS44       |
| ESD Consideration                    |
| ABSOLUTE MAXIMUM RATINGS49           |
| SPECIFICATIONS                       |
| AC CHARACTERISTICS51                 |
| PHYSICAL DIMENSIONS                  |
| ALIGNMENT MARK INFORMATION58         |
| PAD COORDINATES                      |
| TRAY INFORMATION                     |
| REVISION HISTORY                     |



UC1609C A1.0

©1999~2012 65x192 STN Controller-Driver

# **UC1609**

Single-Chip, Ultra-Low Power 65COM by 192SEG Passive Matrix LCD Controller-Driver

### INTRODUCTION

UC1609c is an advanced high-voltage mixed-signal CMOS IC, especially designed for the display needs of ultra-low power hand-held devices.

This chip employs UltraChip's unique DCC (Direct Capacitor Coupling) driver architecture to achieve near crosstalk free images.

In addition to low power column and row drivers, the IC contains all necessary circuits for high-V LCD power supply, bias voltage generation, timing generation and graphics data memory.

Advanced circuit design techniques are employed to minimize external component counts and reduce connector size while achieving extremely low power consumption.

### MAIN APPLICATIONS

 Cellular Phones, Smart Phones, PDA, and other battery operated palm top devices or portable Instruments

### **FEATURE HIGHLIGHTS**

- Single chip controller-driver supports 65x192 graphics STN LCD panels.
- Support both row ordered and column ordered display buffer RAM access.
- A software-readable ID pin to support configurable vender identification.
- Support both row-ordered and column-ordered display buffer RAM access.

- Support industry standard 8-bit parallel bus (8080 or 6800 mode), 4-wire and 3-wire serial buses (S8 and S9), and 2-wire I<sup>2</sup>C serial interface.
- Ultra-low power consumption under all display patterns.
- Fully programmable Mux Rate, partial display, Bias Ratio and Frame Rate allow many flexible power management options.
- Software programmable frame rates at 76, 95, 132 and 168 Hz.
- Four software programmable temperature compensation coefficients.
- 7-x internal charge pump with on-chip pumping capacitor requires only 3 external capacitors to operate.
- On-chip Power-ON Reset makes RST pin optional.
- Very low pin count (10-pin) allows exceptional image quality in COG format on conventional ITO glass.
- Flexible data addressing/mapping schemes to support wide ranges of software models and LCD layout placements.

V<sub>DD</sub> (digital) range (Typ.): 1.8V ~ 3.3V
 V<sub>DD</sub> (analog) range (Typ.): 2.7V ~ 3.3V
 V<sub>LCD</sub> range: 4.8V ~ 11.5V

- Available in gold bump dies
- COM/SEG bump information Bump pitch: 27.6 μM Bump gap: 12 μM Bump surface: 1560 μM<sup>2</sup>



### **ORDERING INFORMATION**

| Part Number | MTP | I <sup>2</sup> C | Description     |
|-------------|-----|------------------|-----------------|
| UC1609cGAA  | Yes | Yes              | Gold Bumped Die |

### **General Notes**

#### **APPLICATION INFORMATION**

For improved readability, the specification contains many application data points. When application information is given, it is advisory and does not form part of the specification for the device.

#### USE OF I2C

The implementation of I<sup>2</sup>C is already included and tested in all silicon.

#### **BARE DIE DISCLAIMER**

All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing. There is no post waffle saw/pack testing performed on individual die. Although the latest modern processes are utilized for wafer sawing and die pick-&-place into waffle pack carriers, UltraChip has no control of third party procedures in the handling, packing or assembly of the die. Accordingly, it is the responsibility of the customer to test and qualify their application in which the die is to be used. UltraChip assumes no liability for device functionality or performance of the die or systems after handling, packing or assembly of the die.

### LIFE SUPPORT APPLICATIONS

These devices are not designed for use in life support appliances, or systems where malfunction of these products can reasonably be expected to result in personal injuries. Customer using or selling these products for use in such applications do so at their own risk.

### **CONTENT DISCLAIMER**

UltraChip believes the information contained in this document to be accurate and reliable. However, it is subject to change without notice. No responsibility is assumed by UltraChip for its use, nor for infringement of patents or other rights of third parties. No part of this publication may be reproduced, or transmitted in any form or by any means without the prior consent of UltraChip Inc. UltraChip's terms and conditions of sale apply at all times.

### **CONTACT DETAILS**

UltraChip Inc. (Headquarter) 4F, No. 618, Recom Road, Neihu District, Taipei 114, Taiwan, R. O. C. Tel: +886 (2) 8797-8947 Fax: +886 (2) 8797-8910

Sales e-mail: <a href="mailto:sales@ultrachip.com">sales@ultrachip.com</a>
Web site: <a href="mailto:http://www.ultrachip.com">http://www.ultrachip.com</a>

### **BLOCK DIAGRAM**



### **PIN DESCRIPTION**

| Pin Name<br>(Pad Name)                           | Туре | Pins   | Description                                                                                                                                                                                                                                                                       |
|--------------------------------------------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                  |      |        | MAIN POWER SUPPLY                                                                                                                                                                                                                                                                 |
| $V_{DD}$                                         |      | 6      | $V_{DD}$ supplies for Display Data RAM and digital logic, $V_{DD2}$ supplies for $V_{LCD}$ and $V_{DD2}$ generator, $V_{DD3}$ supplies for $V_{BIAS}$ and other analog circuits. $V_{DD2}/V_{DD3}$ should be connected to the same power source. But $V_{DD}$ can be connected to |
| V <sub>DD2</sub><br>V <sub>DD3</sub>             | PWR  | 5<br>5 | a source voltage no higher than $V_{DD2}/V_{DD3}$ .  Please maintain the following relationship: $V_{DD}+1.3V \ge V_{DD2/3} \ge V_{DD}$                                                                                                                                           |
|                                                  |      |        | ITO trace resistance needs to be minimized for $V_{DD2}/V_{DD3}$ .                                                                                                                                                                                                                |
| $V_{SS}$ $V_{SS2}$                               | GND  | 6 6    | Ground. Connect $V_{SS}$ and $V_{SS2}$ to the shared GND pin. In COG applications, minimize the ITO resistance for both $V_{SS}$ and $V_{SS2}$ .                                                                                                                                  |
|                                                  |      |        | LCD Power Supply & Voltage Control                                                                                                                                                                                                                                                |
| V <sub>B0+</sub>                                 |      | 4      |                                                                                                                                                                                                                                                                                   |
| (VBP_pad<0>)<br>V <sub>B0-</sub><br>(VBN_pad<0>) | DWD  | 4      | LCD Bias Voltages. These are the voltage sources to provide SEG driving currents. These voltages are generated internally. Connect capacitors of $C_{BX}$ value between $V_{BX+}$ and $V_{BX-}$ . See the "LCD Voltage Setting" section for more details.                         |
| V <sub>B1+</sub>                                 | PWR  | 4      | In COG application, the resistance of these ITO traces directly affects the SEG driving                                                                                                                                                                                           |
| (VBP_pad<1>)                                     |      |        | strength of the resulting LCD module. Minimize these trace resistance is critical in                                                                                                                                                                                              |
| $V_{B1-}$                                        |      | 4      | achieving high quality image.                                                                                                                                                                                                                                                     |
| (VBN_pad<1>)                                     |      |        |                                                                                                                                                                                                                                                                                   |
| V <sub>LCDIN</sub><br>(VLCDIN_pad)               | PWR  | 4      | Main LCD Power Supply. When internal $V_{LCD}$ is used, connect these pins together. When external $V_{LCD}$ source is used, connect external $V_{LCD}$ source to $V_{LCDIN}$ pins and leave $V_{LCDOUT}$ open.                                                                   |
| V <sub>LCDOUT</sub> (VLCDOUT_pad)                |      | 4      | Capacitor $C_L$ should be connected between $V_{LCD}$ and $V_{SS}.$ In COG applications, keep the ITO trace resistance around 70 $\Omega$ .                                                                                                                                       |

Recommended capacitor values: C<sub>B</sub>: 2.2μF/5V or 300x(LCD load capacitance), whichever is higher. C<sub>L</sub>: 330nF/25V is appropriate for most applications.

|                  |   | •      |                              |                           |                                                                      |                                   |  |  |  |  |  |  |
|------------------|---|--------|------------------------------|---------------------------|----------------------------------------------------------------------|-----------------------------------|--|--|--|--|--|--|
| HOST INTERFACE   |   |        |                              |                           |                                                                      |                                   |  |  |  |  |  |  |
|                  |   |        | Bus mode: 7<br>D[7] by the f |                           | e bus mode is determined by B<br>ationship:                          | M[1:0] and                        |  |  |  |  |  |  |
| BM0              |   | 1      | BM[1:0]                      | D[7]                      | Mode                                                                 | Remark                            |  |  |  |  |  |  |
| BM1              |   | 1      | 11                           | Data                      | 6800/8-bit                                                           |                                   |  |  |  |  |  |  |
| (BM_pad<0>       | I |        | 10                           | Data                      | 8080/8-bit                                                           |                                   |  |  |  |  |  |  |
| ~ <1>)           |   |        | 00                           |                           | 4-wire SPI w/ 8-bit token                                            | (S8: conventional)                |  |  |  |  |  |  |
| 01 0 3           |   |        | 0                            | 3-wire SPI w/ 9-bit token | (S9: conventional)                                                   |                                   |  |  |  |  |  |  |
|                  |   |        | 01                           | 1                         | 2-wire serial (I <sup>2</sup> C)                                     |                                   |  |  |  |  |  |  |
| CS1/A3<br>CS0/A2 | ı | 1<br>1 |                              |                           | ected when CS1="H" and CS0 of high impedance.                        | = "L". When the chip is not       |  |  |  |  |  |  |
| (CS_pad<0>~<1>)  |   |        | In I <sup>2</sup> C mode     | , these two p             | oins specifies bits 3~2 of UC16                                      | 609c' device address (A[3:2]).    |  |  |  |  |  |  |
| RST              | ı | 1      |                              |                           | rol registers are re-initialized by<br>ower-On Reset, the RST pin is |                                   |  |  |  |  |  |  |
| (RSTB_pad)       |   |        |                              |                           | ncluded on-chip. There is no ne connect the pin to $V_{\text{DD}}$ . | eed for external RC noise filter. |  |  |  |  |  |  |



| Pin Name<br>(Pad Name) | Туре                           | Pins   |                                                                           |                                                                                                                                                                                                                                                      |           | De         | scriptio              | n                    |           |                 |            |  |  |  |  |  |
|------------------------|--------------------------------|--------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-----------------------|----------------------|-----------|-----------------|------------|--|--|--|--|--|
| CD<br>(CD_pad)         | I                              | 1      | Connect CD to Vs                                                          | elect Control data or Display data for read/write operation. In S9, CD pin is not used. connect CD to V <sub>SS</sub> when not used. "L": Control data "H": Display data                                                                             |           |            |                       |                      |           |                 |            |  |  |  |  |  |
|                        |                                |        |                                                                           |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| ID                     | I                              | 1      | _                                                                         | D may be used for production identification. onnect ID to $V_{\text{DD}}$ for "H" or $V_{\text{SS}}$ for "L".                                                                                                                                        |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| (ID_pad)               |                                |        |                                                                           |                                                                                                                                                                                                                                                      |           |            | 4.1. 1                |                      |           |                 |            |  |  |  |  |  |
| WR0<br>WR1             | ı                              | 1<br>1 | WR [1:0] controls for details.                                            |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| (WR_pad<0>~<1>)        |                                | '      |                                                                           | parallel mode, the meaning of WR[1:0] depends on which interface it is in, 6800 or 80 mode. In serial interface modes, these two pins are not used, Connect them to V <sub>SS</sub> .  directional bus for both serial and parallel host interfaces. |           |            |                       |                      |           |                 |            |  |  |  |  |  |
|                        |                                |        | Bi-directional bus                                                        | for both                                                                                                                                                                                                                                             | serial a  | nd paral   | lel host i            | nterfaces            |           |                 |            |  |  |  |  |  |
|                        |                                |        | In serial modes, o                                                        | connect                                                                                                                                                                                                                                              | D[0] to S | CK, D[5    | :3] to SD             | A.                   |           |                 |            |  |  |  |  |  |
|                        |                                |        | D7 D6 D5 D4 D3 D2 D1 D0                                                   |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| D7~D0                  |                                |        | 8-bit (BM=1x) D7 D6 D5 D4 D3 D2 D1 D0                                     |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| (DATA_pad<7>           | I/O                            | 8      | s8 (BM=00)                                                                | s8 (BM=00) SDA SDA SDA SCK                                                                                                                                                                                                                           |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| ~ <0>)                 |                                |        | S9 (BM=01)                                                                | S9 (BM=01) 0 SDA SDA SDA SCK I <sup>2</sup> C (BM=01) 1 SDA SDA SDA SCK                                                                                                                                                                              |           |            |                       |                      |           |                 |            |  |  |  |  |  |
|                        |                                |        | , ,                                                                       |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
|                        |                                |        | For better drive a                                                        | For better drive ability, connect D[5:3] together.                                                                                                                                                                                                   |           |            |                       |                      |           |                 |            |  |  |  |  |  |
|                        |                                |        | Always connect unused pins to either V <sub>SS</sub> or V <sub>DD</sub> . |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
|                        | HIGH VOLTAGE LCD DRIVER OUTPUT |        |                                                                           |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| SEG1~192               |                                |        |                                                                           |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| (SEG_pad<1>            | HV                             | 192    |                                                                           | SEG (column) driver outputs. Support up to 192 pixels.<br>Leave unused SEG drivers open-circuit.                                                                                                                                                     |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| ~ <192>)               |                                |        | 200.000.0000                                                              |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| COM1~64                |                                |        | COM (row) drive                                                           | outputs                                                                                                                                                                                                                                              | s. Suppo  | rt up to 6 | 64 rows.              |                      |           |                 |            |  |  |  |  |  |
| (COM_pad<1><br>~ <64>) | HV                             | 64     | When designing less than 64, set                                          |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| CIC<br>(COMS_pad)      | HV                             | 2      | Icon driver outpu                                                         | ts. Leav                                                                                                                                                                                                                                             | e it oper | if not us  | sed.                  |                      |           |                 |            |  |  |  |  |  |
|                        |                                |        |                                                                           | Misc                                                                                                                                                                                                                                                 | c. Pins   |            |                       |                      |           |                 |            |  |  |  |  |  |
| $V_{	extsf{DDX}}$      |                                | 5      | Auxiliary V <sub>DD</sub> . This facilitate chip con                      |                                                                                                                                                                                                                                                      |           |            |                       | <sub>D</sub> bus wit | hin the I | C. It's pr      | ovided to  |  |  |  |  |  |
| V DDX                  |                                | 3      | There's no need to provide V <sub>DD</sub> power                          |                                                                                                                                                                                                                                                      |           | o main \   | √ <sub>DD</sub> exter | rnally and           | l it shou | ld <u>NOT</u> l | pe used to |  |  |  |  |  |
| TST4<br>(TST4_pad)     | I                              | 4      | TST4 is used as For COG designs                                           |                                                                                                                                                                                                                                                      |           |            |                       |                      |           |                 |            |  |  |  |  |  |
| TST2 (TST2_pad)        | I/O                            | 2      | Test I/O pins. Lea                                                        | ave thes                                                                                                                                                                                                                                             | se pins o | pen duri   | ng norma              | al use.              |           |                 |            |  |  |  |  |  |
| POR                    |                                |        | Power-ON Reset<br>Connect the POF                                         |                                                                                                                                                                                                                                                      | =         | ⊣": to Vs  | s for "L"             | to contro            | I the PO  | R reaist        | er.        |  |  |  |  |  |
| (POR_dis_pad)          |                                | 1      | "L": Power-ON                                                             | -                                                                                                                                                                                                                                                    |           | ,          |                       |                      |           | - 3.31          |            |  |  |  |  |  |
|                        |                                |        | "H": Power-ON                                                             | Reset I                                                                                                                                                                                                                                              | Disabled  | <u> </u>   |                       |                      |           |                 |            |  |  |  |  |  |
| Dummy<br>(Dummy1~22)   |                                | 22     | Dummy pins are                                                            | NOT co                                                                                                                                                                                                                                               | nnected   | inside th  | ne IC.                |                      |           |                 |            |  |  |  |  |  |

**Note:** Several control registers will specify "0 based index" for COM and SEG electrodes. In those situations,  $COM\underline{x}$  or  $SEG\underline{x}$  will correspond to index  $\underline{x}$ -1, and the value range for those index register will be 0~63 for COM and 0~191 for SEG.

### RECOMMENDED COG LAYOUT



### Notes for V<sub>DD</sub> with COG:

The operation condition,  $V_{DD}$ =1.8V (typical), should be satisfied under all operating conditions. UC1609c' peak current ( $I_{DD}$ ) can be up to ~15mA during high speed data-write to UC1609c' on-chip SRAM. Such high pulsing current mandates very careful design of  $V_{DD}$  and  $V_{SS}$  ITO trances in COG modules. When  $V_{DD}$  and  $V_{SS}$  trace resistance is not low enough, the pulsing  $I_{DD}$  current can cause the actual on-chip  $V_{DD}$  to drop to below 1.7V and cause the IC to malfunction.

### **CONTROL REGISTERS**

UC1609c contains registers, which control the chip operation. The following table is a summary of these control registers, a brief description and the default values. These registers can be modified by commands, which will be described in the next two sections, Command Table and Command Description.

Name: The Symbolic reference of the register. Note that, some symbol name refers to bits (flags) within another register.

Default: Numbers shown in **Bold** font are default values after Power-Up-Reset and System-Reset.

| Name | Bits | Default | Description                                                                                                                                                                                          |
|------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SL   | 6    | 00H     | Scroll Line. Scroll the displayed image up by SL rows. The valid SL value is between 0 (for no scrolling) and (64). Setting SL outside of this range causes undefined effect on the displayed image. |
| CA   | 8    | 00H     | Display Data RAM Column Address. Value range is <b>0</b> ~ 191.                                                                                                                                      |
|      |      |         | (Used in Host to Display Data RAM access)                                                                                                                                                            |
| PA   | 4    | 0H      | Display Data Page Row Address. Value range is <b>0</b> ~ 8.                                                                                                                                          |
|      |      |         | (Used in Host to Display Data RAM access)                                                                                                                                                            |
| BR   | 2    | 3H      | Bias Ratio. The ratio between V <sub>LCD</sub> and V <sub>D</sub> .                                                                                                                                  |
|      |      |         | 00b: 6 01b: 7 10b: 8 <b>11b: 9</b>                                                                                                                                                                   |
| TC   | 2    | 0H      | Temperature Compensation (per °C)                                                                                                                                                                    |
|      |      |         | <b>00b: -0.00%</b> 01b: -0.05% 10b: -0.10% 11b: -0.15%                                                                                                                                               |
| PM   | 8    | 49H     | Electronic Potentiometer to fine tune V <sub>D</sub> and V <sub>LCD</sub>                                                                                                                            |
| PMO  | 6    | 00H     | PM offset.                                                                                                                                                                                           |
| PC   | 3    | 6H      | Power Control.                                                                                                                                                                                       |
|      |      |         | PC[1:0]: low pump charge current select                                                                                                                                                              |
|      |      |         | 00b: 0.6mA                                                                                                                                                                                           |
|      |      |         | PC[2]: to program the build-in charge pump stages                                                                                                                                                    |
|      |      |         | 0b: External V <sub>LCD</sub> 1b: Internal V <sub>LCD</sub> (7x charge pump)                                                                                                                         |
| AC   | 3    | 1H      | Address Control:                                                                                                                                                                                     |
|      |      |         | AC[0]: WA: Automatic column/row Wrap Around (Default 1: ON)                                                                                                                                          |
|      |      |         | AC[1]: Auto-Increment order                                                                                                                                                                          |
|      |      |         | 0: Column (CA) first 1: Page (PA) first                                                                                                                                                              |
|      |      |         | AC[2]: RID: RA (row address) auto increment direction (L:+1 H:-1)                                                                                                                                    |
| DC   | 3    | 0H      | Display Control:                                                                                                                                                                                     |
|      |      |         | DC[0]: PXV: Pixels Inverse. Bit-wise data inversion. (Default <b>0: OFF</b> )                                                                                                                        |
|      |      |         | DC[1]: APO: All Pixels ON (Default 0: OFF)                                                                                                                                                           |
|      |      |         | DC[2]: Display ON/OFF (Default 0: OFF)                                                                                                                                                               |
| LC   | 6    | 08H     | LCD Control:                                                                                                                                                                                         |
|      |      |         | LC[0]: Reserved (always set to <b>0</b> )                                                                                                                                                            |
|      |      |         | LC[1]: MX, Mirror X. SEG/Column sequence inversion (Default: <b>0:OFF</b> )                                                                                                                          |
|      |      |         | LC[2]: MY, Mirror Y. COM/Row sequence inversion (Default: 0:OFF)                                                                                                                                     |
|      |      |         | LC[4:3]: Line Rate (Klps: Kilo-Line-per-second)                                                                                                                                                      |
|      |      |         | 00b: 76 fps <b>01b: 95 fps</b> 10b: 132 fps 11b: 168 fps                                                                                                                                             |
|      |      |         | LC[5]: Partial Display.                                                                                                                                                                              |
|      |      |         | <b>0b: Disabled</b> . Mux-Rate = CEN+1 (DST, DEN not used)                                                                                                                                           |
| ľ    |      |         | 1b: Enabled. Mux-Rate = DEN-DST+1                                                                                                                                                                    |



| Name       | Bits   | Default    |                                                                 | Description                            |  |  |  |  |  |  |  |  |  |
|------------|--------|------------|-----------------------------------------------------------------|----------------------------------------|--|--|--|--|--|--|--|--|--|
| CEN        | 6      | 3FH        | COM scanning end (last COM wit                                  | h full line cycle, 0-based index)      |  |  |  |  |  |  |  |  |  |
| DST<br>DEN | 6<br>6 | 00H<br>3FH | Display start (first COM with active scan pulse, 0-based index) |                                        |  |  |  |  |  |  |  |  |  |
| DEN        | О      | эгп        | Display end (last COM with active                               | e scan pulse, 0-based index)           |  |  |  |  |  |  |  |  |  |
|            |        |            | Please maintain the following rela                              | itionship:                             |  |  |  |  |  |  |  |  |  |
|            |        |            | CEN = "the actual number of pi                                  | ixel rows on the LCD" – 1              |  |  |  |  |  |  |  |  |  |
|            |        |            | CEN ≥ DEN ≥ DST+ 9                                              | ·                                      |  |  |  |  |  |  |  |  |  |
| MTPC       | 5      | 00H        | ITP Programming Control:                                        |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            | MTPC[2:0] : MTP command                                         |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            |                                                                 | 001 : Read                             |  |  |  |  |  |  |  |  |  |
|            |        |            | 010 : Erase 0                                                   | 011 : Program                          |  |  |  |  |  |  |  |  |  |
|            |        |            | 1XX : For UltraChip debug use only                              |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            | MTPC[3] : MTP Enable (automati                                  | cally cleared after each MTP command)  |  |  |  |  |  |  |  |  |  |
|            |        |            | MTPC[4] : Ignore/Use MTP.                                       |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            | 0: Ignore 1                                                     | : Use                                  |  |  |  |  |  |  |  |  |  |
| MTPM       | 6      | 00H        | MTP Write Mask. For each bit, Bit                               | t =1: program, Bit=0: no action.       |  |  |  |  |  |  |  |  |  |
| APC        |        | N/A        | Advanced Program Control. For U                                 | JltraChip only. Please do not use.     |  |  |  |  |  |  |  |  |  |
|            |        |            | Status Ro                                                       | egisters                               |  |  |  |  |  |  |  |  |  |
| OM         | 2      | _          | Operating Modes (Read only)                                     |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            |                                                                 | 1b: (Not used)                         |  |  |  |  |  |  |  |  |  |
|            |        |            |                                                                 | 1b: Normal                             |  |  |  |  |  |  |  |  |  |
| ID         | 1      | PIN        |                                                                 | ccess the connected status of ID pins. |  |  |  |  |  |  |  |  |  |
| POR        | 1      | PIN        | Power-ON Reset control.                                         |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            | Controlled by the POR pin.                                      |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            | "L": Power-ON Reset Enable.                                     |                                        |  |  |  |  |  |  |  |  |  |
|            |        |            | "H": Power-ON Reset Disabled                                    |                                        |  |  |  |  |  |  |  |  |  |

### **COMMAND TABLE**

The following is a list of host commands supported by UC1609c

 $\overline{\text{C/D}}$ : 0 / 1 – Control / Data  $\overline{\text{W/R}}$ : 0 / 1 – Write / Read Cycle  $\overline{\text{D7}}$   $\sim$   $\overline{\text{D0}}$ : # Useful Data bits, – Don't Care

| No         | Command                                             | C/D | W/R     | D7     | D6   | D5     | D4    | D3     | D2     | D1     | D0  | Action                   | Default    |
|------------|-----------------------------------------------------|-----|---------|--------|------|--------|-------|--------|--------|--------|-----|--------------------------|------------|
| 1.         | Write Data Byte                                     | 1   | 0       | #      | #    | #      | #     | #      | #      | #      | #   | Write 1 byte             | N/A        |
| 2.         | Read Data Byte                                      | 1   | 1       | #      | #    | #      | #     | #      | #      | #      | #   | Read 1 byte              | N/A        |
| 3.         | Get Status                                          | 0   | 1       | ID     | MX   | MY     | WA    | DE     | WS     | MD     | MS  | Get Status               | N/A        |
| <u> </u>   |                                                     |     |         | VER    | POR  | #      | #     | #      | #      | #      | #   | PMO[5:0]                 |            |
| 4.         | Set Column Address LSB                              | 0   | 0       | 0      | 0    | 0      | 0     | #      | #      | #      | #   | Set CA [3:0]             | 0          |
|            | Set Column Address MSB                              | 0   | 0       | 0      | 0    | 0      | 1     | #      | #      | #      | #   | Set CA [7:4]             | 0          |
| 5.         | Set Temp. Compensation                              | 0   | 0       | 0      | 0    | 1      | 0     | 0      | 1      | #      | #   | Set TC[1:0]              | 00b        |
| 6.         | Set Power Control                                   | 0   | 0       | 0      | 0    | 1      | 0     | 1      | #      | #      | #   | Set PC[2:0]              | 110b       |
| 7.         | Set Adv. Program Control                            | 0   | 0       | 0      | 0    | 1 "    | 1     | 0      | 0      | R      | R   | Set APC[R][7:0],         | N/A        |
|            | (double-byte command)                               |     | _       | #      | #    | #      | #     | #      | #      | #      | #   | R = 0~3                  |            |
| 8.         | Set Scroll Line                                     | 0   | 0       | 0      | 1    | #      | #     | #      | #      | #      | #   | Set SL[5:0]              | 0          |
| 9.         | Set Page Address                                    | 0   | 0       | 1      | 0    | 1      | 1     | #      | #      | #      | #   | Set PA[3:0]              | 0          |
| 10.        | Set V <sub>BIAS</sub> Potentiometer                 | 0   | 0       | 1 "    | 0    | 0      | 0     | 0      | 0      | 0      | 1 " | Set PM[7:0]              | 49H        |
| 44         | (double-byte command)                               | _   | _       | #      | #    | #      | #     | #      | #      | #      | #   | Cet   C[5]               | Oh         |
| 11.        | Set Partial Display Control Set RAM Address Control | 0   | 0       | 1      | 0    | 0      | 0     | 0<br>1 | 1<br># | 0<br># | #   | Set LC[5]                | 0b<br>001b |
|            | Set Frame Rate                                      | 0   | 0       | 1      | 0    | 1      | 0     | 0      | 0      | #      | #   | Set AC[2:0]              | 01b        |
| 13.<br>14. | Set All-Pixel-ON                                    | 0   | 0       | 1      | 0    | 1      | 0     | 0      | 1      | 0      | #   | Set LC[4:3]<br>Set DC[1] | 01b        |
| 15.        | Set Inverse Display                                 | 0   | 0       | 1      | 0    | 1      | 0     | 0      | 1      | 1      | #   | Set DC[1]                | 0b         |
| 16.        | Set Display Enable                                  | 0   | 0       | 1      | 0    | 1      | 0     | 1      | 1      | 1      | #   | Set DC[0]                | 0b         |
| 17.        | Set LCD Mapping Control                             | 0   | 0       | 1      | 1    | 0      | 0     | 0      | #      | #      | 0   | Set LC[2:1]              | 00b        |
| 18.        | System Reset                                        | 0   | 0       | 1      | 1    | 1      | 0     | 0      | 0      | 1      | 0   | System Reset             | N/A        |
|            | NOP                                                 | 0   | 0       | 1      | 1    | 1      | 0     | 0      | 0      | 1      | 1   | No operation             | N/A        |
|            | Set Test Control                                    |     | 0       | 1      | 1    | 1      | 0     | 0      | 1      | _ '    | T ' | For testing only.        |            |
| 20.        | (double-byte command)                               | 0   | 0       | #      | #    | #      | #     | #      | #      | #      | #   | Do not use.              | N/A        |
| 21.        | Set LCD Bias Ratio                                  | 0   | 0       | 1      | 1    | 1      | 0     | 1      | 0      | #      | #   | Set BR[1:0]              | 11b: 9     |
|            |                                                     |     |         | 1      | 1    | 1      | 1     | 0      | 0      | 0      | 1   |                          |            |
| 22.        | Set COM End                                         | 0   | 0       |        |      | #      | #     | #      | #      | #      | #   | Set CEN[5:0]             | 63D        |
|            | 0 ( 0 ( ) 10 ( ) 10 ( )                             | _   | _       | 1      | 1    | 1      | 1     | 0      | 0      | 1      | 0   | 0 + 007/5 01             |            |
| 23.        | Set Partial Display Start                           | 0   | 0       |        |      | #      | #     | #      | #      | #      | #   | Set DST[5:0]             | 0          |
| 0.4        | Oat Bartial Biarday Food                            | _   | _       | 1      | 1    | 1      | 1     | 0      | 0      | 1      | 1   | 0-4 DENIE-01             | 000        |
| 24.        | Set Partial Display End                             | 0   | 0       |        |      | #      | #     | #      | #      | #      | #   | Set DEN[5:0]             | 63D        |
| OF.        | Cat MTD Operation Control                           | 0   | 0       | 1      | 1    | 1      | 1     | 1      | 0      | 0      | 0   | Cot MTDC[4:0]            | 0011       |
| 25.        | Set MTP Operation Control                           | U   | U       |        |      |        | #     | #      | #      | #      | #   | Set MTPC[4:0]            | 00H        |
| 26.        | Set MTP Write Mask                                  | 0   | 0       | 1      | 1    | 1      | 1     | 1      | 0      | 0      | 1   | Set MTPM[5:0]            | 0          |
| 20.        | Set WITE WIITE Wask                                 | U   | U       | -      |      | #      | #     | #      | #      | #      | #   | Set WITFW[5.0]           | U          |
| 27.        | Set V <sub>MTP1</sub> Potentiometer                 | 0   | 0       | 1      | 1    | 1      | 1     | 0      | 1      | 0      | 0   | Set VMTP1[7:0]           | N/A        |
| 21.        | Set VMIP1 I Otentiometer                            | U   | U       | #      | #    | #      | #     | #      | #      | #      | #   | Set viviti i[7.0]        | IN/ A      |
| 28.        | Set V <sub>MTP2</sub> Potentiometer                 | 0   | 0       | 1      | 1    | 1      | 1     | 0      | 1      | 0      | 1   | Set VMTP2[7:0]           | N/A        |
| 20.        | Set VMIP2 i oteritionneter                          | Ŭ   | U       | #      | #    | #      | #     | #      | #      | #      | #   | Oet vivi11 2[7.0]        | IN//A      |
| 29.        | Set MTP Write Timer                                 | 0   | 0       | 1      | 1    | 1      | 1     | 0      | 1      | 1      | 0   | Set MTPWT[7:0]           | N/A        |
| 20.        | Cot Will Willo Fillion                              | Ľ   | Ů       | #      | #    | #      | #     | #      | #      | #      | #   | Oct W11 W1[7:0]          | 14/71      |
| 30.        | Set MTP Read Timer                                  | 0   | 0       | 1      | 1    | 1      | 1     | 0      | 1      | 1      | 1   | Set MTPRT[7:0]           | N/A        |
|            |                                                     |     |         |        |      |        |       |        |        |        |     |                          |            |
|            |                                                     | Sei | rial Re | ead Co | mmar | nd (En | abled | only i | n S8/S | 9 mod  | le) |                          |            |
|            |                                                     | 0   | 0       | 1      | 1    | 1      | 1     | 1      | 1      | 1      | 0   |                          |            |
| 31.        | Get Status                                          | 0   | 1       | ID     | MX   | MY     | WA    | DE     | WS     | MD     | MS  | Get Status               | N/A        |
|            |                                                     | J   | '       | VER    | POR  | #      | #     | #      | #      | #      | #   | PMO[5:0]                 |            |
| 32.        | Read Data                                           | 0   | 0       | 1      | 1    | 1      | 1     | 1      | 1      | 1      | 1   |                          | FFH        |
| Ľ.         |                                                     | 1   | 1       | #      | #    | #      | #     | #      | #      | #      | #   |                          |            |

Any bit pattern other than those listed above may result in NOP (No Operation).



### **COMMAND DESCRIPTION**

### 1. Write Data Byte to Memory

| Action     | C/D | W/R | D7                       | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------------|-----|-----|--------------------------|----|----|----|----|----|----|----|--|--|
| Write data | 1   | 0   | 8-bit data write to SRAM |    |    |    |    |    |    |    |  |  |

### 2. Read Data Byte from Memory

| Action    | C/D | W/R | D7                        | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|-----------|-----|-----|---------------------------|----|----|----|----|----|----|----|--|
| Read data | 1   | 1   | 8-bit data read from SRAM |    |    |    |    |    |    |    |  |

Write/Read Data Byte (Command 1,2) access Display Data RAM based on Page Address (PA) register and Column Address (CA) register. To minimize bus interface cycles, PA and CA will increase or decrease automatically after each bus cycle, depending on the setting of Access Control (AC) registers. PA and CA can also be programmed directly by issuing *Set Page Address* and *Set Column Address* commands.

If  $\underline{W}$ rap- $\underline{A}$ round (WA) is OFF (AC[0] = 0), CA will stop increasing after reaching the end of the page, and system programmers need to set the values of PA and CA explicitly. If WA is ON (AC[0]=1), when CA reaches the end of the page, CA will be reset to 0 and PA will increase or decrease by 1, depending on the setting of  $\underline{P}$ age  $\underline{I}$ ncrement  $\underline{D}$ irection (PID, AC[2]). When PA reaches the boundary of RAM, PA will be wrapped around to the other end of RAM and continue.

### 3. Get Status

| Action     | C/D | W/R | D7  | D6  | D5   | D4   | D3   | D2   | D1   | D0   |
|------------|-----|-----|-----|-----|------|------|------|------|------|------|
| Get Status | 0   | 1   | ID  | MX  | MY   | WA   | DE   | WS   | MD   | MS   |
| Get Status | 0   | 1   | VER | POR | PMO5 | PMO4 | PMO3 | PMO2 | PMO1 | PMO0 |

### Status1 definitions:

ID: Provide access to ID pins connection status.

 $\it MX$ : Status of register LC[1], mirror X.

MY: Status of register LC[2], mirror Y.

WA: Status of register AC[0]. Automatic column/row wrap around.

DE: Display Enable flag. DE=1 when display is enabled.

WS: MTP Operation succeeded

MD: MTP Option (1 for MTP version, 0 for non-MTP version)

MS: MTP action status

Status2 definitions:

Ver: IC Version, 0~1.

POR: Power-ON Reset control.

PMO[5:0]: PM offset value. Default: 00H

### 4. Set Column Address

| Action                         | C/D | W/R | D7 | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|--------------------------------|-----|-----|----|----|----|----|-----|-----|-----|-----|
| Set Column Address LSB CA[3:0] | 0   | 0   | 0  | 0  | 0  | 0  | CA3 | CA2 | CA1 | CA0 |
| Set Column Address MSB CA[7:4] | 0   | 0   | 0  | 0  | 0  | 1  | CA7 | CA6 | CA5 | CA4 |

Set the SRAM column address before Write/Read memory from host interface.

CA value range: 0~191



### 5. Set Temperature Compensation

| Action                        | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|-------------------------------|-----|-----|----|----|----|----|----|----|-----|-----|
| Set Temperature Comp. TC[1:0] | 0   | 0   | 0  | 0  | 1  | 0  | 0  | 1  | TC1 | TC0 |

Set VBIAS temperature compensation coefficient (%-per-degree-C)

Temperature compensation curve definition:

### 6. Set Power Control

| Action                    | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  |
|---------------------------|-----|-----|----|----|----|----|----|-----|-----|-----|
| Set Power Control PC[2:0] | 0   | 0   | 0  | 0  | 1  | 0  | 1  | PC2 | PC1 | PC0 |

PC[1:0]: to select low-pump charge current

Set PC[2]: to program the build-in charge pump stages.

0b: External V<sub>LCD</sub> 1b: Internal V<sub>LCD</sub> (7x charge pump)

### 7. Set Advanced Program Control

| Action                               | C/D | W/R | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|--------------------------------------|-----|-----|------|------|------|------|------|------|------|------|
| Set Adv. Program Control APC[R][7:0] | 0   | 0   | 0    | 0    | 1    | 1    | 0    | 0    | R    | R    |
| (Double-byte command)                | 0   | 0   | APC7 | APC6 | APC5 | APC4 | APC3 | APC2 | APC1 | APC0 |

For UltraChip only. Please Do NOT use.

### 8. Set Scroll Line

| Action                  | C/D | W/R | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|-------------------------|-----|-----|----|----|-----|-----|-----|-----|-----|-----|
| Set Scroll Line SL[5:0] | 0   | 0   | 0  | 1  | SL5 | SL4 | SL3 | SL2 | SL1 | SL0 |

Set the scroll line number.

Scroll line setting will scroll the displayed image up by SL rows. Icon output CIC will not be affected by Set Scroll Line command.



SL=0 SL=N

### 9. Set Page Address

| Action                   | C/D | W/R | D7 | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|--------------------------|-----|-----|----|----|----|----|-----|-----|-----|-----|
| Set Page Address PA[3:0] | 0   | 0   | 1  | 0  | 1  | 1  | PA3 | PA2 | PA1 | PA0 |

Set the SRAM page address before write/read memory from host interface. Each page of SRAM corresponds to 8 COM lines on LCD panel, except for the last page. The last page corresponds to the icon output CIC.

Possible value = 0~8.



### 10. Set V<sub>BIAS</sub> Potentiometer

| Action                                       | C/D | W/R | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Set V <sub>BIAS</sub> Potentiometer PM [7:0] | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |
| (Double-byte command)                        | 0   | 0   | PM7 | PM6 | PM5 | PM4 | PM3 | PM2 | PM1 | PM0 |

Program  $V_{BIAS}$  Potentiometer (PM[7:0]). See section LCD Voltage Setting for more detail.

Effective range: 0 ~ 255 (Default: 49H)

### 11. Set Partial Display Control

| Action                            | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|-----------------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set Partial Display Enable LC [5] | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 1  | 0  | LC5 |

This command is used to enable partial display function.

LC[5]: **0b: Disable Partial Display**, Mux-Rate = CEN+1 (DST, DEN not used.)

1b: Enable Partial Display, Mux-Rate = DEN-DST+1

### 12. Set RAM Address Control

| Action       | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  |
|--------------|-----|-----|----|----|----|----|----|-----|-----|-----|
| Set AC [2:0] | 0   | 0   | 1  | 0  | 0  | 0  | 1  | AC2 | AC1 | AC0 |

Program registers AC[2:0] for RAM address control. It controls the auto-increment behavior of CA and PA.

AC[0] – WA, Automatic column/page wrap around.

0: CA or PA (depends on AC[1]= 0 or 1) will stop increasing after reaching boundary

1: CA or PA (depends on AC[1]= 0 or 1) will restart, and CA or PA will increase by one.

AC[1] - Auto-Increment order

0 : column (CA) increasing (+1) first until CA reach CA boundary, then PA will increase by (+/-1).

1 : page (PA) increasing (+/-1) first until PA reach PA boundary, then CA will increase by (+1).

AC[2] - PID, page address (PA) auto increment direction (0/1 = +/-1)

When WA=1 and CA reaches CA boundary, PID controls whether page address will be adjusted by +1 or -1.

### 13. Set Frame Rate

| Action                  | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|-------------------------|-----|-----|----|----|----|----|----|----|-----|-----|
| Set Frame Rate LC [4:3] | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | LC4 | LC3 |

Program LC [3] for frame rate setting

00b: 76 fps **01b: 95 fps** 10b: 132 fps 11b: 168 fps

(fps: frame-per-second)

### 14. Set All Pixel ON

| Action                  | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|-------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set All Pixel ON DC [1] | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 1  | 0  | DC1 |

Set DC[1] to force all SEG drivers to output ON signals. This function has no effect on the existing data stored in display RAM. (Default: 0)



### 15. Set Inverse Display

| Action                     | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|----------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set Inverse Display DC [0] | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 1  | 1  | DC0 |

Set DC[0] to force all SEG drivers to output the inverse of the data (bit-wise) stored in display RAM. This function has no effect on the existing data stored in display RAM. (Default: 0)

### 16. Set Display Enable

|                          | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|--------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set Display Enable DC[2] | 0   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | DC2 |

This command is for programming register DC[2]. When DC[2] is set to 1, UC1609c will first exit from sleep mode, restore the power and then turn on COM drivers and SEG drivers. (Default: 0)

### 17. Set LCD Mapping Control

| Action                  | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------------------|-----|-----|----|----|----|----|----|----|----|----|
| Set LCD Control LC[2:1] | 0   | 0   | 1  | 1  | 0  | 0  | 0  | MY | MX | 0  |

Set LC[2:1] for COM (row) mirror (MY), SEG (column) mirror (MX). (Default: 00b)

MY is implemented by reversing the mapping order between RAM and COM (row) electrodes. The data stored in RAM is not affected by MY command. MY will have immediate effect on the display image.

MX is implemented by selecting the CA or 63-CA as write/read (from host interface) display RAM column address so this function will only take effect after rewriting the RAM data.

### 18. System Reset

| Action       | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------|-----|-----|----|----|----|----|----|----|----|----|
| System Reset | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |

This command will activate the system reset.

Control register values will be reset to their default values. Data store in RAM will not be affected.

### 19. NOP

| Action       | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------|-----|-----|----|----|----|----|----|----|----|----|
| No Operation | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |

This command is used for "no operation".

### 20. Set Test Control

| Action                | C/D | W/R | D7 | D6 | D5 | D4     | D3      | D2 | D1 | D0 |
|-----------------------|-----|-----|----|----|----|--------|---------|----|----|----|
| Set TT                | 0   | 0   | 1  | 1  | 1  | 0      | 0       | 1  | Т  | Т  |
| (Double byte command) | 0   | 0   |    |    |    | For te | st only |    |    |    |

This command is used for UltraChip production testing. Please do NOT use.

### 21. Set LCD Bias Ratio

| Action                  | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|-------------------------|-----|-----|----|----|----|----|----|----|-----|-----|
| Set Bias Ratio BR [1:0] | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 0  | BR1 | BR0 |

Bias ratio definition:

00b= 6 01b= 7 10b= 8 **11b= 9** 



#### 22. Set COM End

| Action                | C/D | W/R | D7 | D6 | D5 | D4 | D3         | D2        | D1 | D0 |
|-----------------------|-----|-----|----|----|----|----|------------|-----------|----|----|
| Set CEN [5:0]         | 0   | 0   | 1  | 1  | 1  | 1  | 0          | 0         | 0  | 1  |
| (Double-byte command) | 0   | 0   | 1  | -  |    | C  | EN registe | r paramet | er |    |

This command programs the ending COM electrode. CEN defines the number of used COM electrodes, and it should correspond to the number of pixel-rows in the LCD. When the LCD has less than 64 pixel rows, the LCM designer should set CEN to *N-I* (where *N* is the number of pixel rows) and use COM1 through COM-*N* as COM driver electrodes. (Default: **63**)

### 23. Set Partial Display Start

| Action                | C/D | W/R | D7 | D6 | D5 | D4 | D3         | D2        | D1 | D0 |
|-----------------------|-----|-----|----|----|----|----|------------|-----------|----|----|
| Set DST [5:0]         | 0   | 0   | 1  | 1  | 1  | 1  | 0          | 0         | 1  | 0  |
| (Double-byte command) | 0   | 0   | -  | -  |    | D  | ST registe | r paramet | er |    |

This command programs the starting COM electrode, which has been assigned a full scanning period and will output an active COM scanning pulse.

### 24. Set Partial Display End

| Action                | C/D | W/R | D7 | D6 | D5 | D4 | D3         | D2        | D1 | D0 |
|-----------------------|-----|-----|----|----|----|----|------------|-----------|----|----|
| Set DEN [5:0]         | 0   | 0   | 1  | 1  | 1  | 1  | 0          | 0         | 1  | 1  |
| (Double-byte command) | 0   | 0   | -  | -  |    | Di | EN registe | r paramet | er |    |

This command programs the ending COM electrode, which has been assigned a full scanning period and will output an active COM scanning pulse.

CEN, DST, and DEN are 0-based index of COM electrodes. They control only the COM electrode activity, and do not affect the mapping of display RAM to each COM electrodes. The image displayed by each pixel row is therefore not affected by the setting of these three registers.

When LC[5]=1b, the Mux-Rate is narrowed down to DEN – DST + 1. When MUX rate is reduced, reduce the frame rate accordingly to reduce power. Changing MUX rate also require BR and V<sub>LCD</sub> to be reduced.

For minimum power consumption, set LC[5]=1b, set (DST, DEN, CEN) to minimize Mux rate, use slowest frame rate which satisfies the flicker requirement, set PC[0]=0b, and use lowest BR, lowest V<sub>LCD</sub> which satisfies the contrast requirement. When Mux-Rate is under 16, it is recommended to set BR=6 for optimum power saving.

In either case, DST/DEN defines a small subsection of the display which will remain active while shutting down all the rest of the display to conserve energy.

Keep CEN ≥ DEN ≥ DST+ 9





| Display              | Func         | tion Se     | etting       | Image in DDRAM                       | Display                                 | Fund         | tion Se     | etting       | Image in DDRAM                          |
|----------------------|--------------|-------------|--------------|--------------------------------------|-----------------------------------------|--------------|-------------|--------------|-----------------------------------------|
| Data<br>Direction    | AIO<br>AC[1] | MX<br>LC[1] | RID<br>AC[2] | (Physical origin: upper left corner) | Data<br>Direction                       | AIO<br>AC[1] | MX<br>LC[1] | RID<br>AC[2] | (Physical origin:<br>upper left corner) |
| Normal               | 0            | 0           | 0            | UCI                                  | X-Y<br>Exchange                         | 1            | 0           | 0            |                                         |
| Y-mirror             | 0            | 0           | 1            | 120                                  | X-Y<br>Exchange<br>Y-mirror             | 1            | 0           | 1            |                                         |
| X-mirror             | 0            | 1           | 0            | IJU                                  | X-Y<br>Exchange<br>X-mirror             | 1            | 1           | 0            |                                         |
| X-mirror<br>Y-mirror | 0            | 1           | 1            | IDA                                  | X-Y<br>Exchange<br>X-mirror<br>Y-mirror | 1            | 1           | 1            | DU                                      |

### 25. Set MTP Operation Control

| Action                | C/D | W/R | D7 | D6 | D5 | D4    | D3    | D2    | D1    | D0    |
|-----------------------|-----|-----|----|----|----|-------|-------|-------|-------|-------|
| Set MTPC [4:0]        | 0   | 0   | 1  | 1  | 1  | 1     | 1     | 0     | 0     | 0     |
| (Double-byte command) | 0   | 0   | -  | -  | -  | MTPC4 | MTPC3 | MTPC2 | MTPC1 | MTPC0 |

This command is for MTP operation control: (MTPC[4:0] : default: D0H)

MTPC[2:0]: MTP command

**000 : Sleep** 001 : MTP Read 010 : MTP Erase 011 : MTP Program

1xx: For UltraChip use only.

MTPC[3]: MTP Enable (automatically cleared each time after MTP command is done)

MTPC[4]: MTP value valid (set H to active MTP value)

DC[2] and MTPC[3] are mutually exclusive. Only one of these two control flags can be set to ON at any time. In other words, when DC[2] is ON, all MTP operations will be blocked, and, when MTP operation is active, set DC[2] to 1 will be blocked.



### 26. Set MTP Write Mask

| Action                | C/D | W/R | D7 | D6 | D5 | D4 | D3   | D2     | D1 | D0 |
|-----------------------|-----|-----|----|----|----|----|------|--------|----|----|
| Set MTPM [5:0]        | 0   | 0   | 1  | 1  | 1  | 1  | 1    | 0      | 0  | 1  |
| (Double-byte command) | 0   | 0   | -  | -  |    |    | MTPI | M[5:0] |    |    |

This command enables Write to each of the individual MTP bits. When MTPM[x]=1, the x-th bit of the MTP memory will be programmed to "1". MTPM[x]=0 means no Write action for x-th bit. And the content of this bit will not change.

The amount of "programming current" increases with the number of 1's in MTPM. If the "programming current" appears to be too high for the LCM design (e.g. TST4 ITO trace is not wide enough to supply the current), use multiple write cycles and distribute the 1's evenly into these cycles.

MTPM[5:0]: Set PMO value (Default: 00H)

### 27. Set V<sub>MTP1</sub> Potentiometer

| Action                | C/D | W/R | D7 | D6 | D5 | D4   | D3     | D2 | D1 | D0 |
|-----------------------|-----|-----|----|----|----|------|--------|----|----|----|
| Set VMTP1 [7:0]       | 0   | 0   | 1  | 1  | 1  | 1    | 0      | 1  | 0  | 0  |
| (Double-byte command) | 0   | 0   |    |    |    | VMTF | 1[7:0] |    |    |    |

This command is for fine tuning V<sub>OPT1</sub> setting (with BR=00).

### 28. Set V<sub>MTP2</sub> Potentiometer

| Action                | C/D | W/R | D7           | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|-----------------------|-----|-----|--------------|----|----|----|----|----|----|----|--|
| Set VMTP2 [7:0]       | 0   | 0   | 1            | 1  | 1  | 1  | 0  | 1  | 0  | 1  |  |
| (Double-byte command) | 0   | 0   | 0 VMTP2[7:0] |    |    |    |    |    |    |    |  |

This command is for fine tuning  $V_{MTP2}$  setting (with BR=11).

### 29. Set MTP Write Timer

| Action                | C/D | W/R | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------------------|-----|-----|------------|----|----|----|----|----|----|----|
| Set MTPWT [7:0]       | 0   | 0   | 1          | 1  | 1  | 1  | 0  | 1  | 1  | 0  |
| (Double-byte command) | 0   | 0   | MTPWT[7:0] |    |    |    |    |    |    |    |

This command is only valid when MTPC[3]=1.

#### 30. Set MTP Read Timer

| Action                | C/D | W/R | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------------------|-----|-----|------------|----|----|----|----|----|----|----|
| Set MTPRT [7:0]       | 0   | 0   | 1          | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| (Double-byte command) | 0   | 0   | MTPRT[7:0] |    |    |    |    |    |    |    |

This command is only valid when MTPC[3]=1.



Serial Read Command (Enable only in S8/S9 mode):

### 31. Get Status

| Action     | C/D | W/R | D7  | D6  | D5   | D4   | D3   | D2   | D1   | D0   |
|------------|-----|-----|-----|-----|------|------|------|------|------|------|
|            | 0   | 0   | 1   | 1   | 1    | 1    | 1    | 1    | 1    | 0    |
| Get Status | 0   | 1   | ID  | MX  | MY   | WA   | DE   | WS   | MD   | MS   |
|            | 0   | 1   | VER | POR | PMO5 | PMO4 | PMO3 | PMO2 | PMO1 | PMO0 |

See command 3.

### 32. Read Data Byte from Memory

| Action                | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------------------|-----|-----|----|----|----|----|----|----|----|----|
| Read data             | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| (double-byte command) | 1   | 1   | #  | #  | #  | #  | #  | #  | #  | #  |

See command 2 for more information.

### LCD VOLTAGE SETTING

### **MULTIPLEX RATES**

Multiplex Rate is completely software programmable in UC1609c via registers CEN, DST, DEN, and partial display control flags LC[5].

Combined with low power partial display mode and a low bias ratio of 6, UC1609c can support wide variety of display control options. For example, when a system goes into stand-by mode, a large portion of LCD screen can be turned off to conserve power.

#### **BIAS RATIO SELECTION**

Bias Ratio (BR) is defined as the ratio between  $V_{\text{LCD}}$  and  $V_{\text{D}}$ , i.e.

$$BR = V_{LCD}/V_D$$

where

$$V_D = V_{B1+} - V_{B1-} = V_{B0+} - V_{B0-}$$

The theoretical optimum *Bias Ratio* can be estimated by  $\sqrt{Mux} + 1$ . *BR* of value 15~20% lower/higher than the optimum value calculated above will not cause significant visible change in image quality.

UC1609c supports four *BR* as listed below. BR can be selected by software program.

| BR         | 0 | 1 | 2 | 3 |
|------------|---|---|---|---|
| Bias Ratio | 6 | 7 | 8 | 9 |

Table 1: Bias Ratios

### **TEMPERATURE COMPENSATION**

Four different temperature compensation coefficients can be selected via software. The four coefficients are given below:

| TC       | 0     | 1     | 2     | 3     |
|----------|-------|-------|-------|-------|
| % per °C | -0.00 | -0.05 | -0.10 | -0.15 |

Table 2: Temperature Compensation

### **V<sub>LCD</sub> GENERATION**

 $V_{LCD}$  may be supplied either by internal charge pump or by external power supply. The source of  $V_{LCD}$  is controlled by PC[2].

When  $V_{LCD}$  is generated internally, the voltage level of  $V_{LCD}$  is determined by three control registers: BR (Bias Ratio), PM (Potentiometer), and TC (Temperature Compensation), with the following relationship:

$$V_{LCD} = (C_{V0} + C_{PM} \times PM) \times (1 + (T - 25) \times C_T \%)$$

### where

 $C_{VO}$  and  $C_{PM}$  are two constants, whose value depends on the setting of BR register, as illustrated in the table on the next page.

PM is the numerical value of PM register,

T is the ambient temperature in  ${}^{\circ}C$ , and

 $C_T$  is the temperature compensation coefficient as selected by TC register.

### **V<sub>LCD</sub> FINE TUNING**

Black-and-white STN LCD is sensitive to even a 1% mismatch between IC driving voltage and the  $V_{\text{OP}}$  of LCD. However, it is difficult for LCD makers to guarantee such high precision matching of parts from different venders. It is therefore necessary to adjust  $V_{\text{LCD}}$  to match the actual  $V_{\text{OP}}$  of the LCD.

For the best result, software based approach for  $V_{LCD}$  adjustment or MTP is the recommended method for  $V_{LCD}$  finetuning. System designers should always consider the contrast fine tuning requirement before finalizing on the LCM design.

#### LOAD DRIVING STRENGTH

The power supply circuit of UC1609c is designed to handle LCD panels with loading up to ~24nF using 20- $\Omega$ /Sq ITO glass with  $V_{DD2/3} \geqslant 2.6V$ . For larger LCD panels, use lower resistance ITO glass packaging.

# **V<sub>LCD</sub> QUICK REFERENCE**



 $V_{\text{LCD}}$  Programming Curve.

| BR | Cvo (V) | С <sub>РМ</sub> (mV) | PM  | VLCD Range (V) |
|----|---------|----------------------|-----|----------------|
| 6  | 4.821   | 12.266               | 0   | 4.82           |
|    | 4.021   | 12.200               | 255 | 7.95           |
| 7  | 5.619   | 14.298               | 0   | 5.62           |
| /  | 3.019   | 14.290               | 255 | 9.27           |
| 8  | 6.420   | 16.343               | 0   | 6.42           |
| 0  | 0.420   | 10.343               | 255 | 10.59          |
| 9  | 7.217   | 18.378               | 0   | 7.22           |
| 9  | 7.217   | 10.570               | 233 | 11.50          |

### Note:

- 1. For good product reliability, keep  $V_{\text{LCD}}$  under **11.5V** over all temperature.
- 2. The integer values of BR above are for reference only and may have slight shift.

### HI-V GENERATOR AND BIAS REFERENCE CIRCUIT



FIGURE 1: Reference circuit using internal Hi-V generator circuit

### Note

Sample component values: (The illustrated circuit and component values are for reference only. Please optimize for specific requirements of each application.)

 $C_{Bx}$ : 2.2  $\mu F/5V$  or 300x LCD load capacitance, whichever is higher.

C<sub>L</sub>: 330nF(25V) is appropriate for most applications.

 $R_L{:}~3.3M{\sim}10M~\Omega$  to act as a draining circuit when  $V_{DD}$  is shut down abruptly.

### **LCD DISPLAY CONTROLS**

### **CLOCK & TIMING GENERATOR**

UC1609c contains a built-in system clock. All required components for the clock oscillator are built-in. No external parts are required.

4 different frame rates are provided for system design flexibility. The frame rate is controlled by register LC[4:3]. When Mux-Rate is above 45, Frame rate: 76fps, 95fps, 132fps, and 168 fps.

When Mux-Rate is lowered to 44, 33, 22, and 17, frame rate will be scaled down automatically by 1.5, 2, 3, and 4 times to reduce power consumption.

Choose lower frame rate for lower power, and choose higher frame rate to improve LCD contrast and minimize flicker.

#### **DRIVER MODES**

COM and SEG drivers can be in either Idle mode or Active mode, controlled by Display Enable flag (DC[2]). When SEG and COM drivers are in idle mode, they will be connected together to ensure zero DC condition on the LCD.

#### **DRIVER ARRANGEMENTS**

The naming conventions are: COMx, where x = 1~64, refers to the row driver for the x-th row of pixels on the LCD panel.

The mapping of COM(x) to LCD pixel rows is fixed and it is not affected by SL, CEN, DST, DEN, MX or MY settings.

### **DISPLAY CONTROLS**

There are three groups of display control flags in the control register DC: Driver Enable (DE), All-Pixel-ON (APO) and Inverse (PXV). DE has the overriding effect over PXV and APO.

### DRIVER ENABLE (DE)

Driver Enable is controlled by the value of DC[2] via *Set Display Enable* command. When DC[2] is set to OFF (logic "0"), both COM and SEG drivers will become idle and UC1609c will put itself into Sleep Mode to conserve power.

When DC[2] is set to ON, the DE flag will become "1",and UC1609c will first exit from Sleep Mode, restore the power ( $V_{LCD}$ ,  $V_D$  etc.) and then turn on COM and SEG drivers.

### ALL PIXELS ON (APO)

When set, this flag will force all SEG drivers to output ON signals, disregarding the data stored in the display buffer.

This flag has no effect when Display Enable is OFF and it has no effect on data stored in RAM.

### INVERSE (PXV)

When this flag set to ON, SEG drivers will output the inverse of the value it received from the display buffer RAM (bit-wise inversion). This flag has no impact on data stored in RAM.

### PARTIAL DISPLAY

UC1609c provides flexible control of Mux Rate and active display area. Please refer to commands Set COM End, Set Partial Display Start, and Set Partial Display End for more detail.

### ITO LAYOUT AND LC SELECTION

Since COM scanning pulses of UC1609c can be as short as  $91\mu S$ , it is critical to control the RC delay of COM and SEG signal to minimize crosstalk and maintain good mass production consistency.

### **COM TRACES**

Excessive COM scanning pulse RC decay can cause fluctuation of contrast and increase COM direction crosstalk.

Please limit the worst case of COM signals RC delay (RC $_{\text{MAX}}$ ) as calculated below

$$(R_{ROW}/2.7 + R_{COM}) \times C_{ROW} < 9.23 \mu S$$

where

 $C_{ROW}$ : LCD loading capacitance of one row of pixels. It can be calculated by  $C_{LCD}/Mux$ -Rate, where  $C_{LCD}$  is the LCD panel capacitance.

R<sub>ROW</sub>: ITO resistance over one row of pixels within the active area

R<sub>COM</sub>: COM routing resistance from IC to the active area + COM driver output impedance.

In addition, please limit the min-max spread of RC decay to be:

$$|RC_{MAX} - RC_{MIN}| < 2.76 \mu S$$

so that the COM distortions on the top of the screen to the bottom of the screen are uniform.

(Use worst case values for all calculations)

### **SEG TRACES**

Excessive SEG signal RC decay can cause image dependent changes of medium gray shades and sharply increase the crosstalk of SEG direction.

For good image quality, please minimize SEG ITO trace resistance and limit the worst case of SEG signal RC delay as calculated below.

$$(R_{COL}/2.7 + R_{SEG}) \times C_{COL} < 6.30 \mu S$$

where

 $C_{\text{COL}}$ : LCD loading capacitance of one pixel column. It can be calculated by  $C_{\text{LCD}}$  / (# of column), where  $C_{\text{LCD}}$  is the LCD panel capacitance.

R<sub>COL</sub>: ITO resistance over one column of pixels within the active area

R<sub>SEG</sub>: SEG routing resistance from IC to the active area + SEG driver output impedance.

(Use worst case values for all calculations)

#### SELECTING LIQUID CRYSTAL

The selection of LC material is crucial to achieve the optimum image quality of finished LCM.

When  $(V_{90}-V_{10})/V_{10}$  is too large, image contrast will deteriorate, and images will look murky and dull.

When  $(V_{90}-V_{10})/V_{10}$  is too small, image contrast will become too strong, and crosstalk will increase.

For the best result, it is recommended the LC material has the following characteristics:

$$(V_{90}-V_{10})/V_{10} = (V_{ON}-V_{OFF})/V_{OFF} \times 0.72 \sim 0.80$$

where  $V_{90}$  and  $V_{10}$  are the LC characteristics, and  $V_{ON}$  and  $V_{OFF}$  are the ON and OFF  $V_{RMS}$  voltage produced by LCD driver IC at the specific Mux-rate.

Two examples are provided below:

| Duty | Bias | V <sub>ON</sub> /V <sub>OFF</sub> -1 | x0.80 | x0.72 |
|------|------|--------------------------------------|-------|-------|
| 1/65 | 1/9  | 13.3%                                | 10.6% | 9.6%  |
| 1/65 | 1/8  | 13.1%                                | 10.5% | 9.5%  |

©1999~2012



FIGURE 2: COM and SEG Electrode Driving Waveform

### **HOST INTERFACE**

As summarized in the table below, UC1609c supports two (2) 8-bit parallel bus protocols and three (3) serial bus protocols. Designers can choose either the 8-bit parallel bus to achieve high data transfer rate, or use serial bus to create compact LCD modules and minimize connector pins.

|         |              |       |              | Bus Type                    |    |        |  |  |  |
|---------|--------------|-------|--------------|-----------------------------|----|--------|--|--|--|
|         |              | 8080  | S9 (3-wire)  | I <sup>2</sup> C (2-wire)   |    |        |  |  |  |
|         | Width        | 8-bit | 8-bit        | Serial                      |    |        |  |  |  |
|         | Access       | Read  | / Write      | Read (status) / Write R / W |    |        |  |  |  |
|         | BM[1:0]      | 10    | 11           | 00                          | 01 | 01     |  |  |  |
| Pins    | D[7]         | Data  | Data         |                             | 0  | 1      |  |  |  |
| Ф       | CS[1:0]      |       | Chip         | Select                      |    | A[3:2] |  |  |  |
| Data    | CD           |       | Control/Data |                             | )  |        |  |  |  |
| ≪       | WR0          | WR    | R/W          | 0                           |    |        |  |  |  |
| Control | WR1          | RD    | EN           |                             | 0  |        |  |  |  |
| ပိ      | D[6,2,1]     | Da    | ata          |                             |    |        |  |  |  |
|         | D[5:3], D[0] | Da    | ata          | D[5:3]=SDA, D[0]=SCK        |    |        |  |  |  |

Connect unused control pins and data bus pins to V<sub>DD</sub> for "H" or V<sub>SS</sub> for "L".

|                  | CS<br>Disable Bus Interface | CS<br>Init. Bus State | RESET<br>Init. Bus State |
|------------------|-----------------------------|-----------------------|--------------------------|
| 8-bit            | ✓                           | -                     | ✓                        |
| S8 or S9         | ✓                           | ✓                     | ✓                        |
| I <sup>2</sup> C | -                           | -                     | ✓                        |

- CS disable bus interface CS can be used to disable Bus Interface Write / Read Access.
- RESET can be pin reset / soft reset / power on reset.

Table 3: Host interfaces Summary

#### **PARALLEL INTERFACE**

The timing relationship between UC1609c internal control signal RD, WR and their associated bus actions are shown in the figure below.

The Display RAM read interface is implemented as a twostage pipeline. This architecture requires that, every time memory address is modified, either in parallel mode or serial mode, by either Set CA or Set PA command, a dummy read cycle need to be performed before the actual data can propagate through the pipeline and be read from data port D[7:0].

There is no pipeline in write interface of Display RAM. Data is transferred directly from bus buffer to internal RAM on the rising edges of write pulses.



Figure 3: Parallel Interface & Related Internal Signals

#### **SERIAL INTERFACE**

UC1609c supports three serial modes, one 4-wire SPI mode (S8), one 3-wire SPI mode (S9) and one 2-wire SPI mode (I<sup>2</sup>C). Bus interface mode is determined by the wiring of the BM[1:0] and D[7]. See table in last page for more detail.

### S8 (4-WIRE) INTERFACE

Pins CS[1:0] are used for chip select and bus cycle reset. Pin CD is used to determine the content of the data been transferred. During each write cycle, 8 bits of data, MSB first, are latched on eight rising SCK edges into an 8-bit data holder.

If CD=0, the data byte will be decoded as command. If CD=1, these 8 bits will be treated as data and transferred to proper address in the Display Data RAM on the rising edge of the last SCK pulse. Pin CD is examined when SCK is pulled low for the LSB (D0) of each token.



FIGURE 4.a: 4-wire Serial Interface (S8) - Read



Figure 4.b: 4-wire Serial Interface (S8) - Write

### S9 (3-WIER) INTERFACE

Pins CS[1:0] are used for chip select and bus cycle reset. On each write cycle, the first bit is CD, which determines the content of the following 8 bits of data, MSB first. These 8 command or data bits are latched on rising SCK edges into an 8-bit data holder. If CD=0, the data byte will be decoded as command. If CD=1, this 8-bit will be treated as data and

transferred to proper address in the Display Data RAM at the rising edge of the last SCK pulse.

By sending CD information explicitly in the bit stream, control pin CD is not used, and should be connected to either  $V_{\text{DD}}$  or  $V_{\text{SS}}$ . The toggle of CS0 (or CS1) for each byte of data/command is recommended but optional.



FIGURE 5.a: 3-wire Serial Interface (S9) - Read



Figure 5.b: 3-wire Serial Interface (S9) - Write

### I<sup>2</sup>C (2-wire) Interface



When BM[1:0] is set to "LH" and D[7] is set to "H", UC1609c is configured as an I<sup>2</sup>C bus signaling protocol compliant slave device. Please refer to I<sup>2</sup>C standard for details of the bus signaling protocol, and AC Characteristic section for timing parameters of UltraChip implementation.

In this mode, pins CS[1:0] become A[3:2] and is used to configure UC1609c' device address. Proper wiring to  $V_{DD}$  or  $V_{SS}$  is required for the IC to operate properly for  $I^2C$  mode.

Each UC1609c I<sup>2</sup>C interface sequence starts with a "S" (Start) from the bus master, followed by a sequence header, containing a device address, the mode of transfer (CD, 0:Control, 1:Data), and the direction of the transfer (RW, 0:Write, 1:Read).

Since both WR and CD are expressed explicitly in the header byte, the control pins WR[1:0] and CD are not used in  $I^2C$  mode and should be connected to  $V_{SS}$ .

The direction (read or write) and content type (command or data) of the data bytes following each header byte are fixed for the sequence. To change the direction  $(R\Leftrightarrow W)$  or the content type  $(C\Leftrightarrow D)$ , start a new sequence with a START (S) flag, followed by a new header.

After receiving the header, the UC1609c will send out a "A" (Acknowledge signal, pull to "L"). Then, depends on the setting of the header, the transmitting device (either the bus master or UC1609c) will start placing data bits on SDA, MSB to LSB, and the sequence will repeat until a STOP signal (P, in WRITE mode), or an N (Not Acknowledged, in READ mode) is sent by the bus master.

When using  $I^2C$  serial mode, if command System Reset is to be written, the writing sequence must be finished (STOP) before succeeding data or commands start. The flow chart on the right shows a writing sequence with a "System Reset" command.

Note that, for data read (CD=1), the first byte of data transmitted will be dummy.



### HOST INTERFACE REFERENCE CIRCUIT



FIGURE 6: 8080/8bit parallel mode reference circuit



FIGURE 7: 6800/8bit parallel mode reference circuit



FIGURE 8: Serial-8 serial mode reference circuit



FIGURE 9: Serial-9 serial mode reference circuit



FIGURE 10: I<sup>2</sup>C serial mode reference circuit

### Note

- The ID pins are for production control. The connection will affect the content of D[7] of the 1-st byte of the Get Status command. Connect to V<sub>DD</sub> for "H" or V<sub>SS</sub> for "L".
- RST pin is optional. When the RST pin is not used, connect it to V<sub>DD</sub>.
- When using I<sup>2</sup>C serial mode, CS1/0 are user configurable and affect A[3:2] of device address.
- R1, R2:  $2k \sim 10k \Omega$ , use lower resistor for bus speed up to 3.6MHz, use higher resistor for lower power.
- When using Read function:

```
(8080) Set WR1=0
(6800) Set WR1=1 → data output will be enabled.
(Serial) Set SCK=0
```

```
(8080) Set WR1=1
(6800) Set WR1=0 → data output will be disabled.
(Serial) Set SCK=1
```

• It is REQUIRED to set MPU's data port to 1 before Data Read or Status Read actions.

### **DISPLAY DATA RAM (DDRAM)**

**DATA ORGANIZATION** 

The input display data is stored to a dual port static DDRAM (DDRAM, for Display Data RAM) organized as 65x192.

After setting CA and RA, the subsequent data write cycle will store the data for the specified pixel to the proper memory location.

Please refer to the map in the following page between the relation of COM, SEG, SRAM, and various memory control registers.

#### **DISPLAY DATA RAM ACCESS**

The Display RAM is a special purpose dual port RAM which allows asynchronous access to both its column and row data. Thus, RAM can be independently accessed both for Host Interface and for display operations.

### DISPLAY DATA RAM ADDRESSING

A Host Interface (HI) memory access operation starts with specifying Row Address (RA) and Column Address (CA) by issuing Set Row Address and Set Column Address commands.

If wrap-around (WA, AC[0]) is OFF (0), CA will stop increasing after reaching the end of row (191), and system programmers need to set the values of PA and CA explicitly.

If WA is ON (1), when CA reaches end of page, CA will be reset to 0 and PA will increase or decrease, depending on the setting of row Increment Direction (RID, AC[2]). When PA reaches the boundary of RAM (i.e. PA = 0 or 7), PA will be wrapped around to the other end of RAM and continue.

### **MX** IMPLEMENTATION

Column Mirroring (MX) is implemented by selecting either (CA) or (191–CA) as the RAM column address. Changing MX affects the data written to the RAM.

Since MX has no effect of the data already stored in RAM, changing MX does not have immediate effect on the displayed pattern. To refresh the display, refresh the data stored in RAM after setting MX.

### **Row Mapping**

COM electrode scanning orders are not affected by Start Line (SL), Fixed Line (FLT & FLB) or Mirror Y (MY, LC[2]). Visually, register SL having a non-zero value is equivalent to scrolling the LCD display up or down (depends on MY) by *SL* rows.

#### **RAM ADDRESS GENERATION**

The mapping of the data stored in the display SRAM and the scanning electrodes can be obtained by combining the fixed Rm scanning sequence and the following RAM address generation formula.

During the display operation, the RAM line address generation can be mathematically represented as following:

For the 1-st line period of each field Line = SL

Otherwise

Line = Mod(Line+1, 64)

Where Mod is the modular operator, and *Line* is the bit slice line address of RAM to be outputted to column drivers. Line 0 corresponds to the first bit-slice of data in RAM.

The above *Line* generation formula produce the "loop around" effect as it effectively resets *Line* to 0 when *Line+1* reaches 64.

#### **MY IMPLEMENTATION**

Row Mirroring (MY) is implemented by reversing the mapping order between row electrodes and RAM, i.e. the mathematical address generation formula becomes:

For the 1<sup>st</sup> line period of each field

Line = Mod(SL + MR -1, 64)

Otherwise

Line = Mod(Line-1, 64)

Visually, the effect of MY is equivalent to flipping the display upside down. The data stored in display RAM is not affected by MY.



©1999~2012

65x192 STN Controller-Driver

|          |          | Line       |      |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | Panel          |            | ′=0        | MY         |              |
|----------|----------|------------|------|----------|--------------|------------------|----------|----------|----------|----------|----------|----------------------------------------------|---------|--------|--------|------------|----------|--|----------------|------------|------------|------------|--------------|
| PA[3:0]  | 0        | Address    | 4    | 1        | 0            | _                |          |          |          |          |          |                                              |         |        |        |            |          |  | Location       | SL=0       | SL=16      | SL=0       | SL=16        |
|          | D0<br>D1 | R0<br>R1   | ł    | 1        | 0            |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM1<br>COM2   | R0<br>R1   | R16<br>R17 | R63<br>R62 | R15<br>R14   |
|          | D2       | R2         | ł    | 1        | 1            |                  |          |          |          |          |          |                                              | H       |        |        | -          |          |  | COM3           | R2         | R18        | R61        | R13          |
| 0000     | D3       | R3         | 1    | 1        | 1            |                  |          |          |          |          |          | D0                                           |         |        |        |            |          |  | COM4           | R3         | R19        | R60        | R12          |
| 0000     | D4       | R4         | 1    | 1        | 0            |                  |          |          |          |          |          | Page 0                                       |         |        |        |            |          |  | COM5           | R4         | R20        | R59        | R11          |
|          | D5       | R5         |      | 0        | 0            |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM6           | R5         | R21        | R58        | R10          |
|          | D6       | R6         | 1    | 0        | 1            |                  |          |          |          |          |          | 1                                            |         |        |        |            |          |  | COM7           | R6         | R22        | R57        | R9           |
|          | D7       | R7         | ł    | 0        | 1            |                  | L        |          |          |          |          |                                              |         |        |        | _          |          |  | COM8           | R7         | R23        | R56        | R8           |
|          | D0<br>D1 | R8<br>R9   | ł    |          | _            | -                |          |          |          |          |          |                                              |         |        |        |            |          |  | COM9<br>COM10  | R8<br>R9   | R24<br>R25 | R55<br>R54 | R7<br>R6     |
|          | D2       | R10        | ł    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM10          | R10        | R26        | R53        | R5           |
|          | D3       | R11        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM12          | R11        | R27        | R52        | R4           |
| 0001     | D4       | R12        | 1    |          |              |                  |          |          |          |          |          | Page 1                                       |         |        |        |            |          |  | COM13          | R12        | R28        | R51        | R3           |
|          | D5       | R13        |      |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM14          | R13        | R29        | R50        | R2           |
|          | D6       | R14        |      |          |              |                  |          |          |          |          |          |                                              | Ш       |        |        |            |          |  | COM15          | R14        | R30        | R49        | R1           |
|          | D7       | R15        | 4    |          | _            | -                |          |          |          |          |          |                                              |         |        |        |            |          |  | COM16          | R15        | R31        | R48        | R0           |
|          | D0<br>D1 | R16        | ł    |          |              |                  | -        |          |          |          |          |                                              |         |        |        | -          |          |  | COM17          | R16        | R32        | R47        | R 63         |
|          | D1       | R17<br>R18 | ł    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM18<br>COM19 | R17<br>R18 | R33<br>R34 | R46<br>R45 | R62<br>R61   |
|          | D3       | R19        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM20          | R19        | R35        | R44        | R60          |
| 0010     | D4       | R20        | 1    |          |              |                  |          |          |          |          |          | Page 2                                       |         |        |        |            |          |  | COM21          | R20        | R36        | R43        | R59          |
|          | D5       | R21        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM22          | R21        | R37        | R42        | R58          |
|          | D6       | R22        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM23          | R22        | R38        | R41        | R57          |
|          | D7       | R23        | 1    | Щ        |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM24          | R23        | R39        | R40        | R 56         |
|          | D0       | R24        | 1    | Щ        | _            | $\vdash$         | $\vdash$ |          |          | $\vdash$ | H        |                                              | Щ       |        |        | lacksquare | Щ        |  | COM25          | R24        | R40        | R39        | R 55         |
|          | D1<br>D2 | R25<br>R26 | ł    | Н        | <b>—</b>     | ┝                | $\vdash$ |          |          | Н        | H        |                                              | Н       |        |        | $\vdash$   | Н        |  | COM26<br>COM27 | R25<br>R26 | R41<br>R42 | R38<br>R37 | R54          |
|          | D2       | R27        | ł    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM27          | R26        | R42        | R37        | R 53         |
| 0011     | D3       | R28        | 1    |          |              |                  |          |          |          |          |          | Page 3                                       |         |        |        |            |          |  | COM29          | R28        | R44        | R35        | R51          |
|          | D5       | R29        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM30          | R29        | R45        | R34        | R50          |
|          | D6       | R30        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM31          | R30        | R46        | R33        | R49          |
|          | D7       | R31        | ]    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM32          | R31        | R47        | R32        | R 48         |
|          | D0       | R32        |      |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM33          | R32        | R48        | R31        | R 47         |
|          | D1       | R33        | 1    |          |              |                  |          |          |          |          |          |                                              | Ш       |        |        |            |          |  | COM34          | R33        | R49        | R30        | R46          |
|          | D2       | R34        | ł    |          |              |                  | H        |          |          |          |          |                                              |         |        |        |            |          |  | COM35          | R34        | R50        | R29        | R 45         |
| 0100     | D3<br>D4 | R35<br>R36 | ł    |          |              |                  |          |          |          |          |          | Page 4                                       |         |        |        |            |          |  | COM36<br>COM37 | R35<br>R36 | R51<br>R52 | R28<br>R27 | R 44<br>R 43 |
|          | D5       | R37        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM38          | R37        | R53        | R26        | R42          |
|          | D6       | R38        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM39          | R38        | R54        | R25        | R41          |
|          | D7       | R39        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM40          | R39        | R55        | R24        | R40          |
|          | D0       | R40        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM41          | R40        | R56        | R23        | R39          |
|          | D1       | R41        |      |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM42          | R41        | R57        | R22        | R38          |
|          | D2       | R42        |      |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM43          | R42        | R58        | R21        | R37          |
| 0101     | D3       | R43        | 4    |          |              |                  |          |          |          |          |          | Page 5                                       | Ш       |        |        |            |          |  | COM44          | R43        | R59        | R20        | R36          |
|          | D4       | R44        | 1    |          |              | -                |          |          |          |          |          | _                                            |         |        |        |            |          |  | COM45          | R44        | R60        | R19        | R35          |
|          | D5<br>D6 | R45<br>R46 | ł    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM46<br>COM47 | R45<br>R46 | R61<br>R62 | R18<br>R17 | R34<br>R33   |
|          | D6       | R47        | 1    | Н        |              | $\vdash$         | H        |          | $\vdash$ | Н        |          |                                              | Н       |        | H      | $\vdash$   | Н        |  | COM48          | R46        | R62        | R16        | R32          |
|          | D0       | R48        | 1    | Н        |              | Н                | H        |          |          | Н        | Н        |                                              | Н       |        |        | Н          | Н        |  | COM49          | R48        | R0         | R15        | R31          |
|          | D1       | R49        | 1    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM50          | R49        | R1         | R14        | R30          |
|          | D2       | R50        | ]    |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  | COM51          | R50        | R2         | R13        | R29          |
| 0110     | D3       | R51        |      | Щ        |              |                  |          |          |          |          |          | Page 6                                       |         |        |        |            |          |  | COM52          | R51        | R3         | R12        | R 28         |
| 1        | D4       | R52        | Į.   | Ш        | <u> </u>     | _                | <u> </u> | _        |          | <u> </u> | <u> </u> |                                              | Щ       |        |        | _          | Щ        |  | COM53          | R52        | R4         | R11        | R27          |
|          | D5       | R53        | 1    | $\vdash$ | _            | ┝                | $\vdash$ | <u> </u> | H        | $\vdash$ | $\vdash$ |                                              | Н       |        |        | _          | Н        |  | COM54          | R53        | R5         | R10        | R26          |
|          | D6<br>D7 | R54<br>R55 | ł    | $\vdash$ | -            | ┢                | $\vdash$ | -        | $\vdash$ | $\vdash$ | H        |                                              | Н       |        |        | ⊢          | $\vdash$ |  | COM55<br>COM56 | R54        | R6<br>R7   | R9<br>R8   | R25<br>R24   |
| <b>—</b> | D/       | R56        | 1    | Н        | $\vdash$     | H                | H        |          |          | H        | H        |                                              | H       |        | H      | H          | H        |  | COM56          | R55<br>R56 | R8         | R7         | R23          |
|          | D0       | R57        | 1    | $\vdash$ |              | H                |          |          |          |          |          |                                              | Н       |        |        | $\vdash$   |          |  | COM58          | R57        | R9         | R6         | R22          |
|          | D2       | R58        | 1    |          |              | T                |          |          |          |          |          |                                              | П       |        |        |            | П        |  | COM59          | R58        | R10        | R5         | R21          |
| 0111     | D3       | R59        | 1    |          |              |                  |          |          |          |          |          | Page 7                                       |         |        |        |            |          |  | COM60          | R59        | R11        | R4         | R20          |
| 0111     | D4       | R60        |      |          |              |                  |          |          |          |          |          | i age i                                      |         |        |        |            |          |  | COM61          | R60        | R12        | R3         | R19          |
|          | D5       | R61        | 1    | Щ        |              | $ldsymbol{oxed}$ | Ĺ        |          | oxdot    |          |          | <b>긔                                    </b> | Ш       |        |        | oxdot      |          |  | COM62          | R61        | R13        | R2         | R18          |
|          | D6       | R62        | 1    | Ш        |              | <u> </u>         | <u> </u> |          |          | <u> </u> |          |                                              | Ш       |        |        |            |          |  | COM63          | R62        | R14        | R1         | R17          |
| 1000     | D7       | R63        | ł    | H        | <del> </del> | ┢                | ┢        |          |          | $\vdash$ | H        | Dage 0                                       | Н       |        | H      | _          | H        |  | COM64<br>CIC   | R63        | R15<br>R64 | R0         | R16          |
| 1000     | D0       | R64        | 1    | ш        | _            |                  | Ь_       | _        |          | _        | _        | Page 8                                       | ш       |        |        |            |          |  | UIU            | R64        | N04        | R64        | R 64         |
|          |          |            | _    |          |              |                  | Ι.       |          |          |          |          |                                              | 80      | 6      | Q      | 72         | Ŋ        |  |                |            |            |            |              |
|          |          |            | MX=0 | SEG1     | SEG2         | SEG3             | SEG4     | SEG5     | SEG6     | SEG7     | SEG8     |                                              | SEG 128 | SEG129 | SEG130 | SEG131     | SEG132   |  |                |            |            |            |              |
|          |          |            | Σ    | SE       | SE           | l s              | ß        | 낋        | SE       | SE       | SE       |                                              | S       | SEC    | SEC    | SE         | SE       |  |                |            |            |            |              |
|          |          |            | _    | Z        | 31           | õ                | 53       | 82       | 7.5      | 9        | 55       |                                              |         |        |        |            |          |  |                |            |            |            |              |
|          |          |            | MX=1 | SEG132   | SEG131       | SEG130           | SEG129   | SEG128   | SEG127   | SEG126   | SEG125   |                                              | SEG5    | SEG4   | SEG3   | SEG        | SEG1     |  |                |            |            |            |              |
|          |          |            | 2    | SE       | SE           | SE               | SE       | S        | S        | SE       | SE       |                                              | Ŋ       | S      | S      | S          | S        |  |                |            |            |            |              |
|          |          |            |      |          |              |                  |          |          |          |          |          |                                              |         |        |        |            |          |  |                |            |            |            |              |

Example for memory mapping: let MX = 0, MY = 0, SL = 0, according to the data shown in the above table:

 $\Rightarrow$  Page 0 SEG 1 (D7-D0) : 0001 1111b  $\Rightarrow$  Page 0 SEG 2 (D7-D0) : 1100 1100b

### **RESET & POWER MANAGEMENT**

### **TYPES OF RESET**

UC1609c has two different types of Reset:

Power-ON-Reset and System-Reset.

Power-ON-Reset is performed right after V<sub>DD</sub> is connected to power. Power-On-Reset will first wait for about ~5mS,

depending on the time required for  $V_{\text{DD}}$  to stabilize, and then trigger the System Reset.

System Reset can also be activated by connecting the RST pin to ground.

In the following discussions, Reset means System Reset.

The differences between pin reset and software reset are

| Procedure (Restoring to default value) | Pin Reset<br>(Power On Reset) | Software<br>Reset |
|----------------------------------------|-------------------------------|-------------------|
| Column Address : CA[7:0]=0             | V                             | V                 |
| Page Address : PA[3:0]=0               | V                             | V                 |
| RAM Address Control : AC[2:0]=001b     | V                             | V                 |
| Temp. Compensation : TC[1:0]=00b       | V                             | X                 |
| Power Control : PC[2:0]=110b           | V                             | X                 |
| Scroll Line : SL[5:0]=0                | V                             | X                 |
| Vbias Potentiometer : PM[7:0]=49h      | V                             | X                 |
| Partial Display Control : LC[5]=0b     | V                             | X                 |
| Frame Rate : LC[4:3]                   | V                             | X                 |
| All-Pixel-On : DC[1]=0b                | V                             | X                 |
| Inverse Display : DC[0]=0b             | V                             | X                 |
| Display Enable : DC[2]=0b              | V                             | X                 |
| LCD Mapping Control : LC[2:1]=00b      | V                             | X                 |
| Test Control                           | V                             | X                 |
| LCD Bias Ratio : BR[1:0]=11b           | V                             | X                 |
| COM End : CEN[6:0]=63d                 | V                             | X                 |
| Partial Display Command                | V                             | X                 |
| MTP Function Control                   | V                             | X                 |

### **RESET STATUS**

When UC1609c enters RESET sequence:

- · Operation mode will be "Reset"
- All control registers are reset to default values. Refer to Control Registers for details of their default values.

### **OPERATION MODES**

UC1609c has three operating modes (OM): Reset, Sleep, Normal.

For each mode, the related statuses are as below:

| Mode                    | Reset  | Sleep  | Normal |
|-------------------------|--------|--------|--------|
| OM                      | 00     | 10     | 11     |
| Host Interface          | Active | Active | Active |
| Clock                   | OFF    | OFF    | ON     |
| LCD Drivers             | OFF    | OFF    | ON     |
| Charge Pump             | OFF    | OFF    | ON     |
| <b>Draining Circuit</b> | ON     | ON     | OFF    |

Table 4: Operating Modes

#### **CHANGING OPERATION MODE**

In addition to Power-ON-Reset, two commands will initiate OM transitions:

Set Display Enable, and System Reset.

When DC[2] is modified by *Set Display Enable*, OM will be updated automatically. There is no other action required to enter Sleep mode.

OM changes are synchronized with the edges of UC1609c' internal clock. To ensure consistent system states, wait at least  $10\mu S$  after issuing the Set Display Enable command or triggering System Reset.

| Action                                | Mode   | OM |
|---------------------------------------|--------|----|
| RST_ pin pulled "L"<br>Power ON reset | Reset  | 00 |
| Set Driver Enable to "0"              | Sleep  | 10 |
| Set Driver Enable to "1"              | Normal | 11 |

Table 5: OM changes

Both Reset mode and Sleep mode drain the charges stored in the external capacitors  $C_{B0}$ ,  $C_{B1}$ , and  $C_L$ . When entering Reset mode or Sleep mode, the display drivers will be disabled.

The difference between Sleep mode and Reset mode is that Reset mode clears all control registers and restores them to default values, while Sleep mode retains all the control registers values set by the user.

It is recommended to use Sleep Mode for Display OFF operations as UC1609c consumes very little energy in Sleep mode (typically under 5µA).

#### **EXITING SLEEP MODE**

UC1609c contains internal logic to check whether  $V_{LCD}$  and  $V_{D}$  are ready before releasing COM and SEG drivers from their idle states. When exiting Sleep or Reset mode, COM and SEG drivers will not be activated until UC1609c internal voltage sources are restored to their proper values.

#### POWER-UP SEQUENCE



FIGURE 11: Reference Power-Up Sequence

There's no delay needed while turning ON  $V_{DD}$  and  $V_{DD2/3}$ , and either one can be turned ON first.



Figure 12: Power Off-On Sequence

#### **ENTER/EXIT SLEEP MODE SEQUENCE**

UC1609c enters Sleep mode from Display mode by issuing Set Display OFF command. To exit Sleep mode, Set Display ON.



Figure 13: Enter/Exit Sleep Mode Sequence

### **Power-Down Sequence**

To prevent the charge stored in capacitor  $C_L$  causing abnormal residue horizontal line on display when  $V_{DD}$  is switched off, use Reset mode to enable the built-in charge draining circuit to discharge these external capacitors.

When internal  $V_{LCD}$  is not used, UC1609c will *NOT* drain  $V_{LCD}$  during RESET. System designers need to make sure external  $V_{LCD}$  source is properly drained off before turning off  $V_{DD}$ .



FIGURE 14: Reference Power-Down Sequence



#### SAMPLE COMMAND SEQUENCES FOR POWER MANAGEMENT

The following tables are examples of command sequence for power-up, power-down and display ON/OFF operations. These are only to demonstrate some "typical, generic" scenarios. Designers are encouraged to study related

sections of the datasheet and find out what the best parameters and control sequences are for their specific design needs.

Type Required: These items are required

<u>C</u>ustomized: These items are not necessary if customer parameters are the same as default <u>A</u>dvanced: We recommend new users to skip these commands and use default values.

Optional: These commands depend on what users want to do.

C/D The type of the interface cycle. It can be either Command (0) or Data (1)

W/R The direction of data flow of the cycle. It can be either Write (0) or Read (1).

#### Power-Up

| Туре | C/D | W/R | D7     | D6     | D5     | D4     | D3     | D2  | D1     | D0     | Chip action                                    | Comments                                                   |
|------|-----|-----|--------|--------|--------|--------|--------|-----|--------|--------|------------------------------------------------|------------------------------------------------------------|
| R    |     |     |        |        |        |        |        |     |        |        | Turn on V <sub>DD</sub> and V <sub>DD2/3</sub> | Wait until V <sub>DD</sub> , V <sub>DD2/3</sub> are stable |
| R    |     |     |        |        |        |        |        |     |        |        | Wait ≤ 3 mS                                    |                                                            |
| R    |     |     |        |        |        |        |        |     |        |        | Set RST pin Low                                | Wait 3uS after RST is Low                                  |
| R    |     |     |        |        |        |        |        |     |        |        | Set RST pin High                               | Wait 5mS after RST is High                                 |
| С    | 0   | 0   | 1      | 1      | 1      | 1      | 0      | 1   | 0      | 0      | Set V MTP1 Potentiometer                       | Set MTP V <sub>LCD</sub>                                   |
| С    | 0   | 0   | 1      | 0      | 0      | 0      | 0      | 0   | 1      | 1      |                                                | MTP2: 83h (6.4V)                                           |
| С    | 0   | 0   | 1      | 1      | 1      | 1      | 0      | 1   | 1      | 1      | Set MTP Read Timer                             | Set MTP Timer                                              |
| С    | 0   | 0   | 0      | 0      | 0      | 0      | 0      | 0   | 1      | 1      |                                                | MTP5: 03h (10mS)                                           |
| С    | 0   | 0   | 1      | 1      | 1      | 1      | 1      | 0   | 0      | 1      | Set MTP Write Mask                             | Set MTP Bit Mask                                           |
| С    | 0   | 0   | 0      | 0      | 1      | 1      | 1      | 1   | 1      | 1      | MTPM1                                          | Ex: To read MTPM[5:0],<br>set the value to 00111111b       |
| С    | 0   | 0   | 1      | 1      | 1      | 1      | 1      | 0   | 0      | 0      | Set MTP Control                                | Set MTPC[3]=1                                              |
| С    | 0   | 0   | -      | -      | 0      | 1      | 1      | 0   | 0      | 1      |                                                | Set MTPC[2:0]=010                                          |
| С    |     |     |        |        |        |        |        |     |        |        | Wait 150 mS                                    |                                                            |
| С    | 0   | 0   | 0      | 0      | 1      | 0      | 0      | 1   | #      | #      | Set Temp. Compensation                         | Set up LCD format specific                                 |
| R    | 0   | 0   | 1      | 1      | 0      | 0      | 0      | #   | #      | #      | Set LCD Mapping Control                        | parameters, MX, MY, etc.                                   |
| Α    | 0   | 0   | 1      | 0      | 1      | 0      | 0      | 0   | 0      | #      | Set Frame Rate                                 | Fine tune for power, flicker, contrast.                    |
| R    | 0   | 0   | 1      | 1      | 1      | 0      | 1      | 0   | #      | #      | Set LCD Bias Ratio                             |                                                            |
| R    | 0 0 | 0 0 | 1<br># | 0<br># | 0<br># | 0<br># | 0<br># | 0 # | 0<br># | 1<br># | Set V <sub>BIAS</sub> Potentiometer            | LCD specific operating voltage setting                     |
| С    | 0   | 0   | 1      | 1      | 1 0    | 1      | 1      | 0   | 0      | 0      | Set MTP function                               | Set MTP use & MTP read                                     |
| С    |     |     |        |        |        |        |        |     |        |        | Wait ≤ 50 mS                                   |                                                            |
|      | 1   | 0   | #      | #      | #      | #      | #      | #   | #      | #      |                                                |                                                            |
| 0    |     |     |        |        |        |        |        |     |        |        | Write display RAM                              | Set up display image                                       |
|      | 1   | 0   | #      | #      | #      | #      | #      | #   | #      | #      |                                                |                                                            |
| R    | 0   | 0   | 1      | 0      | 1      | 0      | 1      | 1   | 1      | 1      | Set Display Enable                             |                                                            |

Note: Issue the commands in blue color only when using MTP functions.

### Power-Down

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action        | Comments                             |
|------|-----|-----|----|----|----|----|----|----|----|----|--------------------|--------------------------------------|
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin Low    | Wait 3 uS after RST is Low           |
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin High   |                                      |
| R    |     |     |    |    |    |    |    |    |    |    | Draining capacitor | Wait ~3mS before V <sub>DD</sub> OFF |



### DISPLAY-OFF

| Type | C/D | W/R | D7 | D6     | D5 | D4 | D3     | D2     | D1     | D0     | Chip action         | Comments                                                                                              |
|------|-----|-----|----|--------|----|----|--------|--------|--------|--------|---------------------|-------------------------------------------------------------------------------------------------------|
| R    | 0   | 0   | 1  | 0      | 1  | 0  | 1      | 1      | 1      | 0      | Set Display Disable |                                                                                                       |
| С    | 1 1 | 0   | #  | #<br># | #  | #  | #<br># | #<br># | #<br># | #<br># | Write display RAM   | Set up display image (Image update is optional. Data in the RAM is retained through the SLEEP state.) |
| R    | 0   | 0   | 1  | 0      | 1  | 0  | 1      | 1      | 1      | 1      | Set Display Enable  |                                                                                                       |

# **MULTI-TIME PROGRAM (MTP) NV MEMORY**

#### **O**VERVIEW

MTP feature is available for UC1609c such that LCM makers can record an PM offset value in non-volatile memory cells, which can then be used to adjust the effective  $V_{LCD}$  value, in order to achieve high level of consistency for LCM contrast across all shipments.

To accomplish this purpose, three operations are supported by UC1609c:

MTP-Erase, MTP-Program, MTP-Read.

MTP-Program requires an external power source supplied to TST4 pin. MTP allows to program at least 10 times and should be performed only by the LCM makers.

MTP-Read is facilitated by the internal DC-DC converter builtin on UC1609c, no external power source is required, and it is performed automatically after hardware RESET (power-ON and pin RESET).

#### **OPERATION FOR THE SYSTEM USERS**

For the MTP version of UC1609c, the content of the NV memory will be read automatically after the power-on and hardware pin RESET. There is no user intervention or external power source required. When set up properly, the  $V_{LCD}$  will be fine tuned to achieve high level of consistency for the LCM contrast.

The MTP-READ is a relatively slow process and the time required can vary quite a bit. For a successful MTP-READ operation, the MS and WS bits in the *Read Status* commands will exhibit the following waveforms.

#### MTP-read Sample Code



As illustrated above, the {MS, WS} will go through a  $\{0,0\} \Rightarrow \{1,0\} \Rightarrow \{1,1\} \Rightarrow \{0,1\}$  transition. When the {MS, WS}= $\{0,1\}$  state is reached, it means the LCM is ready to be turned on.

Although user can use *Read Status* command in a polling loop to make sure {MS, WS}={0, 1} before proceeding with the normal operations, however, it may be simpler to just issue Set Display Enable command every 0.5~2 second, repeatedly, together with other LCM optimization settings, such as BR, CEN, TC, etc.

The above "Periodical re-initializing" approach is also an effective safeguard against accidental display off events such as

- ESD strikes
- Mechanical shocks causing LCM connector to malfunction temporarily

#### HARDWARE VS. SOFTWARE RESET

The auto-MTP-READ is only performed for hardware RESET (power-ON and RST pin), but not for software *RESET* command. This enables the ICs to turn on display faster without the delay caused by MTP-READ.

It is recommended to use software *RESET* for normal operation control purpose and hardware RESET only during the event of power up and power down.

#### **OPERATION FOR THE LCM MAKERS**

#### MTP OPERATION FOR LCM MAKERS

### 1. High voltage supply and timer setting

In MTP Program operation, two different high voltages are needed. In chip design, one high voltage is generated by internal charge pump ( $V_{\text{LCD}}$ ), the other high voltage must be input from TST4 by external voltage source.

 $V_{\text{LCD}}$  value is controlled by register MTP3 and MTP2. The default values of these two registers are appropriate for most applications.

External TST4 power source is required for MTP Program operation. MTP Programming speed depends on the TST4 voltage. Considering the ITO trace resistance in COG modules, it is recommended to program the MTP cells one at a time, so that the required 10V at TST4 can be maintained with proper consistency.

No external power source is required for MTP Erase and Read operation. For these MTP operations, TST4 should be open, or connected to  $V_{\text{DD3}}$ .

|         | V <sub>LCD</sub> | TST4 (external input)        |
|---------|------------------|------------------------------|
| Program | MTP3 : FFh (12V) | 10V (1mA per bit)            |
| Erase   | MTP3 : FFh (12V) | Floating or V <sub>DD3</sub> |
| Read    | MTP2:83h (6.4V)  | Floating or V <sub>DD3</sub> |

**Note:** Do Erase before Program and program one bit at a time.

#### 2. Read MTP status bits

With normal Get Status method (CD=0, W/R=1), MTP operation status can be monitored in the real time. There are 3 status bits (WS, MD, MS) in status register. MTP control circuit will read to verify if the operation (program, erase) success or not. If the operation succeeded, and current

operation will be ended with WS=1. If it failed, last operation will be automatically retried two more times. If it fails 3 times, WS will be set to 0 and the operation is aborted. MD is MTP ID, which is either 1 for MTP IC. No transition.



MTP status bits, TST4 & V<sub>LCD</sub> Waveform

#### 3. MTP Cell Value Usage

There are 6 MTP cell bits. They are divided into two groups for different purpose.

MTP[5:0]: V<sub>LCD</sub> Trim

When PMO[5]=1: PM with trim = PM - PMO[4:0]When PMO[5]=0: PM with trim = PM + PMO[4:0]



#### MTP COMMAND SEQUENCE SAMPLE CODES

The following tables are examples of command sequence for MTP Program and Erase operations. These are only to demonstrate some "typical, generic" scenarios. Designers are encouraged to study related sections of the datasheet and find out what the best parameters and control sequences are for their specific design needs.

MTP operations (Erase, Program, and Read) and Set Display ON is mutual exclusive. There is no harm done to the IC or the LCM if this is violated. However, the violating commands will be ignored.

Type Required: These items are required

 $\underline{\underline{C}}$ ustomized: These items are not necessary if customer parameters are the same as default  $\underline{\underline{A}}$ dvanced: We recommend new users to skip these commands and use default values.

Optional: These commands depend on what users want to do.

C/D The type of the interface cycle. It can be either Command (0) or Data (1)

W/R The direction of dataflow of the cycle. It can be either Write (0) or Read (1).

### **MTP Program Sample Code**

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip Action                         | Comments                                                     |
|------|-----|-----|----|----|----|----|----|----|----|----|-------------------------------------|--------------------------------------------------------------|
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin Low                     | Wait 3uS after RST is Low                                    |
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin High                    | Wait 5mS                                                     |
| R    | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 1  | Set Line Rate                       | Set LC[4:3]=11b                                              |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | Set VMTP1 Potentiometer             | Set MTP V <sub>LCD</sub>                                     |
| R    | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                                     | MTP2: 83h (6.4V)                                             |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | Set V <sub>MTP2</sub> Potentiometer | Set MTP V <sub>LCD</sub>                                     |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |                                     | MTP3: FFh (12V)                                              |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | Set MTP Write Timer                 | Set MTP Timer                                                |
| R    | 0   | 0   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  |                                     | MTP4: 4Dh (200mS)                                            |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | Set MTP Read Timer                  | Set MTP Timer                                                |
| R    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                                     | MTP5: 03h (10mS)                                             |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTP Write Mask                  | Set MTP Bit Mask                                             |
| С    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | МТРМ                                | Ex: To program MTPM[0] to be 1, set the value to 00000001b * |
| R    |     |     |    |    |    |    |    |    |    |    |                                     | Apply TST4 voltage                                           |
|      |     |     |    |    |    |    |    |    |    |    |                                     | Program: 10V                                                 |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTP Control                     | Set MTPC[3]=1                                                |
| R    | 0   | 0   | 1  | -  | 0  | 0  | 1  | 0  | 1  | 1  |                                     | Set MTPC[2:0]=011                                            |
| R    | 0   | 1   | 1  | -  | -  | -  | 1  | WS | ı  | MS | Get Status & PM                     | Check MTP Status until MS=0, WS=1                            |
| R    |     |     |    |    |    |    |    |    |    |    |                                     | Remove TST4 voltage                                          |
| R    |     |     |    |    |    |    |    |    |    |    | V <sub>DD</sub> =0V                 | Power OFF                                                    |

<sup>\*</sup> It is recommended that users program one bit at a time.



### **MTP Erase Sample Code**

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action             | Comments                                             |
|------|-----|-----|----|----|----|----|----|----|----|----|-------------------------|------------------------------------------------------|
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin Low         | Wait 3uS after RST is Low                            |
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin High        | Wait 5mS                                             |
| R    | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 1  | Set Line Rate           | Set LC[4:3]=11b                                      |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | Set VMTP1 Potentiometer | Set MTP V <sub>LCD</sub>                             |
| R    | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                         | MTP2: 83h (6.4V)                                     |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | Set VMTP2 Potentiometer | Set MTP V <sub>LCD</sub>                             |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |                         | MTP3: FFh (12V)                                      |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | Set MTP Write Timer     | Set MTP Timer                                        |
| R    | 0   | 0   | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  |                         | MTP4: 4Dh (200mS)                                    |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | Set MTP Read Timer      | Set MTP Timer                                        |
| R    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                         | MTP5: 03h (10mS)                                     |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTP Write Mask      | Set MTP Bit Mask                                     |
| С    | 0   | 0   | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | MTPM1                   | Ex: To erase MTPM[3:0], set the value to 00001111b * |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTP Control         | Set MTPC[3]=1                                        |
| R    | 0   | 0   | -  | -  | 0  | 0  | 1  | 0  | 1  | 0  |                         | Set MTPC[2:0]=010                                    |
| R    | 0   | 1   | -  | -  | -  | -  | -  | WS | -  | MS | Get Status & PM         | Check MTP Status<br>until MS=0 WS=1                  |
| R    |     |     |    |    |    |    |    |    |    |    | V <sub>DD</sub> =0V     | Power OFF                                            |

<sup>\*</sup> It is recommended that users clear first all the bits to be programmed.



### **MTP Read Sample Code**

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action                                         | Comments                                               |
|------|-----|-----|----|----|----|----|----|----|----|----|-----------------------------------------------------|--------------------------------------------------------|
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin Low                                     | Wait 3uS after RST is Low                              |
| R    |     |     |    |    |    |    |    |    |    |    | Set RST pin High                                    | Wait 5mS                                               |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | Set VMTP1 Potentiometer                             | Set MTP V <sub>LCD</sub>                               |
| R    | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                                                     | MTP2: 83h (6.4V)                                       |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | Set MTP Read Timer                                  | Set MTP Timer                                          |
| R    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                                                     | MTP5: 03h (10mS)                                       |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTP Write Mask                                  | Set MTP Bit Mask                                       |
| С    | 0   | 0   | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | MTPM1                                               | Ex: To read MTPM[5:0],<br>set the value to 00111111b * |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTP Control                                     | Set MTPC[3]=1                                          |
| R    | 0   | 0   | -  | -  | 0  | 1  | 1  | 0  | 0  | 1  |                                                     | Set MTPC[2:0]=010                                      |
| R    |     |     |    |    |    |    |    |    |    |    | Wait 150mS                                          |                                                        |
| R    | 0   | 1   | 1  | 1  | 1  | -  | 1  | ws | 1  | MS | Get Status & PM                                     | Check MTP Status<br>until MS=0, WS=1                   |
| R    |     |     |    |    |    |    |    |    |    |    | (other initialization settings for starting the IC) |                                                        |

<sup>\*</sup> It is recommended that users read first all the bits to be programmed.

# **ESD CONSIDERATION**

UC1600 series products usually are provided in bare die format to customers. This makes the product particularly sensitive to ESD damage during handling and manufacturing process. It is, therefore, highly recommended that LCM makers strictly follow the "JESD 625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices" when manufacturing LCM.

The following pins in UC1609c require special "ESD Sensitivity" consideration in particular:

|                    | Test Mode           | Machin   | e Mode          | Human Body Mode |                 |  |
|--------------------|---------------------|----------|-----------------|-----------------|-----------------|--|
| Pins               |                     | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$        | V <sub>SS</sub> |  |
| LCD                | Driver              | 200V     | 200V            | 2.0KV           | 2.0KV           |  |
| LCM Digita         | al Interface        | 300V     | 300V            | 3.0KV           | 3.0KV           |  |
|                    | TST1/2/4            | 300V     | 300V            | 3.0KV           | 3.0KV           |  |
| LCM HV Interface   | C <sub>B</sub> pins | 300V     | 300V            | 2.0KV           | 2.5KV           |  |
| LCM IIV IIILEIIACE | V <sub>LCDIN</sub>  | 250V     | 250V            | 2.0KV           | 2.5KV           |  |
|                    | V <sub>LCDOUT</sub> | 300v     | 300V            | 3.0KV           | 3.0KV           |  |
| PWR                | /GND                | _        | 300V            | _               | 3.0KV           |  |

According to UltraChip's Mass Production experiences, the ESD tolerance conditions are believed to be very stable and can produce high yield in multiple customer sites. However, special care is still required during handling and manufacturing process to avoid unnecessary yield loss due to ESD damages.



# **ABSOLUTE MAXIMUM RATINGS**

In accordance with IEC134 - notes 1, 2 and 3.

| Symbol                              | Parameter                                                         | Min. | Max.                  | Unit |
|-------------------------------------|-------------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$                            | Logic Supply voltage                                              | -0.3 | +4.0                  | V    |
| $V_{DD2}$                           | LCD Generator Supply voltage                                      | -0.3 | +4.0                  | V    |
| $V_{DD3}$                           | Analog Circuit Supply voltage                                     | -0.3 | +4.0                  | V    |
| V <sub>DD2/3</sub> -V <sub>DD</sub> | Voltage difference between V <sub>DD</sub> and V <sub>DD2/3</sub> |      | 1.2                   | V    |
| V <sub>LCD</sub>                    | LCD Generated voltage                                             | -0.3 | +13.2                 | V    |
| V <sub>IN</sub> / V <sub>OUT</sub>  | Any input/output                                                  | -0.4 | V <sub>DD</sub> + 0.3 | V    |
| T <sub>OPR</sub>                    | Operating temperature range                                       | -30  | +85                   | °C   |
| T <sub>STR</sub>                    | Storage temperature                                               | -55  | +125                  | °C   |

### **Notes**

- 1.  $V_{DD}$  is based on  $V_{SS} = 0V$
- 2. Stress values listed above may cause permanent damages to the device.



### **SPECIFICATIONS**

### **DC CHARACTERISTICS**

| Symbol              | Parameter                  | Conditions                                          | Min.               | Тур.     | Max.               | Unit |
|---------------------|----------------------------|-----------------------------------------------------|--------------------|----------|--------------------|------|
| $V_{DD}$            | Supply for digital circuit |                                                     | 1.7                | 1.8~3.3  | 3.6                | V    |
| V <sub>DD2/3</sub>  | Supply for bias & pump     |                                                     | 2.6                | 2.7~3.3  | 3.6                | V    |
| V <sub>LCD</sub>    | Charge pump output         | $V_{DD2/3} \ge 2.6V, 25^{\circ}C$                   |                    | 4.8~11.5 | 11.5               | V    |
| V <sub>D</sub>      | LCD data voltage           | $V_{DD2/3} \ge 2.6V, 25^{\circ}C$                   | 0.80               |          | 1.32               | V    |
| V <sub>IL</sub>     | Input logic LOW            |                                                     |                    |          | 0.1V <sub>DD</sub> | V    |
| $V_{IH}$            | Input logic HIGH           |                                                     | 0.9V <sub>DD</sub> |          |                    | V    |
| V <sub>OL</sub>     | Output logic LOW           |                                                     |                    |          | 0.2V <sub>DD</sub> | V    |
| V <sub>OH</sub>     | Output logic HIGH          |                                                     | 0.8V <sub>DD</sub> |          |                    | V    |
| I <sub>IL</sub>     | Input leakage current      |                                                     |                    |          | 1.5                | μΑ   |
| I <sub>SB</sub>     | Standby current            | $V_{DD} = V_{DD2/3} = 3.3V$ , Temp = $85^{\circ}$ C |                    |          | 50                 | μΑ   |
| C <sub>IN</sub>     | Input capacitance          |                                                     |                    | 5        | 10                 | PF   |
| C <sub>OUT</sub>    | Output capacitance         |                                                     |                    | 5        | 10                 | PF   |
| R <sub>0(SEG)</sub> | SEG output impedance       | V <sub>LCD</sub> = 9V                               |                    | 2200     | 2800               | Ω    |
| R <sub>0(COM)</sub> | COM output impedance       | V <sub>LCD</sub> = 9V                               |                    | 2200     | 2800               | Ω    |
| $F_{FR}$            | Average Frame Rate         | LC[4:3] = 01b                                       | -10%               | 95       | +10%               | Hz   |

### **POWER CONSUMPTION**

 $\begin{array}{lll} V_{DD}=2.7V, & Bias\ Ratio=11b, & PM=73, \\ V_{LCD}=8.54V & Frame\ Rate=01b, & PMO=00H, \\ Mux\ Rate=65, & Bus\ mode=6800, & C_{B0}\ /\ C_{B1}=2.2\mu F, \\ Temperature=25^{\circ}C, & C_{L}=330nF, & All\ outputs\ are\ open\ circuit. \end{array}$ 

**Display Pattern Conditions** Тур. Max. All-ON Bus = idle196 392 All-OFF Bus = idle197 394 Bus = idle222 444 2-pixel checker \_ 5 Bus = idle (standby current)

### **AC CHARACTERISTICS**



FIGURE 15: Parallel Bus Timing Characteristics (for 8080 MCU)

| Symbol                                                                             | Signal           | Description                                         | Condition              | Min.                              | Max.      | Unit |
|------------------------------------------------------------------------------------|------------------|-----------------------------------------------------|------------------------|-----------------------------------|-----------|------|
| $(2.5V \le V_{DD} \le 3.6V$                                                        | , Ta= -30 to +   | 85 <sup>°</sup> C)                                  |                        | (Read / Write)                    |           |      |
| t <sub>AS80</sub>                                                                  | CD               | Address setup time Address hold time                |                        | 5<br>10                           | -         | nS   |
| t <sub>CSSA80</sub>                                                                | CS1, CS0         | Chip select setup time                              |                        | 5<br>5                            | -         | nS   |
| tcshao<br>tcyao<br>tpwrao / tpwwao                                                 | WR0, WR1         | Chip select hold time System Cycle time Pulse width |                        | 170 / 110<br>70 / 40              | _         | nS   |
| t <sub>HPW80</sub>                                                                 | ·                | High pulse width                                    |                        | 70 / 40                           |           |      |
| t <sub>DS80</sub><br>t <sub>DH80</sub>                                             | D7~D0<br>(Write) | Data setup time Data hold time                      |                        | 35<br>5                           | -         | nS   |
| t <sub>ACC80</sub><br>t <sub>OD80</sub>                                            | D7~D0<br>(Read)  | Read access time Output disable time                | C <sub>L</sub> = 100pF | -                                 | 70<br>40  | nS   |
| $(1.7V \le V_{DD} < 2.5V)$                                                         | Ta= -30 to +8    | 35°C)                                               |                        | (Read / Write)                    |           |      |
| t <sub>AS80</sub><br>t <sub>AH80</sub>                                             | CD               | Address setup time<br>Address hold time             |                        | 5<br>10                           | -         | nS   |
| tcssa80<br>tcsh80                                                                  | CS1, CS0         | Chip select setup time Chip select hold time        |                        | 5<br>5                            | _         | nS   |
| t <sub>CY80</sub><br>t <sub>PWR80</sub> / t <sub>PWW80</sub><br>t <sub>HPW80</sub> | WR0, WR1         | System cycle time Pulse width High pulse width      |                        | 270 / 190<br>120 / 80<br>120 / 80 | -         | nS   |
| t <sub>DS80</sub><br>t <sub>DH80</sub>                                             | D7~D0<br>(Write) | Data setup time Data hold time                      |                        | 60<br>5                           | -         | nS   |
| t <sub>ACC80</sub>                                                                 | D7~D0<br>(Read)  | Read access time Output disable time                | C <sub>L</sub> = 100pF | -                                 | 120<br>80 | nS   |



FIGURE 16: Parallel Bus Timing Characteristics (for 6800 MCU)

| Symbol                                                                             | Signal           | Description                                    | Condition              | Min.                              | Max.      | Unit |
|------------------------------------------------------------------------------------|------------------|------------------------------------------------|------------------------|-----------------------------------|-----------|------|
| $(2.5V \le V_{DD} \le 3.6V$                                                        | , Ta= -30 to +   | ·85°C)                                         |                        | (Read / Write)                    |           |      |
| t <sub>AS68</sub><br>t <sub>AH68</sub>                                             | CD               | Address setup time Address hold time           |                        | 5<br>10                           | -         | nS   |
| t <sub>CSSA68</sub><br>t <sub>CSH68</sub>                                          | CS1, CS0         | Chip select setup time Chip select hold time   |                        | 5<br>5                            | -         | nS   |
| t <sub>CY68</sub><br>t <sub>PWR68</sub> / t <sub>PWW68</sub><br>t <sub>HPW68</sub> | WR1              | System cycle time Pulse width High pulse width |                        | 170 / 110<br>70 / 40<br>70 / 40   | -         | nS   |
| t <sub>DS68</sub><br>t <sub>DH68</sub>                                             | D7~D0<br>(Write) | Data setup time Data hold time                 |                        | 35<br>5                           | -         | nS   |
| t <sub>ACC68</sub>                                                                 | D7~D0<br>(Read)  | Read access time Output disable time           | C <sub>L</sub> = 100pF | _                                 | 70<br>40  | nS   |
| $(1.7V \le V_{DD} < 2.5V)$                                                         | Ta= -30 to +     | 85°C)                                          |                        | (Read / Write)                    |           |      |
| t <sub>AS68</sub><br>t <sub>AH68</sub>                                             | CD               | Address setup time<br>Address hold time        |                        | 5<br>10                           | -         | nS   |
| t <sub>CSSA68</sub><br>t <sub>CSH68</sub>                                          | CS1, CS0         | Chip select setup time Chip select hold time   |                        | 5<br>5                            | -         | nS   |
| t <sub>CY68</sub><br>t <sub>PWR68</sub> / t <sub>PWW68</sub><br>t <sub>HPW68</sub> | WR1              | System cycle time Pulse width High pulse width |                        | 270 / 190<br>120 / 80<br>120 / 80 | -         | nS   |
| t <sub>DS68</sub><br>t <sub>DH68</sub>                                             | D7~D0<br>(Write) | Data setup time Data hold time                 |                        | 60<br>5                           | _         | nS   |
| t <sub>ACC68</sub>                                                                 | D7~D0<br>(Read)  | Read access time Output disable time           | C <sub>L</sub> = 100pF | -                                 | 120<br>80 | nS   |



FIGURE 17: Serial Bus Timing Characteristics (for S8)

| Symbol                                                        | Signal          | Description                                              | Condition              | Min.                              | Max.        | Unit           |
|---------------------------------------------------------------|-----------------|----------------------------------------------------------|------------------------|-----------------------------------|-------------|----------------|
| $(2.5 \text{V} \leq \text{V}_{DD} \leq 3.6 \text{V})$         | √, Ta= -30 to + | -85°C)                                                   |                        | (Read / Write)                    |             |                |
| t <sub>ASS8</sub><br>t <sub>AHS8</sub>                        | CD              | Address setup time<br>Address hold time                  |                        | 5<br>10                           | -           | nS             |
| t <sub>CSSAS8</sub><br>t <sub>CSHS8</sub>                     | CS1, CS0        | Chip select setup time Chip select hold time             |                        | 10<br>10                          | -           | nS             |
| t <sub>CYS8</sub><br>t <sub>LPWS8</sub><br>t <sub>HPWS8</sub> | SCK             | System Cycle time<br>Low pulse width<br>High pulse width |                        | 190 / 80<br>80 / 25<br>80 / 25    | -           | nS             |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub>                        | SDA<br>(Write)  | Data setup time<br>Data hold time                        |                        | 25<br>10                          | _           | nS             |
| t <sub>ACC8</sub>                                             | SDA<br>(Read)   | Read access time Output disable time                     | C <sub>L</sub> = 100pF | 1 1                               | 80<br>30    | nS             |
| $(1.7V \le V_{DD} < 2.5V)$                                    | /, Ta= -30 to + | 85°C)                                                    |                        | (Read / Write)                    |             |                |
| t <sub>ASS8</sub>                                             | CD              | Address setup time Address hold time                     |                        | 5<br>10                           | -           | nS             |
| t <sub>CSSAS8</sub><br>t <sub>CSHS8</sub>                     | CS1, CS0        | Chip select setup time Chip select hold time             |                        | 10<br>10                          | _           | nS             |
| t <sub>CYS8</sub><br>t <sub>LPWS8</sub><br>t <sub>HPWS8</sub> | SCK             | System Cycle time Low pulse width High pulse width       |                        | 230 / 110<br>100 / 40<br>100 / 40 | -<br>-<br>- | nS<br>nS<br>nS |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub>                        | SDA<br>(Write)  | Data setup time Data hold time                           |                        | 24<br>10                          | _           | nS             |
| t <sub>ACC8</sub><br>t <sub>OD8</sub>                         | SDA<br>(Read)   | Read access time Output disable time                     | C <sub>L</sub> = 100pF | -<br>-                            | 100<br>60   | nS             |



FIGURE 18: Serial Bus Timing Characteristics (for S9)

| Symbol                                                        | Signal         | Description                                              | Condition              | Min.                              | Max.      | Unit |
|---------------------------------------------------------------|----------------|----------------------------------------------------------|------------------------|-----------------------------------|-----------|------|
| $(2.5V \le V_{DD} \le 3.6V$                                   | , Ta= -30 to + | 85°C)                                                    |                        | (Read / Write)                    |           |      |
| tcssas9<br>tcshs9                                             | CS1, CS0       | Chip select setup time Chip select hold time             |                        | 10<br>10                          | -         | nS   |
| t <sub>CYS9</sub><br>t <sub>LPWS9</sub><br>t <sub>HPWS9</sub> | SCK            | System cycle time<br>Low pulse width<br>High pulse width |                        | 190 / 80<br>80 / 25<br>80 / 25    | -         | nS   |
| t <sub>DSS9</sub><br>t <sub>DHS9</sub>                        | SDA<br>(Write) | Data setup time Data hold time                           |                        | 25<br>10                          | -         | nS   |
| t <sub>ACC9</sub><br>t <sub>OD9</sub>                         | SDA<br>(Read)  | Read access time Output disable time                     | C <sub>L</sub> = 100pF | -<br>-                            | 80<br>30  | nS   |
| $(1.7V \le V_{DD} < 2.5V)$                                    | , Ta= -30 to + | 85°C)                                                    |                        | (Read / Write)                    |           |      |
| t <sub>CSSAS9</sub><br>t <sub>CSHS9</sub>                     | CS1, CS0       | Chip select setup time                                   |                        | 10<br>10                          | -         | nS   |
| t <sub>CYS9</sub><br>t <sub>LPWS9</sub><br>t <sub>HPWS9</sub> | SCK            | System cycle time<br>Low pulse width<br>High pulse width |                        | 230 / 110<br>100 / 40<br>100 / 40 | -         | nS   |
| t <sub>DSS9</sub><br>t <sub>DHS9</sub>                        | SDA<br>(Write) | Data setup time Data hold time                           |                        | 24<br>15                          | -         | nS   |
| t <sub>ACC9</sub><br>t <sub>OD9</sub>                         | SDA<br>(Read)  | Read access time Output disable time                     | C <sub>L</sub> = 100pF | 1 1                               | 100<br>60 | nS   |



FIGURE 19: Serial bus timing characteristics (for I<sup>2</sup>C)

| Symbol                      | Signal         | Description                          | Condition | Min.           | Max. | Unit |
|-----------------------------|----------------|--------------------------------------|-----------|----------------|------|------|
| $(2.5V \le V_{DD} \le 3.6V$ | , Ta= -30 to + | -85°C)                               |           | (Read / Write) |      |      |
| t <sub>CYI2C</sub>          |                | SCK cycle time                       |           | 610 / 305      |      |      |
| t <sub>HPWI2C</sub>         | SCK            | High pulse width                     |           | 290 / 110      | _    | nS   |
| t <sub>LPWI2C</sub>         |                | Low pulse width                      |           | 290 / 165      |      |      |
| tsstai2C                    |                | Setup time – START                   |           | 28             |      |      |
| t <sub>HSTAI2C</sub>        | SCK            | Hold time – START                    |           | 55             |      |      |
| t <sub>SDAI2C</sub>         | SDA            | Setup time – Data                    |           | 40             | _    | nS   |
| t <sub>HDAI2C</sub>         | ODA            | Hold time – Data                     |           | 11             |      |      |
| t <sub>SSTOI2C</sub>        |                | Setup time – STOP                    |           | 28             |      |      |
| t <sub>BUF</sub>            | SDA            | Bus Free time between STOP and START |           | 165            | 1    | nS   |
| $(1.7V \le V_{DD} < 2.5V,$  | , Ta= -30 to + | 85°C)                                |           | (Read / Write) |      |      |
| t <sub>CYI2C</sub>          |                | SCK cycle time                       |           | 780 / 360      |      |      |
| t <sub>HPWI2C</sub>         | SCK            | High pulse width                     |           | 375 / 130      | _    | nS   |
| t <sub>LPWI2C</sub>         |                | Low pulse width                      |           | 375 / 200      |      |      |
| t <sub>SSTAI2C</sub>        |                | Setup time – START                   |           | 33             |      |      |
| t <sub>HSTAI2C</sub>        | SCK            | Hold time – START                    |           | 80             |      |      |
| t <sub>SDAI2C</sub>         | SDA            | Setup time – Data                    |           | 80             | _    | nS   |
| t <sub>HDAI2C</sub>         | OB/            | Hold time – Data                     |           | 11             |      |      |
| t <sub>SSTOI2C</sub>        |                | Setup time – STOP                    |           | 33             |      |      |
| t <sub>BUF</sub>            | SDA            | Bus Free Time between STOP and START |           | 220            | -    | nS   |



FIGURE 20: Reset Characteristics

 $(1.7 \text{V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{V}, \text{Ta} = -30 \text{ to } +85^{\circ}\text{C})$ 

| Symbol          | Signal               | Description                          | Condition | Min. | Max. | Unit |
|-----------------|----------------------|--------------------------------------|-----------|------|------|------|
| t <sub>RW</sub> | RST                  | Reset low pulse width                |           | 3    | _    | μS   |
| t <sub>R</sub>  | RST, Internal Status | Reset to Internal Status pulse delay |           | 6    | _    | mS   |

### Note:

For each mode, the signal's rising and falling times (tr, tf) are stipulated to be equal to or less than 15nS each.



### **PHYSICAL DIMENSIONS**

### Circuit / Bump View:



**Die Size:**  $(7500 \, \mu \text{M} \pm 40 \, \mu \text{M}) \, \text{x} \, (667 \, \mu \text{M} \pm 40 \, \mu \text{M})$ 

Die Thickness:  $400 \mu M \pm 20 \mu M$ 

Die TTV:  $(D_{MAX} - D_{MIN}) \text{ within die} \leqslant 2 \ \mu M$ 

Hardness: 90 Hv  $\pm$  25 Hv Bump Height: 10  $\mu$ M  $\pm$  3  $\mu$ M

 $(H_{MAX}-H_{MIN})$  within die  $\leqslant$  2  $\mu M$ 

**Bump Size:** 15.6 μM x 100 μM

Bump Pitch: $27.6 \, \mu M$ Shear Force:>5 g /μ $M^2$ Bump Area:1560 μ $M^2$ Coordinate origin:Chip center

Pad reference: Pad center

65x192 STN Controller-Driver

©1999~2012

### **ALIGNMENT MARK INFORMATION**



### Shape of the alignment mark:



#### Remark:

The cross mark itself is symmetric both horizontally and vertically.

### Coordinates:

|       | D-Left Mark (+) |      | D-Right Mark (+) |      |
|-------|-----------------|------|------------------|------|
| Point | Х               | Υ    | X                | Υ    |
| 1     | -3486.5         | -243 | 3449.4           | -243 |
| 2     | -3466.5         | -293 | 3469.4           | -293 |
| 3     | -3501.5         | -258 | 3434.4           | -258 |
| 4     | -3451.5         | -278 | 3484.4           | -278 |
| С     | -3476.5         | -268 | 3459.4           | -268 |

### **Top Metal and Passivation:**



Remark:

Alignment marks are on Metal3 and under Passivation

# PAD COORDINATES

| #  | PAD         | Х        | Υ      | W  | Н  |
|----|-------------|----------|--------|----|----|
| 1  | DUMMY2      | -3686    | -276.5 | 50 | 45 |
| 2  | DUMMY5      | -3621    | -276.5 | 50 | 45 |
| 3  | DUMMY6      | -3556    | -276.5 | 50 | 45 |
| 4  | DATA_pad<7> | -3303.55 | -276.5 | 50 | 45 |
| 5  | VDDX        | -3238.55 | -276.5 | 50 | 45 |
| 6  | DATA_pad<6> | -3173.55 | -276.5 | 50 | 45 |
| 7  | DATA_pad<5> | -3108.55 | -276.5 | 50 | 45 |
| 8  | DATA_pad<4> | -3021.85 | -276.5 | 50 | 45 |
| 9  | DATA_pad<3> | -2956.85 | -276.5 | 50 | 45 |
| 10 | DATA_pad<2> | -2870.15 | -276.5 | 50 | 45 |
| 11 | DATA_pad<1> | -2805.15 | -276.5 | 50 | 45 |
| 12 | DATA_pad<0> | -2718.45 | -276.5 | 50 | 45 |
| 13 | RSTB_pad    | -2644.65 | -276.5 | 50 | 45 |
| 14 | WR_pad<0>   | -2579.65 | -276.5 | 50 | 45 |
| 15 | VDDX        | -2514.65 | -276.5 | 50 | 45 |
| 16 | WR_pad<1>   | -2449.65 | -276.5 | 50 | 45 |
| 17 | CD_pad      | -2384.65 | -276.5 | 50 | 45 |
| 18 | CS_pad<0>   | -2319.65 | -276.5 | 50 | 45 |
| 19 | VDDX        | -2254.65 | -276.5 | 50 | 45 |
| 20 | CS_pad<1>   | -2189.65 | -276.5 | 50 | 45 |
| 21 | BM_pad<0>   | -2117.85 | -276.5 | 50 | 45 |
| 22 | VDDX        | -2052.85 | -276.5 | 50 | 45 |
| 23 | BM_pad<1>   | -1987.85 | -276.5 | 50 | 45 |
| 24 | ID_pad      | -1922.85 | -276.5 | 50 | 45 |
| 25 | VDDX        | -1857.85 | -276.5 | 50 | 45 |
| 26 | POR_dis_pad | -1792.85 | -276.5 | 50 | 45 |
| 27 | VSS         | -1718.75 | -276.5 | 50 | 45 |
| 28 | VSS         | -1653.75 | -276.5 | 50 | 45 |
| 29 | VSS         | -1588.75 | -276.5 | 50 | 45 |
| 30 | VSS         | -1523.75 | -276.5 | 50 | 45 |
| 31 | VSS         | -1458.75 | -276.5 | 50 | 45 |
| 32 | VSS         | -1393.75 | -276.5 | 50 | 45 |
| 33 | DUMMY7      | -1301.6  | -276.5 | 50 | 45 |
| 34 | DUMMY8      | -1236.6  | -276.5 | 50 | 45 |
| 35 | DUMMY9      | -1171.6  | -276.5 | 50 | 45 |
| 36 | VSS2        | -1079.45 | -276.5 | 50 | 45 |
| 37 | VSS2        | -1014.45 | -276.5 | 50 | 45 |
| 38 | VSS2        | -949.45  | -276.5 | 50 | 45 |
| 39 | VSS2        | -884.45  | -276.5 | 50 | 45 |
| 40 | VSS2        | -819.45  | -276.5 | 50 | 45 |
| 41 | VSS2        | -754.45  | -276.5 | 50 | 45 |
| 42 | DUMMY10     | -669.8   | -276.5 | 50 | 45 |
| 43 | DUMMY11     | -604.8   | -276.5 | 50 | 45 |
| 44 | DUMMY12     | -522.3   | -276.5 | 50 | 45 |
| 45 | DUMMY13     | -457.3   | -276.5 | 50 | 45 |
| 46 | DUMMY14     | -392.3   | -276.5 | 50 | 45 |
| 47 | VDD         | -320.15  | -276.5 | 50 | 45 |
| 48 | VDD         | -255.15  | -276.5 | 50 | 45 |
| 49 | VDD         | -190.15  | -276.5 | 50 | 45 |

| #  | PAD         | Х       | Υ      | W  | Н  |
|----|-------------|---------|--------|----|----|
| 50 | VDD         | -125.15 | -276.5 | 50 | 45 |
| 51 | VDD         | -60.15  | -276.5 | 50 | 45 |
| 52 | VDD         | 18.7    | -276.5 | 50 | 45 |
| 53 | VDD2        | 105.4   | -276.5 | 50 | 45 |
| 54 | VDD2        | 184.25  | -276.5 | 50 | 45 |
| 55 | VDD2        | 249.25  | -276.5 | 50 | 45 |
| 56 | VDD2        | 314.25  | -276.5 | 50 | 45 |
| 57 | VDD2        | 379.25  | -276.5 | 50 | 45 |
| 58 | VDD3        | 444.25  | -276.5 | 50 | 45 |
| 59 | VDD3        | 509.25  | -276.5 | 50 | 45 |
| 60 | VDD3        | 574.25  | -276.5 | 50 | 45 |
| 61 | VDD3        | 639.25  | -276.5 | 50 | 45 |
| 62 | VDD3        | 712.65  | -276.5 | 50 | 45 |
| 63 | TST4_pad    | 893     | -276.5 | 50 | 45 |
| 64 | TST4_pad    | 958     | -276.5 | 50 | 45 |
| 65 | TST4_pad    | 1034    | -276.5 | 50 | 45 |
| 66 | TST4_pad    | 1099    | -276.5 | 50 | 45 |
| 67 | TST2_pad    | 1164    | -276.5 | 50 | 45 |
| 68 | TST2_pad    | 1265.45 | -276.5 | 50 | 45 |
| 69 | VBP_pad<0>  | 1385.35 | -276.5 | 50 | 45 |
| 70 | VBP_pad<0>  | 1450.35 | -276.5 | 50 | 45 |
| 71 | VBP_pad<0>  | 1525.5  | -276.5 | 50 | 45 |
| 72 | VBP_pad<0>  | 1590.5  | -276.5 | 50 | 45 |
| 73 | VBP_pad<1>  | 1655.5  | -276.5 | 50 | 45 |
| 74 | VBP_pad<1>  | 1720.5  | -276.5 | 50 | 45 |
| 75 | VBP_pad<1>  | 1795.65 | -276.5 | 50 | 45 |
| 76 | VBP_pad<1>  | 1860.65 | -276.5 | 50 | 45 |
| 77 | VBN_pad<1>  | 1942.65 | -276.5 | 50 | 45 |
| 78 | VBN_pad<1>  | 2007.65 | -276.5 | 50 | 45 |
| 79 | VBN_pad<1>  | 2082.8  | -276.5 | 50 | 45 |
| 80 | VBN_pad<1>  | 2147.8  | -276.5 | 50 | 45 |
| 81 | VBN_pad<0>  | 2212.8  | -276.5 | 50 | 45 |
| 82 | VBN_pad<0>  | 2277.8  | -276.5 | 50 | 45 |
| 83 | VBN_pad<0>  | 2352.95 | -276.5 | 50 | 45 |
| 84 | VBN_pad<0>  | 2417.95 | -276.5 | 50 | 45 |
| 85 | VLCDIN_pad  | 2501.95 | -276.5 | 50 | 45 |
| 86 | VLCDIN_pad  | 2566.95 | -276.5 | 50 | 45 |
| 87 | VLCDIN_pad  | 2663.95 | -276.5 | 50 | 45 |
| 88 | VLCDIN_pad  | 2728.95 | -276.5 | 50 | 45 |
| 89 | VLCDOUT_pad | 2793.95 | -276.5 | 50 | 45 |
| 90 | VLCDOUT_pad | 2858.95 | -276.5 | 50 | 45 |
| 91 | VLCDOUT_pad | 2934.95 | -276.5 | 50 | 45 |
| 92 | VLCDOUT_pad | 2999.95 | -276.5 | 50 | 45 |
| 93 | DUMMY15     | 3064.95 | -276.5 | 50 | 45 |
| 94 | DUMMY16     | 3129.95 | -276.5 | 50 | 45 |
| 95 | DUMMY17     | 3194.95 | -276.5 | 50 | 45 |
| 96 | DUMMY18     | 3259.95 | -276.5 | 50 | 45 |
| 97 | DUMMY19     | 3324.95 | -276.5 | 50 | 45 |
| 98 | DUMMY20     | 3389.95 | -276.5 | 50 | 45 |

©1999~2012

65x192 STN Controller-Driver

| DUMMY21   3536   -276.5   50   45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | #   | PAD         | Х      | Υ      | W    | Н   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|--------|--------|------|-----|
| DUMMY3   3666                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 99  | DUMMY21     | 3536   | -276.5 | 50   | 45  |
| DUMMY4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 100 | DUMMY22     | 3601   | -276.5 | 50   | 45  |
| 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 101 | DUMMY3      | 3666   | -276.5 | 50   | 45  |
| 104                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 102 | DUMMY4      | 3704.2 | 243    | 15.6 | 100 |
| 105                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 103 | COMS_PAD    | 3676.6 | 243    | 15.6 | 100 |
| 106                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 104 | COM_pad<64> | 3649   | 243    | 15.6 | 100 |
| 107         COM_pad<58>         3566.2         243         15.6         100           108         COM_pad<56>         3538.6         243         15.6         100           109         COM_pad<54>         3511         243         15.6         100           110         COM_pad<52>         3483.4         243         15.6         100           111         COM_pad<50>         3455.8         243         15.6         100           112         COM_pad<48>         3428.2         243         15.6         100           113         COM_pad<46>         3400.6         243         15.6         100           114         COM_pad<44>         3373         243         15.6         100           115         COM_pad<40>         3317.8         243         15.6         100           116         COM_pad<38>         3290.2         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           117         COM_pad<38                                                                                                                                                                                                                                                        | 105 | COM_pad<62> | 3621.4 | 243    | 15.6 | 100 |
| 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 106 | COM_pad<60> | 3593.8 | 243    | 15.6 | 100 |
| 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 107 | COM_pad<58> | 3566.2 | 243    | 15.6 | 100 |
| 110         COM_pad<52>         3483.4         243         15.6         100           111         COM_pad<50>         3455.8         243         15.6         100           112         COM_pad<48>         3428.2         243         15.6         100           113         COM_pad<46>         3400.6         243         15.6         100           114         COM_pad<44>         3373         243         15.6         100           115         COM_pad<42>         3345.4         243         15.6         100           116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<32>         3207.4         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100      <                                                                                                    | 108 | COM_pad<56> | 3538.6 | 243    | 15.6 | 100 |
| 111         COM_pad<50>         3455.8         243         15.6         100           112         COM_pad<48>         3428.2         243         15.6         100           113         COM_pad<46>         3400.6         243         15.6         100           114         COM_pad<44>         3373         243         15.6         100           115         COM_pad<40>         3317.8         243         15.6         100           116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<32>         3207.4         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           121         COM_pad<28>         3152.2         243         15.6         100           122         COM_pad<28>         3124.6         243         15.6         100      <                                                                                                    | 109 | COM_pad<54> | 3511   | 243    | 15.6 | 100 |
| 1112         COM_pad<48>         3428.2         243         15.6         100           113         COM_pad<46>         3400.6         243         15.6         100           114         COM_pad<44>         3373         243         15.6         100           115         COM_pad<40>         3317.8         243         15.6         100           116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<32>         3207.4         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<28>         3124.6         243         15.6         100                                                                                                          | 110 | COM_pad<52> | 3483.4 | 243    | 15.6 | 100 |
| 113         COM_pad<46>         3400.6         243         15.6         100           114         COM_pad<44>         3373         243         15.6         100           115         COM_pad<42>         3345.4         243         15.6         100           116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<30>         3179.8         243         15.6         100           121         COM_pad<28>         3152.2         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<28>         3152.2         243         15.6         100           124         COM_pad<28>         3124.6         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100 <tr< td=""><td>111</td><td>COM_pad&lt;50&gt;</td><td>3455.8</td><td>243</td><td>15.6</td><td>100</td></tr<> | 111 | COM_pad<50> | 3455.8 | 243    | 15.6 | 100 |
| 114         COM_pad<44>         3373         243         15.6         100           115         COM_pad<42>         3345.4         243         15.6         100           116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<28>         3124.6         243         15.6         100           124         COM_pad<26>         3124.6         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<22>         3069.4         243         15.6         100 <tr< td=""><td>112</td><td>COM_pad&lt;48&gt;</td><td>3428.2</td><td>243</td><td>15.6</td><td>100</td></tr<> | 112 | COM_pad<48> | 3428.2 | 243    | 15.6 | 100 |
| 115         COM_pad<42>         3345.4         243         15.6         100           116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<26>         3069.4         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<218>         3014.2         243         15.6         100                                                                                                          | 113 | COM_pad<46> | 3400.6 | 243    | 15.6 | 100 |
| 116         COM_pad<40>         3317.8         243         15.6         100           117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<30>         3179.8         243         15.6         100           121         COM_pad<28>         3152.2         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<16>         2986.6         243         15.6         100 <tr< td=""><td>114</td><td>COM_pad&lt;44&gt;</td><td>3373</td><td>243</td><td>15.6</td><td>100</td></tr<>   | 114 | COM_pad<44> | 3373   | 243    | 15.6 | 100 |
| 117         COM_pad<38>         3290.2         243         15.6         100           118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<28>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<22>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<10>         2903.8         243         15.6         100 <tr< td=""><td>115</td><td>COM_pad&lt;42&gt;</td><td>3345.4</td><td>243</td><td>15.6</td><td>100</td></tr<> | 115 | COM_pad<42> | 3345.4 | 243    | 15.6 | 100 |
| 118         COM_pad<36>         3262.6         243         15.6         100           119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<22>         3069.4         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<22>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           130         COM_pad<10>         2903.8         243         15.6         100           131         COM_pad<8>         2876.2         243         15.6         100 <t< td=""><td>116</td><td>COM_pad&lt;40&gt;</td><td>3317.8</td><td>243</td><td>15.6</td><td>100</td></t<>  | 116 | COM_pad<40> | 3317.8 | 243    | 15.6 | 100 |
| 119         COM_pad<34>         3235         243         15.6         100           120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<18>         3014.2         243         15.6         100           129         COM_pad<16>         2986.6         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<8>         2876.2         243         15.6         100                                                                                                              | 117 | COM_pad<38> | 3290.2 | 243    | 15.6 | 100 |
| 120         COM_pad<32>         3207.4         243         15.6         100           121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<16>         2986.6         243         15.6         100           130         COM_pad<10>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<10>         2903.8         243         15.6         100      <                                                                                                    | 118 | COM_pad<36> | 3262.6 | 243    | 15.6 | 100 |
| 121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           126         COM_pad<18>         3014.2         243         15.6         100           127         COM_pad<16>         2986.6         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<10>         2903.8         243         15.6         100           133         COM_pad<4>         2821         243         15.6         100                                                                                                              | 119 | COM_pad<34> | 3235   | 243    | 15.6 | 100 |
| 121         COM_pad<30>         3179.8         243         15.6         100           122         COM_pad<28>         3152.2         243         15.6         100           123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           126         COM_pad<18>         3014.2         243         15.6         100           127         COM_pad<16>         2986.6         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<10>         2903.8         243         15.6         100           133         COM_pad<4>         2821         243         15.6         100                                                                                                              | 120 | COM_pad<32> | 3207.4 | 243    | 15.6 | 100 |
| 123         COM_pad<26>         3124.6         243         15.6         100           124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<8>         2876.2         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<4>         2821         243         15.6         110                                                                                                                     | 121 | COM_pad<30> | 3179.8 | 243    |      | 100 |
| 124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<8>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<4>         2821         243         15.6         100                                                                                                                     | 122 | COM_pad<28> | 3152.2 | 243    | 15.6 | 100 |
| 124         COM_pad<24>         3097         243         15.6         100           125         COM_pad<22>         3069.4         243         15.6         100           126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<8>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<4>         2821         243         15.6         100                                                                                                                     | 123 | COM_pad<26> | 3124.6 | 243    | 15.6 | 100 |
| 126         COM_pad<20>         3041.8         243         15.6         100           127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<8>         2876.2         243         15.6         100           134         COM_pad<8>         2848.6         243         15.6         100           135         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115                                                                                                                | 124 | COM_pad<24> |        | 243    | 15.6 | 100 |
| 127         COM_pad<18>         3014.2         243         15.6         100           128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<8>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<4>         2821         243         15.6         100           135         COM_pad<4>         2821         243         15.6         100           136         SEG_pad<4>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115                                                                                                                     | 125 | COM_pad<22> | 3069.4 | 243    | 15.6 | 100 |
| 128         COM_pad<16>         2986.6         243         15.6         100           129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<6>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           140         SEG_pad<4>         2530.4         235.5         15.6         115                                                                                                                | 126 | COM_pad<20> | 3041.8 | 243    | 15.6 | 100 |
| 129         COM_pad<14>         2959         243         15.6         100           130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<6>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<3>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115 <tr< td=""><td>127</td><td>COM_pad&lt;18&gt;</td><td>3014.2</td><td>243</td><td>15.6</td><td>100</td></tr<> | 127 | COM_pad<18> | 3014.2 | 243    | 15.6 | 100 |
| 130         COM_pad<12>         2931.4         243         15.6         100           131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<6>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<2>         2585.6         235.5         15.6         115           139         SEG_pad<3>         2558         235.5         15.6         115           140         SEG_pad<4>         2530.4         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115                                                                                                          | 128 | COM_pad<16> | 2986.6 | 243    | 15.6 | 100 |
| 131         COM_pad<10>         2903.8         243         15.6         100           132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<6>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<3>         2558         235.5         15.6         115           140         SEG_pad<4>         2530.4         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115 <tr< td=""><td>129</td><td>COM_pad&lt;14&gt;</td><td>2959</td><td>243</td><td>15.6</td><td>100</td></tr<>   | 129 | COM_pad<14> | 2959   | 243    | 15.6 | 100 |
| 132         COM_pad<8>         2876.2         243         15.6         100           133         COM_pad<6>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<3>         2558         235.5         15.6         115           140         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115 <t< td=""><td>130</td><td>COM_pad&lt;12&gt;</td><td>2931.4</td><td>243</td><td>15.6</td><td>100</td></t<>  | 130 | COM_pad<12> | 2931.4 | 243    | 15.6 | 100 |
| 133         COM_pad<6>         2848.6         243         15.6         100           134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<3>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<10>         2364.8         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115                                                                                                      | 131 | COM_pad<10> | 2903.8 | 243    | 15.6 | 100 |
| 134         COM_pad<4>         2821         243         15.6         100           135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115 <td>132</td> <td>COM_pad&lt;8&gt;</td> <td>2876.2</td> <td>243</td> <td>15.6</td> <td>100</td>     | 132 | COM_pad<8>  | 2876.2 | 243    | 15.6 | 100 |
| 135         COM_pad<2>         2793.4         243         15.6         100           136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                               | 133 | COM_pad<6>  | 2848.6 | 243    | 15.6 | 100 |
| 136         SEG_pad<1>         2613.2         235.5         15.6         115           137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                    | 134 | COM_pad<4>  | 2821   | 243    | 15.6 | 100 |
| 137         SEG_pad<2>         2585.6         235.5         15.6         115           138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                           | 135 | COM_pad<2>  | 2793.4 | 243    | 15.6 | 100 |
| 138         SEG_pad<3>         2558         235.5         15.6         115           139         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                  | 136 | SEG_pad<1>  | 2613.2 | 235.5  | 15.6 | 115 |
| 139         SEG_pad<4>         2530.4         235.5         15.6         115           140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 137 | SEG_pad<2>  | 2585.6 | 235.5  | 15.6 | 115 |
| 140         SEG_pad<5>         2502.8         235.5         15.6         115           141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 138 | SEG_pad<3>  | 2558   | 235.5  | 15.6 | 115 |
| 141         SEG_pad<6>         2475.2         235.5         15.6         115           142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 139 | SEG_pad<4>  | 2530.4 | 235.5  | 15.6 | 115 |
| 142         SEG_pad<7>         2447.6         235.5         15.6         115           143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 140 | SEG_pad<5>  | 2502.8 | 235.5  | 15.6 | 115 |
| 143         SEG_pad<8>         2420         235.5         15.6         115           144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 141 | SEG_pad<6>  | 2475.2 | 235.5  | 15.6 | 115 |
| 144         SEG_pad<9>         2392.4         235.5         15.6         115           145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 142 | SEG_pad<7>  | 2447.6 | 235.5  | 15.6 | 115 |
| 145         SEG_pad<10>         2364.8         235.5         15.6         115           146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 143 | SEG_pad<8>  | 2420   | 235.5  | 15.6 | 115 |
| 146         SEG_pad<11>         2337.2         235.5         15.6         115           147         SEG_pad<12>         2309.6         235.5         15.6         115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 144 | SEG_pad<9>  | 2392.4 | 235.5  | 15.6 | 115 |
| 147 SEG_pad<12> 2309.6 235.5 15.6 115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 145 | SEG_pad<10> | 2364.8 | 235.5  | 15.6 | 115 |
| <del> </del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 146 | SEG_pad<11> | 2337.2 | 235.5  | 15.6 | 115 |
| 148 SEG_pad<13> 2282 235.5 15.6 115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 147 | SEG_pad<12> | 2309.6 | 235.5  | 15.6 | 115 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 148 | SEG_pad<13> | 2282   | 235.5  | 15.6 | 115 |

| #   | PAD         | Х      | Υ     | W    | Н   |
|-----|-------------|--------|-------|------|-----|
| 149 | SEG_pad<14> | 2254.4 | 235.5 | 15.6 | 115 |
| 150 | SEG_pad<15> | 2226.8 | 235.5 | 15.6 | 115 |
| 151 | SEG_pad<16> | 2199.2 | 235.5 | 15.6 | 115 |
| 152 | SEG_pad<17> | 2171.6 | 235.5 | 15.6 | 115 |
| 153 | SEG_pad<18> | 2144   | 235.5 | 15.6 | 115 |
| 154 | SEG_pad<19> | 2116.4 | 235.5 | 15.6 | 115 |
| 155 | SEG_pad<20> | 2088.8 | 235.5 | 15.6 | 115 |
| 156 | SEG_pad<21> | 2061.2 | 235.5 | 15.6 | 115 |
| 157 | SEG_pad<22> | 2033.6 | 235.5 | 15.6 | 115 |
| 158 | SEG_pad<23> | 2006   | 235.5 | 15.6 | 115 |
| 159 | SEG_pad<24> | 1978.4 | 235.5 | 15.6 | 115 |
| 160 | SEG_pad<25> | 1950.8 | 235.5 | 15.6 | 115 |
| 161 | SEG_pad<26> | 1923.2 | 235.5 | 15.6 | 115 |
| 162 | SEG_pad<27> | 1895.6 | 235.5 | 15.6 | 115 |
| 163 | SEG_pad<28> | 1868   | 235.5 | 15.6 | 115 |
| 164 | SEG_pad<29> | 1840.4 | 235.5 | 15.6 | 115 |
| 165 | SEG_pad<30> | 1812.8 | 235.5 | 15.6 | 115 |
| 166 | SEG_pad<31> | 1785.2 | 235.5 | 15.6 | 115 |
| 167 | SEG_pad<32> | 1757.6 | 235.5 | 15.6 | 115 |
| 168 | SEG_pad<33> | 1730   | 235.5 | 15.6 | 115 |
| 169 | SEG_pad<34> | 1702.4 | 235.5 | 15.6 | 115 |
| 170 | SEG_pad<35> | 1674.8 | 235.5 | 15.6 | 115 |
| 171 | SEG_pad<36> | 1647.2 | 235.5 | 15.6 | 115 |
| 172 | SEG_pad<37> | 1619.6 | 235.5 | 15.6 | 115 |
| 173 | SEG_pad<38> | 1592   | 235.5 | 15.6 | 115 |
| 174 | SEG_pad<39> | 1564.4 | 235.5 | 15.6 | 115 |
| 175 | SEG_pad<40> | 1536.8 | 235.5 | 15.6 | 115 |
| 176 | SEG_pad<41> | 1509.2 | 235.5 | 15.6 | 115 |
| 177 | SEG_pad<42> | 1481.6 | 235.5 | 15.6 | 115 |
| 178 | SEG_pad<43> | 1454   | 235.5 | 15.6 | 115 |
| 179 | SEG_pad<44> | 1426.4 | 235.5 | 15.6 | 115 |
| 180 | SEG_pad<45> | 1398.8 | 235.5 | 15.6 | 115 |
| 181 | SEG_pad<46> | 1371.2 | 235.5 | 15.6 | 115 |
| 182 | SEG_pad<47> | 1343.6 | 235.5 | 15.6 | 115 |
| 183 | SEG_pad<48> | 1316   | 235.5 | 15.6 | 115 |
| 184 | SEG_pad<49> | 1288.4 | 235.5 | 15.6 | 115 |
| 185 | SEG_pad<50> | 1260.8 | 235.5 | 15.6 | 115 |
| 186 | SEG_pad<51> | 1233.2 | 235.5 | 15.6 | 115 |
| 187 | SEG_pad<52> | 1205.6 | 235.5 | 15.6 | 115 |
| 188 | SEG_pad<53> | 1178   | 235.5 | 15.6 | 115 |
| 189 | SEG_pad<54> | 1150.4 | 235.5 | 15.6 | 115 |
| 190 | SEG_pad<55> | 1122.8 | 235.5 | 15.6 | 115 |
| 191 | SEG_pad<56> | 1095.2 | 235.5 | 15.6 | 115 |
| 192 | SEG_pad<57> | 1067.6 | 235.5 | 15.6 | 115 |
| 193 | SEG_pad<58> | 1040   | 235.5 | 15.6 | 115 |
| 194 | SEG_pad<59> | 1012.4 | 235.5 | 15.6 | 115 |
| 195 | SEG_pad<60> | 984.8  | 235.5 | 15.6 | 115 |
| 196 | SEG_pad<61> | 957.2  | 235.5 | 15.6 | 115 |
| 197 | SEG_pad<62> | 929.6  | 235.5 | 15.6 | 115 |
| 198 | SEG_pad<63> | 902    | 235.5 | 15.6 | 115 |

©1999~2012

65x192 STN Controller-Driver

| #   | PAD          | Х      | Υ     | W    | Н   |
|-----|--------------|--------|-------|------|-----|
| 199 | SEG_pad<64>  | 874.4  | 235.5 | 15.6 | 115 |
| 200 | SEG_pad<65>  | 846.8  | 235.5 | 15.6 | 115 |
| 201 | SEG_pad<66>  | 819.2  | 235.5 | 15.6 | 115 |
| 202 | SEG_pad<67>  | 791.6  | 235.5 | 15.6 | 115 |
| 203 | SEG_pad<68>  | 764    | 235.5 | 15.6 | 115 |
| 204 | SEG_pad<69>  | 736.4  | 235.5 | 15.6 | 115 |
| 205 | SEG_pad<70>  | 708.8  | 235.5 | 15.6 | 115 |
| 206 | SEG_pad<71>  | 681.2  | 235.5 | 15.6 | 115 |
| 207 | SEG_pad<72>  | 653.6  | 235.5 | 15.6 | 115 |
| 208 | SEG_pad<73>  | 626    | 235.5 | 15.6 | 115 |
| 209 | SEG_pad<74>  | 598.4  | 235.5 | 15.6 | 115 |
| 210 | SEG_pad<75>  | 570.8  | 235.5 | 15.6 | 115 |
| 211 | SEG_pad<76>  | 543.2  | 235.5 | 15.6 | 115 |
| 212 | SEG_pad<77>  | 515.6  | 235.5 | 15.6 | 115 |
| 213 | SEG_pad<78>  | 488    | 235.5 | 15.6 | 115 |
| 214 | SEG_pad<79>  | 460.4  | 235.5 | 15.6 | 115 |
| 215 | SEG_pad<80>  | 432.8  | 235.5 | 15.6 | 115 |
| 216 | SEG_pad<81>  | 405.2  | 235.5 | 15.6 | 115 |
| 217 | SEG_pad<82>  | 377.6  | 235.5 | 15.6 | 115 |
| 218 | SEG_pad<83>  | 350    | 235.5 | 15.6 | 115 |
| 219 | SEG_pad<84>  | 322.4  | 235.5 | 15.6 | 115 |
| 220 | SEG_pad<85>  | 294.8  | 235.5 | 15.6 | 115 |
| 221 | SEG_pad<86>  | 267.2  | 235.5 | 15.6 | 115 |
| 222 | SEG_pad<87>  | 239.6  | 235.5 | 15.6 | 115 |
| 223 | SEG_pad<88>  | 212    | 235.5 | 15.6 | 115 |
| 224 | SEG_pad<89>  | 184.4  | 235.5 | 15.6 | 115 |
| 225 | SEG_pad<90>  | 156.8  | 235.5 | 15.6 | 115 |
| 226 | SEG_pad<91>  | 129.2  | 235.5 | 15.6 | 115 |
| 227 | SEG_pad<92>  | 101.6  | 235.5 | 15.6 | 115 |
| 228 | SEG_pad<93>  | 74     | 235.5 | 15.6 | 115 |
| 229 | SEG_pad<94>  | 46.4   | 235.5 | 15.6 | 115 |
| 230 | SEG_pad<95>  | 18.8   | 235.5 | 15.6 | 115 |
| 231 | SEG_pad<96>  | -8.8   | 235.5 | 15.6 | 115 |
| 232 | SEG_pad<97>  | -36.4  | 235.5 | 15.6 | 115 |
| 233 | SEG_pad<98>  | -64    | 235.5 | 15.6 | 115 |
| 234 | SEG_pad<99>  | -91.6  | 235.5 | 15.6 | 115 |
| 235 | SEG_pad<100> | -119.2 | 235.5 | 15.6 | 115 |
| 236 | SEG_pad<101> | -146.8 | 235.5 | 15.6 | 115 |
| 237 | SEG_pad<102> | -174.4 | 235.5 | 15.6 | 115 |
| 238 | SEG_pad<103> | -202   | 235.5 | 15.6 | 115 |
| 239 | SEG_pad<104> | -229.6 | 235.5 | 15.6 | 115 |
| 240 | SEG_pad<105> | -257.2 | 235.5 | 15.6 | 115 |
| 241 | SEG_pad<106> | -284.8 | 235.5 | 15.6 | 115 |
| 242 | SEG_pad<107> | -312.4 | 235.5 | 15.6 | 115 |
| 243 | SEG_pad<108> | -340   | 235.5 | 15.6 | 115 |
| 244 | SEG_pad<109> | -367.6 | 235.5 | 15.6 | 115 |
| 245 | SEG_pad<110> | -395.2 | 235.5 | 15.6 | 115 |
| 246 | SEG_pad<111> | -422.8 | 235.5 | 15.6 | 115 |
| 247 | SEG_pad<112> | -450.4 | 235.5 | 15.6 | 115 |
| 248 | SEG_pad<113> | -478   | 235.5 | 15.6 | 115 |

| #   | PAD          | Х       | Υ     | W    | Н   |
|-----|--------------|---------|-------|------|-----|
| 249 | SEG_pad<114> | -505.6  | 235.5 | 15.6 | 115 |
| 250 | SEG_pad<115> | -533.2  | 235.5 | 15.6 | 115 |
| 251 | SEG_pad<116> | -560.8  | 235.5 | 15.6 | 115 |
| 252 | SEG pad<117> | -588.4  | 235.5 | 15.6 | 115 |
| 253 | SEG_pad<118> | -616    | 235.5 | 15.6 | 115 |
| 254 | SEG_pad<119> | -643.6  | 235.5 | 15.6 | 115 |
| 255 | SEG_pad<120> | -671.2  | 235.5 | 15.6 | 115 |
| 256 | SEG_pad<121> | -698.8  | 235.5 | 15.6 | 115 |
| 257 | SEG_pad<122> | -726.4  | 235.5 | 15.6 | 115 |
| 258 | SEG_pad<123> | -754    | 235.5 | 15.6 | 115 |
| 259 | SEG_pad<124> | -781.6  | 235.5 | 15.6 | 115 |
| 260 | SEG_pad<125> | -809.2  | 235.5 | 15.6 | 115 |
| 261 | SEG pad<126> | -836.8  | 235.5 | 15.6 | 115 |
| 262 | SEG_pad<127> | -864.4  | 235.5 | 15.6 | 115 |
| 263 | SEG_pad<128> | -892    | 235.5 | 15.6 | 115 |
| 264 | SEG pad<129> | -919.6  | 235.5 | 15.6 | 115 |
| 265 | SEG_pad<130> | -947.2  | 235.5 | 15.6 | 115 |
| 266 | SEG_pad<131> | -974.8  | 235.5 | 15.6 | 115 |
| 267 | SEG_pad<132> | -1002.4 | 235.5 | 15.6 | 115 |
| 268 | SEG_pad<133> | -1030   | 235.5 | 15.6 | 115 |
| 269 | SEG_pad<134> | -1057.6 | 235.5 | 15.6 | 115 |
| 270 | SEG_pad<135> | -1085.2 | 235.5 | 15.6 | 115 |
| 271 | SEG_pad<136> | -1112.8 | 235.5 | 15.6 | 115 |
| 272 | SEG_pad<137> | -1140.4 | 235.5 | 15.6 | 115 |
| 273 | SEG_pad<138> | -1168   | 235.5 | 15.6 | 115 |
| 274 | SEG_pad<139> | -1195.6 | 235.5 | 15.6 | 115 |
| 275 | SEG_pad<140> | -1223.2 | 235.5 | 15.6 | 115 |
| 276 | SEG_pad<141> | -1250.8 | 235.5 | 15.6 | 115 |
| 277 | SEG_pad<142> | -1278.4 | 235.5 | 15.6 | 115 |
| 278 | SEG_pad<143> | -1306   | 235.5 | 15.6 | 115 |
| 279 | SEG_pad<144> | -1333.6 | 235.5 | 15.6 | 115 |
| 280 | SEG_pad<145> | -1361.2 | 235.5 | 15.6 | 115 |
| 281 | SEG_pad<146> | -1388.8 | 235.5 | 15.6 | 115 |
| 282 | SEG_pad<147> | -1416.4 | 235.5 | 15.6 | 115 |
| 283 | SEG_pad<148> | -1444   | 235.5 | 15.6 | 115 |
| 284 | SEG_pad<149> | -1471.6 | 235.5 | 15.6 | 115 |
| 285 | SEG_pad<150> | -1499.2 | 235.5 | 15.6 | 115 |
| 286 | SEG_pad<151> | -1526.8 | 235.5 | 15.6 | 115 |
| 287 | SEG_pad<152> | -1554.4 | 235.5 | 15.6 | 115 |
| 288 | SEG_pad<153> | -1582   | 235.5 | 15.6 | 115 |
| 289 | SEG_pad<154> | -1609.6 | 235.5 | 15.6 | 115 |
| 290 | SEG_pad<155> | -1637.2 | 235.5 | 15.6 | 115 |
| 291 | SEG_pad<156> | -1664.8 | 235.5 | 15.6 | 115 |
| 292 | SEG_pad<157> | -1692.4 | 235.5 | 15.6 | 115 |
| 293 | SEG_pad<158> | -1720   | 235.5 | 15.6 | 115 |
| 294 | SEG_pad<159> | -1747.6 | 235.5 | 15.6 | 115 |
| 295 | SEG_pad<160> | -1775.2 | 235.5 | 15.6 | 115 |
| 296 | SEG_pad<161> | -1802.8 | 235.5 | 15.6 | 115 |
| 297 | SEG_pad<162> | -1830.4 | 235.5 | 15.6 | 115 |
| 298 | SEG_pad<163> | -1858   | 235.5 | 15.6 | 115 |



| #   | PAD          | Х       | Υ     | W    | Н   |
|-----|--------------|---------|-------|------|-----|
| 299 | SEG_pad<164> | -1885.6 | 235.5 | 15.6 | 115 |
| 300 | SEG_pad<165> | -1913.2 | 235.5 | 15.6 | 115 |
| 301 | SEG_pad<166> | -1940.8 | 235.5 | 15.6 | 115 |
| 302 | SEG_pad<167> | -1968.4 | 235.5 | 15.6 | 115 |
| 303 | SEG_pad<168> | -1996   | 235.5 | 15.6 | 115 |
| 304 | SEG_pad<169> | -2023.6 | 235.5 | 15.6 | 115 |
| 305 | SEG_pad<170> | -2051.2 | 235.5 | 15.6 | 115 |
| 306 | SEG_pad<171> | -2078.8 | 235.5 | 15.6 | 115 |
| 307 | SEG_pad<172> | -2106.4 | 235.5 | 15.6 | 115 |
| 308 | SEG_pad<173> | -2134   | 235.5 | 15.6 | 115 |
| 309 | SEG_pad<174> | -2161.6 | 235.5 | 15.6 | 115 |
| 310 | SEG_pad<175> | -2189.2 | 235.5 | 15.6 | 115 |
| 311 | SEG_pad<176> | -2216.8 | 235.5 | 15.6 | 115 |
| 312 | SEG_pad<177> | -2244.4 | 235.5 | 15.6 | 115 |
| 313 | SEG_pad<178> | -2272   | 235.5 | 15.6 | 115 |
| 314 | SEG_pad<179> | -2299.6 | 235.5 | 15.6 | 115 |
| 315 | SEG_pad<180> | -2327.2 | 235.5 | 15.6 | 115 |
| 316 | SEG_pad<181> | -2354.8 | 235.5 | 15.6 | 115 |
| 317 | SEG_pad<182> | -2382.4 | 235.5 | 15.6 | 115 |
| 318 | SEG_pad<183> | -2410   | 235.5 | 15.6 | 115 |
| 319 | SEG_pad<184> | -2437.6 | 235.5 | 15.6 | 115 |
| 320 | SEG_pad<185> | -2465.2 | 235.5 | 15.6 | 115 |
| 321 | SEG_pad<186> | -2492.8 | 235.5 | 15.6 | 115 |
| 322 | SEG_pad<187> | -2520.4 | 235.5 | 15.6 | 115 |
| 323 | SEG_pad<188> | -2548   | 235.5 | 15.6 | 115 |
| 324 | SEG_pad<189> | -2575.6 | 235.5 | 15.6 | 115 |
| 325 | SEG_pad<190> | -2603.2 | 235.5 | 15.6 | 115 |
| 326 | SEG_pad<191> | -2630.8 | 235.5 | 15.6 | 115 |
| 327 | SEG_pad<192> | -2658.4 | 235.5 | 15.6 | 115 |
| 328 | COMS_PAD     | -2793.9 | 243   | 15.6 | 100 |
| 329 | COM_pad<1>   | -2821.5 | 243   | 15.6 | 100 |
| 330 | COM_pad<3>   | -2849.1 | 243   | 15.6 | 100 |
| 331 | COM_pad<5>   | -2876.7 | 243   | 15.6 | 100 |

| #   | PAD         | Х       | Υ   | W    | Н   |
|-----|-------------|---------|-----|------|-----|
| 332 | COM_pad<7>  | -2904.3 | 243 | 15.6 | 100 |
| 333 | COM_pad<9>  | -2931.9 | 243 | 15.6 | 100 |
| 334 | COM_pad<11> | -2959.5 | 243 | 15.6 | 100 |
| 335 | COM_pad<13> | -2987.1 | 243 | 15.6 | 100 |
| 336 | COM_pad<15> | -3014.7 | 243 | 15.6 | 100 |
| 337 | COM_pad<17> | -3042.3 | 243 | 15.6 | 100 |
| 338 | COM_pad<19> | -3069.9 | 243 | 15.6 | 100 |
| 339 | COM_pad<21> | -3097.5 | 243 | 15.6 | 100 |
| 340 | COM_pad<23> | -3125.1 | 243 | 15.6 | 100 |
| 341 | COM_pad<25> | -3152.7 | 243 | 15.6 | 100 |
| 342 | COMpad<27>  | -3180.3 | 243 | 15.6 | 100 |
| 343 | COM_pad<29> | -3207.9 | 243 | 15.6 | 100 |
| 344 | COM_pad<31> | -3235.5 | 243 | 15.6 | 100 |
| 345 | COM_pad<33> | -3263.1 | 243 | 15.6 | 100 |
| 346 | COM_pad<35> | -3290.7 | 243 | 15.6 | 100 |
| 347 | COM_pad<37> | -3318.3 | 243 | 15.6 | 100 |
| 348 | COM_pad<39> | -3345.9 | 243 | 15.6 | 100 |
| 349 | COM_pad<41> | -3373.5 | 243 | 15.6 | 100 |
| 350 | COM_pad<43> | -3401.1 | 243 | 15.6 | 100 |
| 351 | COM_pad<45> | -3428.7 | 243 | 15.6 | 100 |
| 352 | COM_pad<47> | -3456.3 | 243 | 15.6 | 100 |
| 353 | COM_pad<49> | -3483.9 | 243 | 15.6 | 100 |
| 354 | COM_pad<51> | -3511.5 | 243 | 15.6 | 100 |
| 355 | COM_pad<53> | -3539.1 | 243 | 15.6 | 100 |
| 356 | COM_pad<55> | -3566.7 | 243 | 15.6 | 100 |
| 357 | COM_pad<57> | -3594.3 | 243 | 15.6 | 100 |
| 358 | COM_pad<59> | -3621.9 | 243 | 15.6 | 100 |
| 359 | COM_pad<61> | -3649.5 | 243 | 15.6 | 100 |
| 360 | COM_pad<63> | -3677.1 | 243 | 15.6 | 100 |
| 361 | DUMMY1      | -3704.7 | 243 | 15.6 | 100 |

# TRAY INFORMATION





# **REVISION HISTORY**

| Revision | Contents                                         |                           |
|----------|--------------------------------------------------|---------------------------|
| 0.6      | First Release                                    |                           |
| 0.8      | (1) The tray drawing presents.                   | -<br>- Jul. 24, 2012<br>- |
|          | (2) The VLCD Quick Reference section is updated. |                           |
|          | (3) The Maximum Power Consumption data present.  |                           |
|          | (4) Some AC timings are updated.                 |                           |
| 1.0      | MTP-Read related descriptions are revised.       | Aug. 3, 2012              |