

## 3 Volt Synchronous Intel StrataFlash® **Memory**

28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18 (x16)

#### **Datasheet**

### **Product Features**

#### Performance

- —110/115/120 ns Initial Access Speed for 64/128/256 Mbit Densities
- -25 ns Asynchronous Page-Mode Reads, 8 Words Wide
- —13 ns Synchronous Burst-Mode Reads, 8 or 16 Words Wide
- —32-Word Write Buffer
- —Buffered Enhanced Factory **Programming**

#### Software

- —25 µs (typ.) Program and Erase Suspend Latency Time
- —Flash Data Integrator (FDI), Common Flash Interface (CFI) Compatible
- —Programmable WAIT Signal Polarity

#### Quality and Reliability

- -Operating Temperature:
- -40 °C to +85 °C —100K Minimum Erase Cycles per Block
- —0.18 µm ETOX™ VII Process

#### Architecture

- -Multi-Level Cell Technology: High Density at Low Cost
- -Symmetrical 64 K-Word Blocks
- —256 Mbit (256 Blocks)
- —128 Mbit (128 Blocks)
- —64 Mbit (64 Blocks)
- —Ideal for "CODE + DATA" applications

#### Security

- -2-Kbit Protection Register
- —Unique 64-bit Device Identifier
- Absolute Data Protection with V<sub>PEN</sub> and WP#
- -Individual and Instantaneous Block Locking, Unlocking and Lock-Down Capability

#### Packaging and Voltage

- —64-Ball Intel<sup>®</sup> Easy BGA Package
- —56-and 79-Ball Intel® VF BGA Package
- $-V_{CC} = 2.70 \text{ V} 3.60 \text{ V}$  $-V_{CCQ} = 1.65 1.95 \text{ V} \text{ or } 2.70 \text{ V} 3.60 \text{ V}$

The 3 Volt Synchronous Intel StrataFlash® Memory product line adds a high performance burstmode interface and other additional features to Intel's StrataFlash® family of products. Just like its J3 counterpart, the K3/K18 utilizes reliable and proven two-bit-per-cell technology to deliver 2x the memory in 1x the space, offering high density flash at low cost. This is Intel's third generation MLC technology, manufactured on 0.18 µm lithography, making it the most widely used and proven MLC product family on the market.

Synchronous Intel StrataFlash Memory is a 3 Volt device (V<sub>CC</sub>), but it has two I/O versions based around a 3 Volt (K3) or 1.8 Volt (K18)V<sub>CCO</sub>. These devices are ideal for mainstream applications requiring large storage space for both code and data storage. Advanced system designs will benefit from the high performance page and burst modes for direct execution from the flash memory. Available in densities from 64 Mbit to 256 Mbit (32 Mbyte), Synchronous Intel StrataFlash Memory is the highest density NOR-based flash component available today, just as it was when Intel introduced the original device in 1997.

Notice: This document contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design.

> Order Number: 290737-004 February 2002



Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The 3 Volt Synchronous Intel StrataFlash® Memory may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Copyright © Intel Corporation, 2002.

\*Other names and brands may be claimed as the property of others.



| 1.0 | Intro | duction                                      | 1  |
|-----|-------|----------------------------------------------|----|
|     | 1.1   | Document Purpose                             |    |
|     | 1.2   | Nomenclature                                 |    |
|     | 1.3   | Conventions                                  | 2  |
| 2.0 | Devic | ce Description                               | 3  |
|     | 2.1   | Product Overview                             |    |
|     |       | 2.1.1 High Performance Page/Burst Modes      |    |
|     |       | 2.1.2 Single Chip Solution                   |    |
|     |       | 2.1.3 Packaging Options                      |    |
|     | 2.2   | 2.1.4 Product Highlights Package Diagram     |    |
|     | 2.2   | Signal Descriptions                          |    |
|     | 2.4   | Block Diagram                                |    |
|     | 2.5   | Memory Map                                   |    |
| 3.0 | Devic | ce Operations                                |    |
|     | 3.1   | Bus Operations                               | 11 |
|     | 0     | 3.1.1 Read Mode                              |    |
|     |       | 3.1.2 Write/Program                          | 12 |
|     |       | 3.1.3 Output Disable                         |    |
|     |       | 3.1.4 Standby                                |    |
|     |       | 3.1.5 Reset/Deep Power-Down                  |    |
|     | 3.2   | Device Commands                              | 13 |
| 4.0 | Read  | l Modes                                      | 15 |
|     | 4.1   | Asynchronous Page-Mode Read                  |    |
|     | 4.2   | Synchronous Burst-Mode Read                  |    |
|     | 4.3   | Read Configuration Register                  |    |
|     |       | 4.3.1 Read Mode                              |    |
|     |       | 4.3.2 Latency Count                          |    |
|     |       | 4.3.4 Data Hold                              |    |
|     |       | 4.3.5 WAIT Delay                             |    |
|     |       | 4.3.6 Burst Sequence                         |    |
|     |       | 4.3.7 Clock Edge                             |    |
|     |       | 4.3.8 Burst Length                           | 20 |
| 5.0 | Progi | ram Modes                                    | 21 |
|     | 5.1   | Word Programming                             | 21 |
|     | 5.2   | Write-Buffer Programming                     |    |
|     | 5.3   | Program Suspend                              |    |
|     | 5.4   | Program Resume                               |    |
|     | 5.5   | Buffered Enhanced Factory Programming (BEFP) |    |
|     |       | 5.5.1 BEFP Requirements and Considerations   |    |
|     |       | 0.0.2 DELL Octup i hase                      | 24 |

### 28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18



|      |        | 5.5.3 BEFP Program and Verify Phase           |    |
|------|--------|-----------------------------------------------|----|
|      | _      | 5.5.4 BEFP Exit Phase                         |    |
| 6.0  | Erase  | e Mode                                        | 26 |
|      | 6.1    | Block Erase                                   |    |
|      | 6.2    | Erase Suspend                                 |    |
|      | 6.3    | Erase Resume                                  | 27 |
| 7.0  | Secui  | rity Modes                                    | 28 |
|      | 7.1    | Block Locking Operations                      | 28 |
|      |        | 7.1.1 Block Lock                              | 29 |
|      |        | 7.1.2 Block Unlock                            | 29 |
|      |        | 7.1.3 Block Lock-Down                         | 29 |
|      |        | 7.1.4 Block Lock During Erase Suspend         | 29 |
|      |        | 7.1.5 WP# Lock-Down Control                   | 29 |
|      | 7.2    | Protection Registers                          | 30 |
|      |        | 7.2.1 Reading the Protection Registers        | 31 |
|      |        | 7.2.2 Programming the Protection Registers    | 31 |
|      |        | 7.2.3 Locking the Protection Registers        | 31 |
|      | 7.3    | Array Protection                              | 31 |
| 8.0  | Speci  | ial Modes                                     | 32 |
|      | 8.1    | Read Status Register                          | 32 |
|      |        | 8.1.1 Clear Status Register                   |    |
|      | 8.2    | Read Device Identifier                        |    |
|      | 8.3    | Read Query/CFI                                | 34 |
|      | 8.4    | STS Configuration (Easy BGA package ONLY)     | 34 |
| 9.0  | Powe   | er and Reset                                  | 35 |
|      | 9.1    | Power-Up/Down Characteristics                 | 35 |
|      | 9.2    | Power Supply Decoupling                       |    |
|      | 9.3    | Reset Characteristics                         |    |
| 10.0 | Electi | rical Specifications                          | 36 |
|      | 10.1   | Absolute Maximum Ratings                      | 36 |
|      | 10.2   | Operating Conditions                          |    |
|      | 10.3   | DC Current Characteristics                    |    |
|      | 10.4   | DC Voltage Characteristics                    |    |
| 11.0 | AC C   | characteristics                               |    |
|      | 11.1   | Read Operations                               |    |
|      | 11.2   | Write Operation                               |    |
|      | 11.3   | Block Erase and Program Operation Performance |    |
|      | 11.4   | Reset Operation                               |    |
|      | 11.5   | AC Test Conditions                            |    |
|      | 11.6   | Capacitance                                   |    |
|      | 11.0   | Capacitation                                  |    |



### 28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18

| Appendix A Write State Machine (WSM)      | 52 |
|-------------------------------------------|----|
| Appendix B Common Flash Interface         | 53 |
| Appendix C Flowcharts                     |    |
| Appendix D Mechanical Package Information |    |
| Appendix E Additional Information         |    |
| Appendix F Order Information              |    |

**Datasheet** v



# **Revision History**

| Date of Revision | Revision | Description                                                                       |
|------------------|----------|-----------------------------------------------------------------------------------|
| 08/22/01         | -001     | Original Version                                                                  |
| 09/24/01         | -002     | Corrected Typographical Errors in 11.0 AC Characteristics section.                |
| 09/27/01         | -003     | Change VFBGA Package from 64 to 56 ball package. Add ordering info in Appendix E. |
| 02/22/02         | -004     | Changes to ballouts per engineering review and editing/formatting updates.        |

vi Datasheet



**Datasheet** viii



viii Datasheet



### 1.0 Introduction

### 1.1 Document Purpose

This document contains information pertaining to the 3 Volt Synchronous Intel StrataFlash® Memory device, K3 and K18. The purpose of this document is to describe the features, operations and specifications of this device.

### 1.2 Nomenclature

 3 Volt core:
  $V_{CC}$  range of 2.7 V - 3.6 V

 3 Volt I/O:
  $V_{CCQ}$  range of 2.7 V - 3.6 V

 1.8 Volt I/O:
  $V_{CCQ}$  range of 1.65 V - 1.95 V

 A<sub>MIN</sub>:
 For Easy BGA packages:  $A_{MIN} = A1$ 

For VF BGA packages:  $A_{MIN} = A0$ 

**A**<sub>MAX</sub>: For Easy BGA packages:

 $\begin{array}{lll} 64 \ Mbit & A_{MAX} = A22 \\ 128 \ Mbit & A_{MAX} = A23 \\ 256 \ Mbit & A_{MAX} = A24 \\ For \ VF \ BGA \ packages: \\ 64 \ Mbit & A_{MAX} = A21 \\ 128 \ Mbit & A_{MAX} = A22 \\ 256 \ Mbit & A_{MAX} = A23 \end{array}$ 

**Block:** A group of flash cells that share common erase circuitry and erase simultaneously

**Program:** To write data to the flash array

**VPEN:** Refers to a signal or package connection name

**V**<sub>PEN</sub>: Refers to timing or voltage levels

CUI: Command User Interface
OTP: One Time Programmable
PR: Protection Register
PLR: Protection Lock Register
RFU: Reserved for Future Use

SR: Status Register

**RCR:** Read Configuration Register

WSM: Write State Machine
MLC: Multi-Level Cell
Set: Indicates a logic one (1)
Clear: Indicates a logic zero (0)



### 1.3 Conventions

0x: Hexadecimal prefix0b: Binary prefix

**0b:** Binary prefix

 k (noun):
 1,000

 M (noun):
 1,000,000

 Byte:
 8 bits

Word:16 bitsKword:1,024 wordsKb:1,024 bitsKB:1,024 bytesMb:1,048,576 bitsMB:1,048,576 bytes

**Brackets:** Square brackets ([]) will be used to designate group membership or to define a

group of signals with similar function (i.e. A[21:1], SR[4,1] and D[15:0]).



## 2.0 Device Description

This section provides an overview of the 3 Volt Synchronous Intel StrataFlash® Memory features, packaging information, signal names and device architecture.

### 2.1 Product Overview

The 3 Volt Synchronous Intel StrataFlash Memory product line adds a high performance burst-mode interface and other additional features to Intel's StrataFlash family of products. Just like its J3 counterpart, the K3/K18 utilizes reliable and proven two-bit-per-cell technology to deliver 2x the memory in 1x the space, offering high density flash at low cost. This is the third generation of Intel's multi-level cell (MLC) technology, manufactured on 0.18 µm lithography, making it the most widely used and proven MLC product family on the market.

Synchronous Intel StrataFlash Memory is a 3 Volt device ( $V_{CC}$ ), but it has two I/O versions based around a 3 Volt VCCQ (K3) or 1.8 Volt VCCQ (K18). These devices are ideal for mainstream applications requiring large storage space for both code and data storage. Advanced system designs will benefit from the high performance page and burst modes for direct execution from the flash memory. Available in densities from 64 Mb to 256 Mbit (32 Mbyte), Synchronous Intel StrataFlash Memory is the highest density NOR-based flash component available today, just as it was when Intel introduced the original device in 1997.

### 2.1.1 High Performance Page/Burst Modes

NOR-based flash is generally preferred over other architectures for its reliability and fast read speeds. Fast reads allow the application to execute code directly out of flash, rather than downloading to RAM for execution, saving the costs of redundant system memory and board space. Synchronous Intel StrataFlash Memory sets the standard for fast read speeds by adding burst mode and utilizing an 8 word page mode. Burst mode increases throughput up to 76MB/s, effectively five times faster than asynchronous reads on standard flash memory, and supports performance up to 66 Mhz with zero wait states. Both page and burst modes also provide a high performance glueless interface to the Intel<sup>®</sup> StrongARM\* SA-1110 CPU (and future Intel<sup>®</sup> XScale processors) and many other microprocessors.

### 2.1.2 Single Chip Solution

In addition to code execution, many applications also have data storage needs. K3/K18 memory provides a single-chip solution for combined code execution and data storage. A single-chip solution is easy to implement by utilizing a unique hardware and software combination: Synchronous Intel StrataFlash Memory and Intel<sup>®</sup> Persistent Storage Manager (PSM). PSM, royalty free when used with Intel<sup>®</sup> Flash, is an installable file system and block device driver for Microsoft Windows\* CE OS version 2.1 and later.

The Intel PSM software is appropriate for any application using the Microsoft Windows CE operating system, including PC Companions, Set-Top Boxes, and other connected appliances and hand-held devices. Other operating system ports are also available. Intel PSM is optimized for the Intel StrataFlash Memory product line.



For wireless applications, Intel<sup>®</sup> Flash Data Integrator (FDI) Version 4 software provides the ability to manage data and files in Intel StrataFlash Memory in an open architecture, including support for downloaded Java\* applets, Bluetooth\* file transfers, and voice recognition tags.

### 2.1.3 Packaging Options

Synchronous Intel StrataFlash Memory is available in multiple packages: Easy BGA and VF BGA, and Intel<sup>®</sup> Stacked-CSP (stacking with SRAM or flash + flash). The 64-ball Easy BGA package provides SOP reliability and long-term footprint compatibility and cost in a chip scale package size. The VF BGA and Intel Stacked-CSP packages offer small footprints for wireless applications.

Manufactured on Intel's 0.18-micron process technology, Intel StrataFlash Memory offers unprecedented value, performance and reliability, and is still the lowest cost-per-bit NOR flash memory in the industry.

### 2.1.4 Product Highlights

High performance read modes: 8 or 16-word synchronous burst, 8-word page

- 64Mb: 110/25/13ns (async/page/burst)

- 128Mb: 115/25/13ns

- 256Mb:120/25/13ns

- 2.7 V 3.6 V Vcc operation
- 64-ball Easy BGA
- VF BGA packages and Intel Stacked-CSP
- I/O V<sub>CCO</sub>: 2.7 V 3.6 V (K3); 1.65 V 1.95 V (K18)
- One-time-programmable protection registers (2Kbits)
- · Program and Erase suspend capability
- Cost-effective multi-level cell architecture
- Royalty-free software support for most applications with Intel PSM, FDI Version 4, or VFM
- Full extended operating temperature: -40° C to +85° C
- Proven reliability: 100,000 cycles, up to 20 years data retention



### 2.2 Package Diagram

The 3 Volt Synchronous Intel StrataFlash Memory device is available in a 64-ball Easy BGA package for the 64-, 128-, and 256 Mbit densities. (See Figure 1.)

This device is also available in a 56-ball VF BGA package for the 64- and 128 Mbit densities and a 79-ball VF BGA package for the 256 Mbit density. (See Figure 3 on page 6.)

Figure 1. 64-Ball Easy BGA Package, 1.0 mm Ball Pitch



#### NOTES:

- 1. Address A23 is valid only on 128-Mbit densities and above; otherwise, it is a no connect (NC).
- 2. Address A24 is valid only on 256-Mbit density; otherwise, it is a no connect (NC).



Figure 2. 56 Ball VF BGA Package 0.75 Ball Pitch (64- and 128Mb Densities ONLY)



NOTE: Address A22 is only valid on 128-Mbit density; otherwise, it is a no connect (NC).



Figure 3. 79-ball VF BGA Package (256-Mbit Density)







## 2.3 Signal Descriptions

Table 1 lists the active signals used and provides a brief description of each.

**Table 1. Signal Descriptions** 

| Sym                                    | Туре                    | Name and Function                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[A <sub>MAX</sub> :A <sub>MIN</sub> ] | INPUT                   | <b>ADDRESS:</b> Device address. Address internally latched during read/write operations. See nomenclature Section 1.2 for $A_{MAX}$ and $A_{MIN}$ values.                                                                                                                                                                                                                            |
| D[15:0]                                | INPUT/<br>OUTPUT        | <b>DATA I/O:</b> Inputs data and commands during write operations, outputs data during read operations. Float when the CE# or OE# are de-asserted. Data is internally latched during write operations.                                                                                                                                                                               |
| CE#                                    | INPUT                   | <b>CHIP ENABLE:</b> Active-low; CE#-low selects the device. CE#-high deselects the device, places it in standby mode, and places data and WAIT outputs in a High-Z state.                                                                                                                                                                                                            |
| OE#                                    | INPUT                   | <b>OUTPUT ENABLE:</b> Active-low; OE#-low enables the device's output data buffers during read cycles. OE#-high places the data outputs in a High-Z state.                                                                                                                                                                                                                           |
| WE#                                    | INPUT                   | WRITE ENABLE: Active-low; WE# controls writes to the flash device. Address and data are latched on the rising edge of WE#.                                                                                                                                                                                                                                                           |
| RST#                                   | INPUT                   | <b>RESET:</b> Active-low; resets internal circuitry and inhibits write operations. This provides data protection during power transitions. RST#-high enables normal operation. Exit from reset places the device in asynchronous read-array mode.                                                                                                                                    |
| WP#                                    | INPUT                   | WRITE PROTECT: Active-low; WP#-low enables the lock-down mechanism. Blocks locked down cannot be unlocked with the unlock command. WP#-high overrides the lock-down function enabling blocks to be erased or programmed through software.                                                                                                                                            |
| ADV#                                   | INPUT                   | ADDRESS VALID: Active-low; during synchronous read operations, addresses are latched on the rising edge of ADV# or on the rising (or falling) edge of CLK, whichever occurs first.                                                                                                                                                                                                   |
| VPEN                                   | INPUT                   | <b>ERASE/PROGRAM/BLOCK LOCK ENABLE:</b> Controls device protection. When V <sub>PEN</sub> ≤ V <sub>PENLK</sub> , flash contents are protected against Program and Erase.                                                                                                                                                                                                             |
| CLK                                    | INPUT                   | <b>CLOCK:</b> Synchronizes the device to the system's bus frequency in synchronous-read mode, and increments the internal address generator. During synchronous read operations, addresses are latched on ADV#'s rising edge or CLK's rising (or falling) edge, whichever occurs first.                                                                                              |
| STS                                    | OPEN<br>DRAIN<br>OUTPUT | <b>STATUS:</b> Indicates the status of the internal state machine. When configured in level mode (default mode), it acts as a RY/BY# pin. When configured in one of its pulse modes, it can indicate program and/or erase completion. For alternate configurations of the STATUS pin, see the configuration commands. STS is to be tied to V <sub>CCQ</sub> with a pull-up resistor. |
| WAIT                                   | OUTPUT                  | <b>WAIT:</b> Indicates invalid data in synchronous-read (burst) modes. WAIT is High-Z whenever CE# is de-asserted. WAIT is not gated by OE#.                                                                                                                                                                                                                                         |
| VCC                                    | POWER                   | CORE POWER SUPPLY: Core (logic) source voltage. Writes to the flash array are inhibited when $V_{CC} \le V_{LKO}$ . Operations at invalid $V_{CC}$ voltages should not be attempted. Device operations at invalid $V_{CC}$ voltages should not be attempted.                                                                                                                         |
| VCCQ                                   | POWER                   | I/O POWER SUPPLY: I/O Output-driver source voltage.                                                                                                                                                                                                                                                                                                                                  |
| VSS                                    | POWER                   | GROUND: Ground reference for device core power supply. Connect to system ground.                                                                                                                                                                                                                                                                                                     |
| VSSQ                                   | POWER                   | I/O GROUND: I/O Ground reference for device I/O power supply. Connect to system ground.                                                                                                                                                                                                                                                                                              |
| DU                                     | -                       | <b>DON'T USE:</b> Do not use this ball. This ball should not be connected to any power supplies, signals or other balls and must be left floating.                                                                                                                                                                                                                                   |
| NC                                     | -                       | NO CONNECT: No internal connection; can be driven or floated.                                                                                                                                                                                                                                                                                                                        |
| RFU                                    | -                       | <b>RESERVED for FUTURE USE:</b> Balls designated as RFU are reserved by Intel for future device functionality and enhancement.                                                                                                                                                                                                                                                       |



## 2.4 Block Diagram

Figure 4. 3 Volt Synchronous Intel StrataFlash® Memory Block Diagram





### 2.5 Memory Map

The 3 Volt Synchronous Intel StrataFlash array is divided into equally-sized symmetrical blocks that are 64-Kword in size. A 64 Mbit device contains 64 blocks, a 128 Mbit device contains 128 blocks and a 256 Mbit device contains 256 blocks. Flash cells within a block are organized by rows and columns. A block contains 512 rows by 128 words. The words on a row are divided into 16 eight-word groups. (Refer to Figure 5.)

Figure 5. 3 Volt Synchronous Intel StrataFlash® Memory Map





### 3.0 Device Operations

This section provides an overview of device operations. The on-chip Write State Machine (WSM) manages all block-erase and word-program algorithms. The system CPU provides control of all insystem read, write, and erase operations of the device via the system bus.

Device commands are written to the Command User Interface (CUI) to control all of the flash memory device's operations. The CUI does not occupy an addressable memory location; it's the mechanism through which the flash device is controlled.

### 3.1 Bus Operations

Bus cycles to and from the device conform to standard microprocessor bus operations. Table 2 summarizes the bus operations and the voltage levels that must be applied to the device control signals when operating within each device mode. Whenever CE# is asserted, the device is in an active state; it is selected and its internal circuits are active. OE# and WE# determine whether D[15:0] are outputs or inputs, respectively.

**Table 2. Bus Operations** 

| Mode                                                                 | RST#            | CE#      | OE# <sup>(1)</sup> | WE# <sup>(1)</sup> | ADV# | WAIT   | V <sub>PEN</sub>  | Data             | STS<br>(default<br>mode) | Notes |
|----------------------------------------------------------------------|-----------------|----------|--------------------|--------------------|------|--------|-------------------|------------------|--------------------------|-------|
| Synch Array Read                                                     | V <sub>IH</sub> | Enabled  | V <sub>IL</sub>    | V <sub>IH</sub>    | Х    | Valid  | Х                 | D <sub>OUT</sub> | High-Z                   |       |
| Asynch. Reads and<br>Synch. Status,<br>Query and Identifier<br>Reads | V <sub>IH</sub> | Enabled  | V <sub>IL</sub>    | V <sub>IH</sub>    | Х    | Driven | Х                 | D <sub>OUT</sub> | High-Z                   | 2     |
| Output Disable                                                       | V <sub>IH</sub> | Enabled  | V <sub>IL</sub>    | V <sub>IH</sub>    | Х    | Driven | Х                 | High-Z           | High-Z                   |       |
| Standby                                                              | V <sub>IH</sub> | Disabled | Х                  | Х                  | Х    | High-Z | Х                 | High-Z           | High-Z                   |       |
| Reset                                                                | V <sub>IL</sub> | Х        | Х                  | Х                  | Х    | High-Z | Х                 | High-Z           | High-Z                   |       |
| CUI Command<br>Write                                                 | V <sub>IH</sub> | Enabled  | V <sub>IH</sub>    | V <sub>IL</sub>    | Х    | Driven | Х                 | D <sub>IN</sub>  | High-Z                   |       |
| Array Writes                                                         | $V_{IH}$        | Enabled  | V <sub>IH</sub>    | $V_{IL}$           | Х    | Driven | V <sub>PENH</sub> | V <sub>N</sub>   | V <sub>IL</sub>          | 3, 4  |

#### NOTES:

- 1. OE# and WE# should never be asserted simultaneously. If done so, OE# overrides WE#.
- 2. Refer to DC Characteristics. When  $V_{PEN} \le V_{PENLK}$ , memory contents can be read but not altered.
- 3. X should be V<sub>IL</sub> or V<sub>IH</sub> for the control pins and V<sub>PENLK</sub> or V<sub>PENH</sub> for V<sub>PEN</sub>. For outputs, X should be V<sub>OL</sub> or V<sub>OH</sub>.
- 4. Array writes are either program or erase operations.

### 3.1.1 Read Mode

To perform a bus read operation, CE# and OE# must be asserted. CE# is the device-select control; when active, it enables the flash memory device. OE# is the data-output control; when active, the addressed flash memory data is driven onto the I/O bus. For all read states, WE# and RST# must be de-asserted. See Section 11.1, "Read Operations" on page 39. Refer to Section 4.0, "Read Modes" on page 15 for details on reading from the flash array, and refer to Section 8.0, "Special Modes" on page 32 for details regarding all other available read states.



### 3.1.2 Write/Program

To perform a bus write operation, both CE# and WE# are asserted, and OE# is de-asserted. All device write operations are asynchronous, with CLK being ignored. During a write operation, address and data are latched on the rising edge of WE# or CE#, whichever occurs first. See Table 3, "Command Bus Definitions" on page 13 for bus cycle commands. See Section 11.2, "Write Operation" on page 46.

Write operations with invalid  $V_{CC}$  and/or  $V_{PEN}$  voltages can produce spurious results and should not be attempted.

### 3.1.3 Output Disable

Whenever OE# is de-asserted, device outputs, D[15:0], are disabled and placed in a high-impedance state.

### 3.1.4 Standby

Anytime CE# is de-asserted, the device is deselected and placed in standby, substantially reducing power consumption. In standby, the data outputs are placed in a high-impedance state independent of the level placed on OE#. If the device is de-selected (CE# de-asserted) during a program or erase operation, it will continue to consume active power until the program or erase operation is completed. There is no additional latency for subsequent read operations.

### 3.1.5 Reset/Deep Power-Down

After initial power-up or reset, the device defaults to Read Array mode and the device status register is set to 0x80. If already in Read Array mode, asserting RST# de-energizes all internal circuits, and places the output drivers in a high-impedance state. After returning from reset (RST# de-asserted) a minimum amount of time is required before the initial read access outputs valid data. Also, a minimum delay is required after a reset before a write cycle can be initiated. After this wake-up interval has passed, normal operation is restored. See Section 11.1, "Read Operations" on page 39 for reset timing details.

**Note:** If RST# is asserted during a program or erase operation, the operation will be aborted and the memory contents at the aborted location (for a program) or block (for an erase) are no longer valid, since the data may have been only partially written or erased.

Once RST# is asserted, the device shuts down the operation in progress, a process which takes a minimum amount of time to complete. When RST# has been de-asserted, the device will be reset to read array mode.

If RST# remains asserted for a specified time, the device will enter deep power-down. If the system is returning from an aborted program or erase operation, a minimum amount of time must be satisfied before a read or write operation is initiated.

As with any automated device, it is important to assert RST# when the system is reset. When the system comes out of reset, the system processor will attempt to read from the flash memory if it is the system boot device. Automated flash memories provide status information when read during program or block erase operations. If a CPU reset occurs with no flash memory reset, improper CPU initialization may occur because the flash memory may be providing status information rather

#### 28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18



than array data. Intel<sup>®</sup> Flash memories allow proper CPU initialization following a system reset through the use of the RST# input. RST# should be controlled by the same low-true reset signal that resets the system CPU.

#### 3.2 Device Commands

Device operations are initiated by writing specific device commands to the Command User Interface (CUI). (See Table 3.)

Two commands are used to modify array data, Word Program and Block Erase. Writing either of these commands to the CUI initiates a sequence of internally-timed functions that culminate in the completion of the requested task. However, the operation can be aborted by either asserting RST# or by issuing an appropriate Suspend command.

Table 3. Command Bus Definitions (Sheet 1 of 2)

|         | Command                      | Bus                                 |       | First Bus Cycle                            |                    |       | Second Bus (                      | Cycle                                            |
|---------|------------------------------|-------------------------------------|-------|--------------------------------------------|--------------------|-------|-----------------------------------|--------------------------------------------------|
|         | Command                      | Cycles                              | Туре  | Addr                                       | Data               | Туре  | Addr                              | Data                                             |
|         | Read Array                   | ≥1                                  | Write | Any Address                                | 0xFF               | Read  | Address of memory to be read      | Array Data                                       |
|         | Read Identifier              | ≥2                                  | Write | Any Address                                | 0x90               | Read  | Identifier<br>Code Address        | Identifier<br>Code Data                          |
| Read    | Read Query<br>(CFI)          | ≥2                                  | Write | Any Address                                | 0x98               | Read  | Query Code<br>Address             | Query Code<br>Data                               |
|         | Read Status<br>Register      | 2                                   | Write | Address within<br>Block                    | 0x70               | Read  | Address with Block                | Status<br>Register Data                          |
|         | Clear Status<br>Register     | 1                                   | Write | Any Address                                | 0x50               |       |                                   |                                                  |
|         | Program                      | 2                                   | Write | Address of memory location to be programed | 0x40<br>or<br>0x10 | Write | Address of memory to be programed | Data to be programed                             |
| Program | Write to Buffer <sup>4</sup> | Number<br>of buffer<br>words +<br>3 | Write | Address within<br>Block                    | 0xE8               | Write | Address<br>within Block           | Number of<br>words to be<br>written to<br>buffer |
|         | Buffered EFP                 | ≥2                                  | Write | Address of memory location to be programed | 0x80               | Write | Address<br>within Block           | 0xD0                                             |
| Erase   | Block Erase                  | 2                                   | Write | Address within<br>Block                    | 0x20               | Write | Address<br>within Block           | 0xD0                                             |
| Suspend | Erase/Program<br>Suspend     | 1                                   | Write | Any Address                                | 0xB0               |       |                                   |                                                  |
| Resume  | Erase/Program<br>Resume      | 1                                   | Write | Any Address                                | 0xD0               |       |                                   |                                                  |



Table 3. Command Bus Definitions (Sheet 2 of 2)

|                                                          | Command                           | Bus    |       | First Bus Cycle                            |      |       | Second Bus                                   | Cycle                                            |
|----------------------------------------------------------|-----------------------------------|--------|-------|--------------------------------------------|------|-------|----------------------------------------------|--------------------------------------------------|
|                                                          | Command                           | Cycles |       | Addr                                       | Data | Туре  | Addr                                         | Data                                             |
|                                                          | Read<br>Configuration<br>Register | 2      | Write | CD <sup>1</sup>                            | 0x60 | Write | CD <sup>1</sup>                              | 0x03                                             |
| ck,                                                      | Lock Block                        | 2      | Write | Address within Block                       | 0x60 | Write | Address<br>within Block                      | 0x01                                             |
| st, Loo                                                  | Unlock Block                      | 2      | Write | Address within Block                       | 0x60 | Write | Address<br>within Block                      | 0xD0                                             |
| n (Bur<br>ection                                         | Lock-Down Block                   | 2      | Write | Address within Block                       | 0x60 | Write | Address<br>within Block                      | 0x2F                                             |
| atio                                                     | STS                               | 2      | Write | Any Address                                | 0xB8 | Write | Any Address                                  | CC <sup>2</sup>                                  |
| Register Configuration (Burst, Lock, STS and Protection) | Protection<br>Program             | 2      | Write | PA <sup>5</sup>                            | 0xC0 | Write | PA <sup>5</sup>                              | Data to be programmed to the Protection Register |
| Regis                                                    | Lock Protection<br>Program        | 2      | Write | Lock Protection<br>Address for 128-<br>bit | 0xC0 | Write | Lock<br>Protection<br>Address for<br>128-bit | 0xFFFD                                           |
|                                                          | Lock 2K OTP<br>Protection         | 2      | Write | Lock Protection<br>Address for 2K-bit      | 0xC0 | Write | LPA1                                         | LPD <sup>3</sup>                                 |

#### NOTES:

- 1. CD = Configuration register data presented on device addresses A[A<sub>MIN</sub>+15:A<sub>MIN</sub>]. A[A<sub>MAX</sub>:A<sub>MIN</sub>+16] address bits must be cleared. See Table 4, "Read Configuration Register" on page 16 for RCR bit descriptions.
- CC = STS Configuration code on D[7:0].
   LPD = Lock Protection Register1 Data. Valid values are between 0xFFFE and 0x0000.
- 4. The second cycle of the Write-to-Buffer command is the count of words to load into the buffer, followed by data streaming up to the count value. Then a Confirm command (0xD0) is issued to execute the program operation. Refer to Figure 22, "Write to Buffer Flowchart" on page 59.

5. PA = Valid Protection Register Address.



### 4.0 Read Modes

The device supports four types of read modes: read array, read identifier, read status or read query. Upon power-up or return from reset, the device defaults to read array mode. To change the device's read mode, the appropriate Read command must be written to the device. (See Section 3.2, "Device Commands" on page 13.) See Section 8.0, "Special Modes" on page 32 for details regarding read status, read ID, and CFI query modes.

The device supports two types of array read modes: asynchronous page mode and synchronous burst mode. Asynchronous page mode is the default read mode after powered-up, or after a reset. The RCR must be configured to enable Synchronous Burst reads of the flash memory array. (See Section 4.3, "Read Configuration Register" on page 16.)

The Read Array command functions independent of  $V_{PEN}$ . The following sections describes read-array mode operations in detail.

### 4.1 Asynchronous Page-Mode Read

Asynchronous page mode is the default read mode upon power-up or return from reset. However, to perform array reads after any other device operation (e.g., a write operation), the Read Array command must be issued in order to read from the flash memory. Asynchronous page-mode reads are permitted in all blocks, and it is used to access device register information.

*Note:* Asynchronous page mode reads can only be performed when RCR bit 15 is set. (See Section 4.3, "Read Configuration Register" on page 16.)

To perform an asynchronous page-mode read, an address is driven onto  $A[A_{MAX}:A_{MIN}]$ , and CE# and OE# are asserted. WE# and RST# must be de-asserted. ADV# can be driven high to latch the address, or it can be held low throughout the read cycle. CLK is not used for asynchronous page-mode reads, and is ignored. If only asynchronous reads are to be performed, it is recommended that CLK be tied to a valid  $V_{IH}$  level. Array data is driven out on D[15:0] after a minimum delay. (See Section 11.1, "Read Operations" on page 39.)

In asynchronous page mode, one of 16 eight-word groups are "sensed" simultaneously from the flash memory and loaded into an internal page buffer. After the initial access delay, the first word out of the data buffer corresponds to the initial address,  $A[A_{MAX}:A_{MIN}]$ . Address bits  $A[A_{MAX}:A_{MIN}+3]$  are latched by the device. However, the lower address bits,  $A[A_{MIN}+2:A_{MIN}]$ , are not latched.

Address bits  $A[A_{MIN}+2:A_{MIN}]$  determine which word of the eight-word group is output from the data buffer at any given time. Subsequent reads from the device come from the page buffer, and are output on D[15:0] after a minimum delay, as long as address bits  $A[A_{MIN}+2:A_{MIN}]$  are the only address bits that change. Data can be read from the page buffer multiple times, and in any order. If address bits  $A[A_{MAX}:A_{MIN}+3]$  change at any time, or if CE# is toggled, the device will sense and load a new eight-word group from the flash memory into the page buffer.

By controlling certain signals, such as CE# and/or OE#, the device can be made to output less than eight-words of data. Asynchronous page-mode read is used to access register information, but only one word is loaded into the page buffer.



### 4.2 Synchronous Burst-Mode Read

Since asynchronous page mode is the default read mode following a device power-up or reset, the appropriate bits in the RCR must be set before synchronous burst mode reads of the flash memory can occur. See Section 4.3, "Read Configuration Register" on page 16 for details. Immediately after configuring the RCR, it is not necessary to issue the Read Array command (0xFF) before performing a synchronous burst-mode read. However, to perform a synchronous burst-mode read after executing any other device operation (e.g., a write operation), it is necessary to issue the Read Array command before performing a synchronous burst-mode read of the flash memory.

To perform synchronous burst-mode read, an address is driven onto  $A[A_{MAX}:A_{MIN}]$ , and CE# and OE# are asserted. WE# and RST# must be de-asserted. ADV# is asserted, then de-asserted to latch the address. Alternatively, ADV# can remain asserted throughout the burst access, in which case, the address is latched on the next valid CLK edge.

In synchronous burst mode, one or two of the 16 eight-word groups are "sensed" simultaneously from the flash memory and loaded into an internal page buffer. After the initial access delay, the first word is output from the data buffer on the next valid CLK edge. Subsequent buffer data is output on valid CLK edges. Synchronous burst-mode reads can only step through the data buffer once, and can only do so in a sequential manner; starting from the address latched at the beginning of the burst cycle (see Section 11.1, "Read Operations" on page 39).

The device supports 8- or 16- word bursts. However, by controlling certain control signals, such as CE# and/or OE#, the device can output less than 8/16-words of synchronous data. A burst-mode read can be used to access register information. When a burst-mode read is performed on a register, only one word is loaded into the data buffer. In burst mode, the address is latched by either the rising/falling edge of ADV# or the rising edge of CLK with ADV# low, whichever occurs first.

### 4.3 Read Configuration Register

The Read Configuration Register (RCR) is used to select the read mode (synchronous or asynchronous), and it defines the synchronous burst characteristics of the device. To modify the RCR settings, write the RCR command to the device (see Section 3.0, "Device Operations" on page 11).

RCR contents can be examined by writing the Read Identifier command to the device. See Section 8.2, "Read Device Identifier" on page 33). The RCR Register is shown in Table 4. The following sections describe each RCR bit in detail.

Table 4. Read Configuration Register (Sheet 1 of 2)

| Read         | ad Configuration Register (RCR)  Default Value = 0xFFFF |      |                  |              |                      |              |             |                   |     | FFFF    |    |         |         |   |   |
|--------------|---------------------------------------------------------|------|------------------|--------------|----------------------|--------------|-------------|-------------------|-----|---------|----|---------|---------|---|---|
| 15           | 14                                                      | 13   | 12               | 11           | 10                   | 9            | 8           | 7                 | 6   | 5       | 4  | 3       | 2       | 1 | 0 |
| Read<br>Mode | Latency Count                                           |      | WAIT<br>Polarity | Data<br>Hold | WAIT<br>Delay        | Burst<br>Seq | CLK<br>Edge | RES               | RES | RES     | Bu | rst Len | gth     |   |   |
| RM           | LC[3:0]                                                 |      |                  | WP           | DH                   | WD           | BS          | CE                | R   | R       | R  | I       | BL[2:0] | ] |   |
| Bit          |                                                         | Na   | me               |              | Description          |              |             |                   |     |         |    |         |         |   |   |
| 15           | Read                                                    | Mode | (RM)             |              | 0 = Syno<br>1 = Asyr |              |             | -mode r<br>e-mode |     | efault) |    |         |         |   |   |



| Table 4. | <b>Read Configuration</b> | Register ( | (Sheet 2 of 2) | ١ |
|----------|---------------------------|------------|----------------|---|
|          |                           |            |                |   |

| 14:11 | Latency Count (LC[3:0]) | 0000 = Code 0. RFU<br>0001 = Code 1. RFU<br>0010 = Code 2<br>0011 = Code 3<br>0100 = Code 4<br>0101 = Code 5<br>0110 = Code 6<br>0111 = Code 7<br>1000 = Code 8<br>1001 = Code 9<br>1010 = Code 10<br>1011 - 1111 = Code 11 - Code 15. All these codes are RFU |
|-------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10    | Wait Polarity (WP)      | 0 = WAIT signal is active low<br>1 = WAIT signal is active high (Default)                                                                                                                                                                                      |
| 9     | Data Hold (DH)          | 0 = Hold data for one clock<br>1 = Hold data for two clocks (default)                                                                                                                                                                                          |
| 8     | Wait Delay (WD)         | 0 = WAIT de-asserted with valid data<br>1 = WAIT de-asserted one clock before valid data (default)                                                                                                                                                             |
| 7     | Burst Sequence (BS)     | 0 = Reserved<br>1 = Linear (default)                                                                                                                                                                                                                           |
| 6     | Clock Edge (CE)         | 0 = falling edge<br>1 = rising edge (default)                                                                                                                                                                                                                  |
| 5:3   | Reserved (R)            | Reserved bits should be cleared (0)                                                                                                                                                                                                                            |
| 2:0   | Burst Length (BL0-2)    | 001 = RFU<br>010 =8-word burst<br>011 =16-word burst<br>111 =RFU                                                                                                                                                                                               |

#### 4.3.1 Read Mode

The read mode (RM) bit selects synchronous burst mode or asynchronous page mode operation of the device. When the RM bit is set, asynchronous page mode is selected (default). When RM is cleared, synchronous burst mode is selected.

Synchronous burst mode is used for array reads, whereas asynchronous page mode is used for reading array data, Status Register information, Device ID information, and CFI information. Note that when operating in synchronous burst mode, Status, ID, and CFI information will be driven onto the bus on the next valid clock edge following the initial synchronous access delay, and will remain on the bus for the duration of the access cycle.

### 4.3.2 Latency Count

The Latency Count bits, LC[3:0], tell the device how many clock cycles must elapse from the rising edge of ADV# (or from the first valid clock edge after ADV# is asserted) until the first data word is to be driven onto D[15:0]. The input clock frequency is used to determine this value. See Table 4 on page 16 for latency values.

Use these equations to calculate first access latency count:

Eq. (1):  $\{1/\text{Frequency}\}=\text{CLK Period}$ 

Eq. (2):  $n(CLK \text{ Period}) \ge t_{AVOV} + t_{ADD} + t_{DATA}$ 



The formula  $t_{AVQV}\left(ns\right) + t_{ADD}(ns) + t_{DATA}\left(ns\right)$  is known as initial system access time.

Eq. (3): n-2 = First Access Latency Count (LC)

n: # of clock periods (rounded up to the next integer)

#### Parameters defined by CPU:

 $t_{\rm ADD}$  = Clock to CE#, ADV#, or Address Valid whichever occurs last.  $t_{\rm DATA}$  = Data set up to clock (CPU specific)

#### Parameters defined by flash:

 $t_{AVOV} = Address$  to Output Delay

#### Example:

CPU Clock Speed = 66 MHz  $t_{ADD} = 6 \text{ ns (typical speed from CPU) (max)} \\ t_{DATA} = 4 \text{ ns (typical speed from CPU) (min)} \\ t_{AVQV} = 110 \text{ ns (from AC Characteristic - Read Operations Table)} \\ From Eq. (1): & \{1/66 \text{ (MHz)}\}1000 = 15 \text{ ns} \\ From Eq. (2) & n(15 \text{ ns}) \geq 110 \text{ ns} + 6 \text{ ns} + 4 \text{ ns} \\ \end{cases}$ 

 $n(15 \text{ ns}) \ge 120 \text{ ns}$  $n \ge 120/15 \ge 8 \text{ (Integer)}$ 

From Eq. (3) n - 2 = 8 - 2 = 6

First Access Latency Count setting is Code 6. Figure 6 shows the data available and valid after six latencies from ADV# going low.

Figure 6. Data Output with LC Setting at Code 6





### 4.3.3 WAIT Polarity

The WAIT Polarity (WP) bit selects the asserted, or true, state of WAIT. When WP is set, WAIT is an active-high signal (default). When WP is cleared, WAIT is an active-low signal.

#### 4.3.4 Data Hold

For burst read operations, the Data Hold (DH) bit determines whether the data output remains valid on D[15:0] for one or two clock cycles. When DH is set, output data is held for two clocks (default). When DH is cleared, output data is held for one clock cycle. (See Figure 7.) The processor's data setup time and the flash memory's clock-to-data output delay should be considered in determining whether to hold output data for one or two clocks.

Figure 7. Data Hold Timing



### 4.3.5 WAIT Delay

The WAIT Delay (WD) bit controls the WAIT signal's delay behavior during synchronous burst reads. WAIT can be asserted either during, or one clock cycle before, valid data is output on D[15:0]. When WD is set, WAIT is de-asserted one clock before valid data (default). When WD is cleared, WAIT is de-asserted with valid data. The setting of WD is dependent on the system and CPU data sampling requirements.



#### 4.3.6 Burst Sequence

The Burst Sequence (BR) bit selects linear-burst sequence (default). Only linear-burst sequence is supported. Table 5 shows the synchronous burst sequence for all burst lengths, as well as the effect of the Burst Wrap (BW) setting.

Table 5. Burst Sequence Word Ordering

| Start<br>Addr. | Burst Addressing Sequence (DEC) |                                  |  |  |  |  |  |
|----------------|---------------------------------|----------------------------------|--|--|--|--|--|
| (DEC)          | 8-Word Burst<br>(BL[2:0] = 010) | 16-Word Burst<br>(BL[2:0] = 011) |  |  |  |  |  |
| 0              | 0-1-2-3-4-5-6-7                 | 0-1-2-3-414-15                   |  |  |  |  |  |
| 1              | 1-2-3-4-5-6-7-0                 | 1-2-3-4-515-0                    |  |  |  |  |  |
| 2              | 2-3-4-5-6-7-0-1                 | 2-3-4-5-60-1                     |  |  |  |  |  |
| 3              | 3-4-5-6-7-0-1-2                 | 3-4-5-6-71-2                     |  |  |  |  |  |
| 4              | 4-5-6-7-0-1-2-3                 | 4-5-6-7-82-3                     |  |  |  |  |  |
| 5              | 5-6-7-0-1-2-3-4                 | 5-6-7-8-93-4                     |  |  |  |  |  |
| 6              | 6-7-0-1-2-3-4-5                 | 6-7-8-9-104-5                    |  |  |  |  |  |
| 7              | 7-0-1-2-3-4-5-6                 | 7-8-9-10-115-6                   |  |  |  |  |  |
| :              | :                               | :                                |  |  |  |  |  |
| 14             |                                 | 14-15-0-1-212-13                 |  |  |  |  |  |
| 15             |                                 | 15-0-1-2-313-14                  |  |  |  |  |  |
| :              | :                               | i i                              |  |  |  |  |  |

### 4.3.7 Clock Edge

The Clock Edge (CE) bit selects either a rising (default) or falling clock edge for CLK. This is the clock edge that is used at the start of a burst cycle to output synchronous data and to assert/deassert WAIT.

### 4.3.8 Burst Length

BL[2:0] selects the linear burst length for all synchronous burst reads of the flash memory. The burst length can be configured to be an 8-word or a 16-word burst. Once a burst cycle begins, the device will output synchronous burst data until it reaches the end of the burstable address space.



### 5.0 Program Modes

The device supports three different programming methods: word programming, write-buffer programming, and Buffered Enhanced Factory Programming or Buffered-EFP. Successful programming requires the addressed block to be unlocked. If the block is locked down, WP# must be de-asserted and the block unlocked before attempting to program the array. An attempt to program a locked block will result in the operation aborting, and SR[1] and SR[4] being set, indicating a programming error. The following sections describe device programming in detail.

### 5.1 Word Programming

Word programming is performed by executing the Word Program command. Word programming is a non-buffered operation and programs one word to the flash array based on the initial program address A[A<sub>MAX</sub>:A<sub>MIN</sub>]. To determine the status of a word-program operation, poll the status register and analyze the bits. If the flash device is put in standby mode during a program operation, the device will continue to program the word until the operation is complete; then the device will enter standby mode. Refer to Figure 23, "Word Programming Flowchart" on page 60 for a detailed flow on how to implement a word program operation.

During programming, the Write State Machine executes a sequence of internally-timed events that program the desired data bits and verifies that the bits are sufficiently programmed. Programming the flash memory array changes "ones" to "zeros." Memory array bits that are zeros can be changed to ones only by erasing the block.

When programming has finished, Status Register bit SR4 set indicates a programming failure. If SR3 is set, this indicates that the Write State Machine could not perform the word programming operation because  $V_{PEN}$  was outside of its acceptable limits. If SR1 is set, the word programming operation had attempted to program a locked block, causing the operation to abort.

After examining the status register, it should be cleared using the Clear Status Register command before issuing a new command. Any valid command can follow, once word programming has completed.

### 5.2 Write-Buffer Programming

The device features a 32-word Write Buffer to allow optimum programming performance. For write-buffer programming, data is first written to an on-chip write buffer, then programmed into the flash memory array in buffer-size increments. Optimal performance is realized when programming is buffer-size aligned to the 32-word write-buffer boundary. The write-buffer is directly mapped to the flash array through A[A<sub>MIN</sub>+4:A<sub>MIN</sub>]. Unaligned buffered writes will decrease program performance. Buffered writes can improve system programming performance more than 20X over non-write buffer programming.

To perform write-buffer programming, the Write-to-Buffer Setup command, 0xE8, is issued along with the block address (see Section 3.2, "Device Commands" on page 13). Status Register information is updated, and a read from the block address will return Status Register data showing the write buffer's availability. SR7 indicates the availability of the write buffer for loading data. If SR7 is set, the write buffer is available; if not set, the write buffer is not available. To retry, issue the Write-to-Buffer Setup command again, and re-check SR7. When SR7 is set, the write buffer is available. See Figure 22, "Write to Buffer Flowchart" on page 59.



Next, a word count is written to the device at the buffer address. This tells the device how many data words will be written to the write buffer, up to the maximum size of the write buffer.

On the next write, a device start address is given along with the first data to be written to the flash memory array. Subsequent writes provide additional device addresses and data. All data addresses must lie within the start address plus the word count. Maximum programming performance and lower power are obtained by aligning the starting address at the beginning of a 32 word boundary. A misaligned starting address will result in a doubling of the total program time.

After the last data is written to the write buffer, the Write-to-Buffer Confirm command is issued. The Write State Machine begins to copy the Write Buffer contents to the flash memory array. If a command other than the Write-to-Buffer Confirm command is written to the device, a command sequence error will occur and Status Register bits SR4, SR5 and SR7 will be set. If an error occurs while writing to the array, the device will stop programming, and Status Register bit SR4 and SR7 will be set, indicating a programming failure.

Additional buffer writes can be initiated by issuing another Write-to-Buffer Setup command and repeating the write-to-buffer sequence.

Anytime SR4 and SR5 are set, the device will not accept Write-to-Buffer commands. If an attempt is made to program past a block boundary using the Write-to-Buffer command, the device will abort the operation. This will generate a command sequence error, and Status Register bits SR4 and SR5 will be set.

If Write-to-Buffer programming is attempted while  $V_{PEN}$  is below  $V_{PENLK}$ , Status Register bits SR3 and SR4 will be set. If any errors are detected that have set Status Register bits, the Status Register should be cleared using the Clear Status Register command.

### 5.3 Program Suspend

To execute a program suspend, execute the Program Suspend command. A suspend operation halts any in-progress programming operation. The Suspend command can be written to any device address. A Suspend command allows data to be accessed from any memory location other than those suspended.

A program operation can be suspended to perform a device read. A program operation nested within an erase suspend operation can be suspended to read the flash device. Once the program process starts, a suspend operation can only occur at certain points in the program algorithm. Erase suspend operations cannot resume until program operations initiated during the erase suspend are complete. All device read functions are permitted during a suspend operation.

During a suspend, V<sub>PEN</sub> must remain at a valid program level and WP# must not change. Also, a minimum amount of time is required between issuing a Program or Erase command and then issuing a Suspend command.

### 5.4 Program Resume

To resume (i.e., continue) a program suspend operation, execute the Program Resume command. The Resume command can be written to any device address. When a program operation is nested within an erase suspend operation and the Program Suspend command is issued, the device will suspend the program operation. When the Resume command is issued, the device will resume and complete the program operation. Once the nested program operation is completed, an additional



Resume command is required to complete the block erase operation. The device supports a maximum suspend/resume of two nested routines. See Figure 24, "Program Suspend/Resume Flowchart" on page 61.

### 5.5 Buffered Enhanced Factory Programming (BEFP)

BEFP speeds up MLC flash programming for today's beat-rate-sensitive manufacturing environments. This enhanced algorithm eliminates traditional elements that drive up overhead in off-board or on-board, off-line or in-line, manual or automated programmer systems. BEFP is different than non-buffered EFP mode; it incorporates a write buffer to spread MLC program performance across 32 data words. Additionally, verification occurs in the same phase as programming, an inherent requirement of two-bit-per-cell technology to accurately program the correct state.

A single two-cycle command sequence programs an entire block of data. This enhancement eliminates three write cycles per buffer page, two commands and the word count per each set of 32 data words. Host programmer bus cycles fill the device write buffer, followed by a status check of SR.0 to determine when the data from that page has completed programming into sequential flash memory locations. Following the buffer-to-flash programming sequence, the WSM increments internal addressing to automatically select the next 32-word array boundary. This aspect of BEFP saves programming equipment address-bus setup overhead. In combination, these enhancements allow programming equipment to stream data to the device.

With proper continuity testing, programming equipment can rely on the WSM internal verification to assure the device has programmed properly. This capability eliminates the external post-program verification and its associated overhead. BEFP consists of three phases: setup, program/verify, and exit. Refer to Figure 25, "Buffered Enhanced Factory Programming Procedure Flowchart" on page 62 for a graphical representation of BEFP.

### 5.5.1 BEFP Requirements and Considerations

#### **BEFP** requirements:

- Ambient temperature:  $T_A = 25 \, ^{\circ}\text{C} \pm 5 \, ^{\circ}\text{C}$
- V<sub>CC</sub> within specified operating range
- V<sub>PEN</sub> driven to V<sub>PENH</sub>
- Target block unlocked before issuing the Setup and Confirm commands
- WA<sub>0</sub> (first word address in block to be programmed) must be held constant from setup phase through all data streaming in the target block, until transition to the exit phase is desired
- WA<sub>0</sub> must align with the start of an array buffer boundary<sup>1</sup>

#### **BEFP** considerations:

- For optimum performance, limit cycling below 100 erase cycles per block<sup>2</sup>
- BEFP programs one block at a time, all buffer data must fall within a single block<sup>3</sup>
- BEFP cannot be suspended
- Programming to flash can only occur when the buffer is full<sup>4</sup>

#### 28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18



 $^{1}$ Buffer boundary in array is determined by A[A<sub>MIN</sub>+4:A<sub>MIN</sub>] (00h through 1Fh). Alignment start point is A[A<sub>MIN</sub>+4:A<sub>MIN</sub>]=0.

<sup>2</sup>Some degradation in performance may occur if this limit is exceeded, but the internal algorithm will continue to work properly.

<sup>3</sup>If the internal address counter increments beyond the block's maximum address, addressing will wrap around to the beginning of the block.

<sup>4</sup>If the number of words is less than 32, as in the case of the last page program sequence for a block, remaining locations must be filled with FFFFh. The responsibility to manage this falls within the programming equipment, not the customer data file.

See Figure 25, "Buffered Enhanced Factory Programming Procedure Flowchart" on page 62, for a detailed flowchart of the Buffered BEFP operation.

### 5.5.2 BEFP Setup Phase

After receiving the BEFP Setup (80h) and Confirm (D0h) command sequence, device SR.7 transitions from a '1' to a '0,' indicating that the WSM is busy with BEFP algorithm startup. A delay before checking SR.7 is required to allow the WSM time to perform all of its setups and checks (block lock status and  $V_{PEN}$  level). If an error is detected, SR.4 is set and BEFP operation terminates. If the block was found locked, SR.1 is also set. SR.3 is set if the error occurred due to the  $V_{PEN}$  level being incorrect.

#### 5.5.3 BEFP Program and Verify Phase

After setup completion, the host programming system must check SR.0 to determine "data-stream ready" status. SR.0=0 indicates that the BEFP program/verify phase is activated and the write buffer is available.

Two basic sequences repeat in this phase: loading the write buffer, followed by buffer data programming to the array. For BEFP, the count value for buffer loading is always the maximum buffer size of 32 words. During the page loading sequence, data received is stored to sequential buffer locations starting at address 00h. Programming of that page to the flash array starts immediately when the buffer is full.

**Warning:** The buffer must be completely full for programming to occur. Supplying an address outside the current block's range during a buffer fill sequence will cause the operation to lockup.

**Note:** If the number of words is less than 32, as in the case of the last page program sequence for a block, remaining locations must be filled with FFFFh. The responsibility to manage this falls within the programming equipment, not the customer data file.

Data words from the write buffer are directed to sequential memory locations in the array, programming takes up where the last page sequence left off. The host programming system must poll SR.0 to determine when the page program sequence completes. SR.0=0 indicates that all buffer data has been transferred to the flash array, SR.0=1 indicates that the WSM is still busy. The host system may check full status for errors at any time, but it is only necessary on a block basis, after BEFP exit.

# intal

#### 28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18

The host programming system continues the BEFP algorithm by providing the next set of data words to the buffer. Alternatively, it can terminate this phase by changing the block address. The program/verify phase concludes when the interfacing programmer writes to a different block address; data supplied must be FFFFh. Upon program/verify phase completion, the device enters the BEFP exit phase.

#### 5.5.4 BEFP Exit Phase

SR.7=1 indicates that the device has returned to normal operating conditions. A full status check should be performed at this time to ensure the entire block programmed successfully. After BEFP exit, any valid CUI command can be issued. The BEFP SR.7 and SR.0 Truth table is shown in Table 6.

#### Table 6. BEFP SR.7 and SR.0 Truth table

| SR.7 | SR.0 | Condition                                |
|------|------|------------------------------------------|
| 1    | 0    | Buffer is available, device is ready.    |
| 0    | 1    | Buffer is NOT available, device is busy. |
| 0    | 0    | Buffer is available, device is busy.     |
| 1    | 1    | Invalid state.                           |



### 6.0 Erase Mode

Flash erasing is performed on a block basis; therefore, only one block can be erased at a time. Once a block is erased, all bits within that block will read as a logic level one. To determine the status of a block erase, poll the status register and analyze the bits. This following section describes block erase operations in detail.

#### 6.1 Block Erase

Block Erase operations are initiated by writing the Block Erase command to the address of the block to be erased (refer to Section 3.2, "Device Commands" on page 13). This is followed by the Block Erase Confirm command written to the address of the block to be erased. If the device is placed in standby (CE# de-asserted) or reset (RST# de-asserted) during an erase operation, the device will continue to erase the block until the erase operation is completed before entering standby or reset.V<sub>PEN</sub> must be above V<sub>PENLK</sub> and the block must be unlocked (see Figure 26, "Block Erase Flowchart" on page 63). Also, V<sub>PEN</sub> must remain at a valid level, and WP# must remain unchanged while in erase suspend.

During a block erase, the Write State Machine executes a sequence of internally-timed events that conditions, erases, and verifies all bits within the block are erased. Erasing the flash memory changes array data from "zeros" to "ones."

Status Register bit SR7 indicates block erase status while the sequence executes. When erasing has finished, if Status Register bit SR5 is set, this indicates an erase failure. If SR3 is set, this indicates that the Write State Machine could not perform the erase operation because  $V_{PEN}$  was outside of its acceptable limits. If SR1 is set, the erase operation had attempted to erase a locked block, causing the operation to abort. CE# or OE# must be toggled to update Status Register contents.

After examining the status register, it should be cleared using the Clear Status Register command before issuing a new command. Any valid command can follow, once the block erase operation has completed.

### 6.2 Erase Suspend

Issuing the Erase Suspend command while erasing suspends the block erase operation. This allows data to be accessed from memory locations other than the one being erased. The Erase Suspend command can be issued to any device address within the block. A block erase operation can be suspended to perform either a word program or a read operation within any block, except the block that is in an erase suspend state (see Figure 27, "Erase Suspend/Resume Flowchart" on page 64).

When a block erase operation is executing, issuing the Erase Suspend command requests the Write State Machine to suspend the erase algorithm at predetermined points. An erase operation cannot be nested within another erase suspend operation. Block erase is suspended when Status Register bits SR[7,6] are set. Suspend latency is specified in Section 11.3, "Block Erase and Program Operation Performance" on page 49.

#### 28F640K3, 28F640K18, 28F128K3, 28F128K18, 28F256K3, 28F256K18



Block erase cannot resume until program operations initiated during erase suspend complete. Read Array, Read Status Register, Read Identifier, CFI Query, and Program Resume are valid commands during Erase Suspend. Additionally, Clear Status Register, Program, Program Suspend, Erase Resume, Block Lock, Block Unlock, and Block Lock-Down are valid commands during Erase Suspend.

#### 6.3 Erase Resume

To resume (i.e., continue) an erase suspend operation, execute the Erase Resume command. The Resume command can be written to any device address. When a program operation is nested within an erase suspend operation and the Program Suspend command is issued, the device will suspend the program operation. When the Resume command is issued, the device will resume the program operations first. Once the nested program operation is completed, an additional Resume command is required to complete the block erase operation. The device supports a maximum suspend/resume of two nested routines. See Figure 26, "Block Erase Flowchart" on page 63.



### 7.0 Security Modes

This device offers both hardware and software security features. Block lock operations, the Protection Registers, and VPEN enable the user to implement various levels of data protection. The following section describes security features in detail.

### 7.1 Block Locking Operations

Individual instant block locking is used to protect user code and/or data within the flash memory array. All blocks power up locked to protect array data from being altered during power transitions. Any block can be locked or unlocked without latency. Locked blocks cannot be programmed or erased; they can only be read.

Software-controlled security is implemented with the Block Lock and Block Unlock commands. Hardware-controlled security can be implemented with the Block Lock-Down command and WP#.

Refer to Figure 8 for a state diagram of the flash security features. Also see Figure 29, "Block Lock Operations Flowchart" on page 66.

Figure 8. Block Locking State Diagram





#### 7.1.1 Block Lock

All blocks default to the locked state after initial power-up or reset. An unlocked block can be locked by issuing the Block Lock command sequence. This sets the block lock status bit and fully protects the block from program or erase. Attempted program or erase operations to a locked block will return an error in SR1.

#### 7.1.2 Block Unlock

A locked block can be unlocked by issuing the Block Unlock command. All unlocked blocks return to the locked state when the device is reset or powered-down. Unlocked blocks may be programmed or erased.

### 7.1.3 Block Lock-Down

The Lock-Down Block command adds an additional level of security to the device. Issuing the Lock-Down Block command sets the lock-down status bit and locks the block. The Lock-Down Block command can be used if the block's current state is either locked or unlocked. Once this bit is set, WP# is enabled as a hardware lock control for that particular block. If a block is locked-down and WP# is de-asserted, the user may issue the Unlock Block command to allow program or erase operations on that block.

Note: Only device reset or power-down can clear the lock-down status bit.

### 7.1.4 Block Lock During Erase Suspend

Blocks may be locked, unlocked, or locked down during an erase suspend operation. To do this, first write the Erase Suspend command to the device. After checking SR7 and SR6 to determine that the erase operation has suspended, write the desired lock command sequence to a block. The lock status bit(s) will change immediately. If the block being locked or locked-down is the same block that is suspended, the lock status bit(s) will still change immediately, but the erase operation will complete when resumed. After completing lock, unlock, read, or program operations, resume the erase operation with the Erase Resume command.

Note:

A Block Lock Setup command followed by any command other than Block Lock, Block Unlock, or Block Lock-Down will produce a command sequence error and set Status Register bits SR4 and SR5. If this error occurs while an erase is suspended, SR4 and SR5 will remain set after the erase operation is resumed unless the Status Register is cleared first using the Clear Status Register command. Otherwise, possible erase errors may become masked by the command sequence error.

Locking operations cannot occur during *program* suspend. Appendix A, "Write State Machine (WSM)" on page 52 shows valid commands during erase suspend.

#### 7.1.5 WP# Lock-Down Control

If the lock-down status bit is set for a particular block, the WP# signal is then enabled as a master lock/unlock override for that particular block. When WP# is asserted, all blocks that have the lock-down status bit set are automatically put into the lock-down state and cannot be unlocked with the Unlock Block command.

Once WP# is de-asserted, the block reverts back to a locked state; only then can it be unlocked via software.



### 7.2 Protection Registers

The Product Name includes 17 128-bit Protection Registers, PR16 through PR0, which can be used to increase system security or to provide identification capabilities.

PR0[63:0] are permanently programmed by Intel with a unique number for each flash device. PR0[127:64] and PR1 through PR16 are one-time programmable (OTP) and available for the customer to program. Once programmed, the user-programmable registers can be locked to prevent further programming.

**Note:** User-programmable bits are OTP and may be programed individually. However, once the protection register is locked, the entire user segment is locked and no more user bits may be programmed.

Figure 9. Protection Register Memory Map





### 7.2.1 Reading the Protection Registers

To read Protection Register data, issue the Read Identifier command along with the address corresponding to the desired word of register data. (See Figure 9 on page 30.) Protection Register data is read 16 bits at a time.

### 7.2.2 Programming the Protection Registers

To program a Protection Register, issue the Protection Program command, plus a desired Protection Register offset. See Figure 9 on page 30 for appropriate address offsets of the Protection Register. Only one word may be programmed to the user segment at a time. Issuing the Protection Program command outside the register's address space results in a status register error (SR4=1).

### 7.2.3 Locking the Protection Registers

To lock a Protection Register, program the corresponding bit in the PR Lock Register by issuing the Program PR Lock Register command followed by the desired PR Lock Register data.

Bit 0 of PR Lock Register 0 is already programmed at the Intel factory and locks PR0[63:0]. Bit 1 of PR Lock Register 0 can be programmed by the user to lock the user-programmable portion of Protection Register 0, namely PR0[128:64]. The rest of the bits in PR Lock Register 0 are not used.

PR Lock Register 1 controls the locking of the remaining 128-bit Protection Registers. Each of the 16 bits of PR Lock Register 1 corresponds to one of the 16 128-bit Protection Registers. For example, to lock PR6, program bit 5 in PR Lock Register 1.

After PR Lock Register bit 1 is programmed (locked), the user segment of the Protection Register cannot be changed. Protection Program commands written to a locked section result in a status register error (SR[5:4]=0b11).

### 7.3 Array Protection

The  $V_{PEN}$  signal is a hardware mechanism to prohibit array alteration. When the  $V_{PEN}$  voltage is below the  $V_{PENLK}$  voltage, array contents cannot be altered. To ensure a proper erase or program operation,  $V_{PEN}$  must be set to a valid voltage level. To determine the status of an erase or program operation, poll the status register and analyze the bits.



### 8.0 Special Modes

This section describes in details how to read the status, ID and CFI registers. This sections also details how to configure the STS signal.

### 8.1 Read Status Register

The status of the device can be determined by reading the Status Register. To read the Status Register, issue the Read Status Register command. Status Register data is automatically made available following a Word Program, Block Erase, or Block Lock command sequence. Subsequent reads from the device after any of these command sequences will output that the device's status until another valid command is written to the device (e.g. Read Array).

The Status Register is read using single asynchronous- and single synchronous-reads only; page- or burst-mode reads cannot be used to read the Status Register. Status Register data is output on D[7:0], while 0x00 is output on D[15:8]. The falling edge of OE# or CE# (which ever occurs first) updates and latches the Status Register contents. The Ready bit (SR7) provides overall status of the device. Status register bits SR[6:1] present status and error information about the Program, Erase, Suspend,  $V_{\text{PEN}}$ , and Block-Locked operation.

Care should be taken to avoid Status Register ambiguity when issuing valid 2-cycle commands during Erase Suspend. If a command sequence error occurs during an erase-suspend state, the Status Register will contain the command sequence error status (SR[7,5:4] set). When the erase operation resumes and finishes, possible errors during the erase operation cannot be detected via the Status Register because it will contain the previous error status. To avoid this situation, always clear the Status Register prior to resuming erase operations.

Table 7. Status Register Description (Sheet 1 of 2)

| Status Re | egister (SR)               | )           |                                    | Default Value =0x80                                              |                                       |                           |                |  |  |
|-----------|----------------------------|-------------|------------------------------------|------------------------------------------------------------------|---------------------------------------|---------------------------|----------------|--|--|
| Ready     | Erase<br>Suspend           | Erase Error | Program<br>Error                   | VPEN                                                             | Program<br>Suspend                    | Block-<br>Locked<br>Error | BEFP<br>Status |  |  |
| RDY       | ES                         | EE          | PE                                 | VE                                                               | PS                                    | LE                        | PS             |  |  |
| 7         | 6                          | 5           | 4                                  | 3                                                                | 2                                     | 1                         | 0              |  |  |
| Bit       | Name                       |             |                                    |                                                                  | Description                           |                           |                |  |  |
| 7         | Ready (RDY)                |             |                                    | usy; program or<br>eady; SR[6:1] ar                              | erase cycle in pe<br>e valid.         | rogress; SR[0] v          | alid.          |  |  |
| 6         | Erase Suspend              | d (ES)      | 0 = Erase susp<br>1 = Erase susp   | end not in effectend in effect.                                  | t.                                    |                           |                |  |  |
| 5         | Erase Error (E             | E)          | 0 = Erase succ<br>1 = Erase fail o |                                                                  | ence Error wher                       | n set with SR[7,4         | 1].            |  |  |
| 4         | Program Error              | (PE)        | 0 = Program su<br>1 = Program fa   | successful. fail or Program Sequence Error when set with SR[7,5] |                                       |                           |                |  |  |
| 3         | V <sub>PEN</sub> Error (VE | ≣)          |                                    |                                                                  | nits during progra<br>rogram or erase |                           | ration.        |  |  |



Table 7. Status Register Description (Sheet 2 of 2)

| Status Re | gister (SR)             |              | Default Value =0x80                                                                      |  |  |  |  |
|-----------|-------------------------|--------------|------------------------------------------------------------------------------------------|--|--|--|--|
| 2         | Program Suspend         |              | suspend not in effect.<br>suspend in effect.                                             |  |  |  |  |
| 1         | Block-Locked Error (LE) |              | not locked during program or erase.<br>ocked during program or erase; operation aborted. |  |  |  |  |
| 0         | BEFP Status (PS)        | 0 = Buffered | ata is loaded into the buffer:<br>EFP complete.<br>EFP in progress.                      |  |  |  |  |

### 8.1.1 Clear Status Register

The Clear Status Register command clears the status register and functions independent of  $V_{PEN}$ . The Write State Machine sets and clears <u>status</u> bits (SR[7:6,2,0]), but it only sets <u>error</u> bits (SR[5:4,3,1]). The Status Register should be cleared before starting a command sequence to avoid any ambiguity. A device reset also clears the Status Register.

### 8.2 Read Device Identifier

The Read Device Identifier command instructs the device to output Manufacturer/ Device Identifier codes, block-lock status, Protection Register data, and Configuration Register data when read. (See Section 3.2, "Device Commands" on page 13 for details on issuing the Read Device Identifier command.)

**Table 8. Device Identifier Codes** 

| Item                     | Address             | Data <sup>(1)</sup>            |
|--------------------------|---------------------|--------------------------------|
| Manufacturer Code        | 0x0                 | 0x89                           |
| K3 64 Mb Device Code     | 0x1                 | 0x8801                         |
| K3 128 Mb Device Code    | 0x1                 | 0x8802                         |
| K3 256 Mb Device Code    | 0x1                 | 0x8803                         |
| K18 64 Mb Device Code    | 0x1                 | 0x8805                         |
| K18 128 Mb Device Code   | 0x1                 | 0x8806                         |
| K18 256 Mb Device Code   | 0x1                 | 0x8807                         |
| Block is Unlocked        |                     | $DQ_0 = 0$                     |
| Block is Locked          | Block Address + 0x2 | DQ <sub>0</sub> = 1            |
| Block is not Locked-Down | DIOCK Address + 0x2 | DQ <sub>1</sub> = 0            |
| Block is Locked-Down     |                     | DQ <sub>1</sub> = 1            |
| Configuration Register   | 0x5                 | Configuration Register Content |
| Protection Register Lock | 0x80                | Protection Register Lock       |
| 2K-OTP Lock              | 0x89                | OTP Lock                       |
| Protection Register      | 0x81 - 0x88         | Protection Register Content    |
| 2K OTP Space             | 0x8A - 0x109        | OTP Content                    |

**NOTE:** Data is always available on D[7:0]. D[15:8] is 0x00.



### 8.3 Read Query/CFI

The query register contains an assortment of flash product information such as block size, density, allowable command sets, electrical specifications and other product information. The data contained in this register conforms to the Common Flash Interface (CFI) protocol. To obtain any information from the query register, execute the Read Query Register command. See Section 3.2, "Device Commands" on page 13 for details on issuing the CFI Query command. Refer to Appendix B, "Common Flash Interface" on page 53 for a detailed explanation of the CFI register. Information contained in this register can only be accessed by executing a single-word read.

### 8.4 STS Configuration (Easy BGA package ONLY)

To configure the STS signal, execute the Configuration command. The STS signal can be configured for level or pulse mode. Once configured to a particular mode, it remains in that mode until the device is powered down, reset or another Configuration command is issued to change the mode. After power-up or reset, the default configuration is level mode. Level mode works similar to a Ready/Busy signal (RY/BY#), indicating the status of the Write State Machine (WSM) during a program or erase operation. The STS Configuration command may only be given when the device is not busy or suspended. The possible STS configurations and usage are described in Table 9.

### **Table 9. STS Configuration Coding Definitions**

| DQ7                                                                                                                                                                                                                         | DQ6                            | DQ5 | DQ4                                                                                                                                                                                             | DQ3                                  | DQ2 | DQ1 | DQ0 |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----|-----|-----|--|--|--|
|                                                                                                                                                                                                                             |                                |     | Pulse on<br>Program<br>Complete<br>(1)                                                                                                                                                          | Pulse on<br>Erase<br>Complete<br>(1) |     |     |     |  |  |  |
| DQ <sub>1</sub> _DQ <sub>0</sub> = STS Configuration Codes Notes                                                                                                                                                            |                                |     |                                                                                                                                                                                                 |                                      |     |     |     |  |  |  |
| 00 = default,<br>device r                                                                                                                                                                                                   | level mode;<br>eady indicatior | ١   | Used to control HOLD to a memory controller to prevent accessing a flash memory subsystem while any flash device's WSM is busy.                                                                 |                                      |     |     |     |  |  |  |
| 01 = pulse or                                                                                                                                                                                                               | n Erase Compl                  | ete | Used to generate a system interrupt pulse when any flash device in an array has completed a block erase. Helpful for reformatting blocks after file system free space reclamation or "cleanup." |                                      |     |     |     |  |  |  |
| Used to generate a system interrupt pulse when any flash device in an array has completed a program operation. Provides highest performance for servicing continuous buffer write operations.                               |                                |     |                                                                                                                                                                                                 |                                      |     |     |     |  |  |  |
| 11 = pulse on Erase or Program Complete  Used to generate system interrupts to trigger servicing of flash arrays when either erase or program operations are completed, when a common interrupt service routine is desired. |                                |     |                                                                                                                                                                                                 |                                      |     |     |     |  |  |  |

#### NOTES:

- 1. When configured in one of the pulse modes, STS pulses low with a typical pulse width of 250 ns.
- 2. An invalid configuration code will result in both status register bits SR.4 and SR.5 being set.



### 9.0 Power and Reset

This section provides an overview of some system level considerations in regards to the flash device. This section provides a brief description of power-up, power-down, decoupling and reset design considerations.

### 9.1 Power-Up/Down Characteristics

In order to prevent any condition that may result in a spurious write or erase operation, it is recommended to power-up and power-down  $V_{CC}$  and  $V_{CCQ}$  together. It is also recommended to power-up  $V_{PEN}$  with or slightly after  $V_{CC}$ . Conversely,  $V_{PEN}$  must power down with or slightly before  $V_{CC}$ .

### 9.2 Power Supply Decoupling

When the device is enabled, many internal conditions change. Circuits are energized, charge pumps are switched on, and internal voltage nodes are ramped. All of this internal activities produce transient signals. The magnitude of the transient signals depends on the device and system loading. To minimize the effect of these transient signals, a 0.1  $\mu F$  ceramic capacitor is required across each  $V_{CC}/V_{SS}$  and  $V_{CCQ}/V_{SSQ}$  signal. Capacitors should be placed as close as possible to device connections.

Additionally, for every eight flash devices, a 4.7  $\mu$ F electrolytic capacitor should be placed between  $V_{CC}$  and  $V_{SS}$  at the power supply connection. This 4.7  $\mu$ F capacitor should help overcome voltage slumps caused by PCB (print circuit board) trace inductance.

### 9.3 Reset Characteristics

By holding the flash device in reset during power-up and power-down transitions, invalid bus conditions may be masked. The flash device enters reset mode when RST# is driven low. In reset, internal flash circuitry is disabled and outputs are placed in a high-impedance state. After return from reset, a certain amount of time is required before the flash device is able to perform normal operations. After return from reset, the flash device defaults to asynchronous page mode. If RST# is driven low during a program or erase operation, the program or erase operation will be aborted and the memory contents at the aborted block or address are no longer valid. See Figure 19, "Reset Operation Waveforms" on page 50 for detailed information regarding reset timings.



#### **Electrical Specifications** 10.0

#### 10.1 **Absolute Maximum Ratings**

The absolute maximum ratings are shown in Table 10.

Warning:

Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

Table 10. Absolute Maximum Ratings

| Parameter                                   | Maximum Rating    | Notes |
|---------------------------------------------|-------------------|-------|
| Temperature under bias                      | −40 °C to +85 °C  |       |
| Storage temperature                         | -65 °C to +125 °C |       |
| Voltage on any signal (except VCC and VCCQ) | -0.5 V to +3.8 V  | 1,2   |
| VCC voltage                                 | -0.2 V to +3.60 V | 1     |
| VCCQ1 voltage                               | -0.2 V to +3.60 V | 1     |
| VCCQ2 voltage                               | -0.2 V to +2.45 V | 1     |
| Output short circuit current                | 100 mA            | 3     |

#### NOTES:

- Specified voltages are with respect to V<sub>SS</sub>. Minimum DC voltage is -0.5 V on input/output signals and -0.2 V on V<sub>CC</sub> and V<sub>CCQ</sub>. During transitions, this level may undershoot to -2.0 V for periods <20 ns. Maximum DC voltage on V<sub>CC</sub> is V<sub>CC</sub> +0.5 V, which, during transitions, may overshoot to V<sub>CC</sub> +2.0 V for periods <20 ns. Maximum DC voltage on input/output signals and V<sub>CCQ</sub> is V<sub>CCQ</sub> +0.5 V, which, during transitions, may overshoot to V<sub>CCQ</sub> +2.0 V for periods <20 ns.</li>
   Program/erase voltage is normally 2.7 V-3.6 V.
- 3. Output shorted for no more than one second. No more than one output shorted at a time.

#### 10.2 **Operating Conditions**

| Symbol             | Parameter                        | Min     | Max  | Units  |
|--------------------|----------------------------------|---------|------|--------|
| T <sub>A</sub>     | Operating Temperature            | -40     | +85  | °C     |
| V <sub>CC1</sub>   | V <sub>CC</sub> 1 Core Voltage   | 2.70    | 3.60 | V      |
| V <sub>CC2</sub>   | V <sub>CC</sub> 2 Core Voltage   | 2.70    | 3.30 | V      |
| V <sub>CCQ1</sub>  | I/O Supply Voltage               | 2.70    | 3.60 | V      |
| V <sub>CCQ2</sub>  | live Supply Voltage              | 1.65    | 1.95 | V      |
| Block Erase Cycles | All Blocks, V <sub>CC</sub> = 3V | 100,000 |      | Cycles |



#### **DC Current Characteristics** 10.3

**Table 11. DC Current Characteristics** 

|                     | Vo                                                | cc                             |               | 2.7 V - | - 3.3 V  | 2.7 V - | - 3.6 V |      |                                                                                                                           |                                                                 |
|---------------------|---------------------------------------------------|--------------------------------|---------------|---------|----------|---------|---------|------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
|                     | V <sub>C</sub>                                    | CQ                             |               | 1.65 V- | - 1.95 V | 2.7 V - | - 3.6 V |      |                                                                                                                           |                                                                 |
| Sym                 | Param                                             | neter <sup>(1)</sup>           | Note          | Тур     | Max      | Тур Мах |         | Unit | Tes                                                                                                                       | t Condition                                                     |
| ILI                 | Input Load C                                      | Current                        | 1             |         | ±1       |         | ±1      | μΑ   | V <sub>CCQ</sub> =                                                                                                        | CCQ or GND                                                      |
| I <sub>LO</sub>     | Output Leak                                       | age Current                    | 1             |         | ±10      |         | ±10     | μΑ   | V <sub>CCQ</sub> =                                                                                                        | CCQ or GND                                                      |
|                     |                                                   | 64 Mbit,<br>128 Mbit           | 4.0           | 30      | 55       | 30      | 55      | μΑ   |                                                                                                                           | CCMAX,                                                          |
| I <sub>CCS</sub>    | V <sub>CC</sub><br>Standby                        | 256 Mbit                       | 1, 2,<br>3, 4 | 45      | 80       | 45      | 80      | μA   | $V_{\rm CCQ} = V_{\rm CCQMAX},$<br>Device is Disabled<br>RST# = $V_{\rm CCQ} \pm 0.2 \text{V}/$<br>GND $\pm 0.2 \text{V}$ |                                                                 |
|                     |                                                   | Single<br>Word Read            |               | 34      | 43       | 24      | 33      | mA   | 8 Word<br>V <sub>CC</sub> = \<br>t <sub>ACC</sub> =                                                                       | CCMAX,                                                          |
| I <sub>CCR</sub>    | Average<br>V <sub>CC</sub> Read                   | Asynchro-<br>nous Page<br>Mode | 1, 3,         | 20      | 25       | 10      | 15      | mA   | 8<br>Word<br>Read                                                                                                         | $T_{ACC} = T_{AVQV},$ $t_{APA} = 25ns,$ $V_{CC} =$ $V_{CCMAX}$  |
| CON                 | Current                                           | Synchro-<br>nous CLK           | 4, 5          | 25      | 30       | 15      | 20      | mA   | Burst<br>length<br>= 8                                                                                                    | f = 66 MHz,<br>V <sub>CC</sub> =<br>V <sub>CCMAX</sub>          |
|                     |                                                   | = 66 MHz                       |               | 25      | 35       | 20      | 25      | mA   | Burst<br>length<br>= 16                                                                                                   | $CE\# = V_{IL},$ $OE\# = V_{IH},$ $Inputs = V_{IH}$ $or V_{IL}$ |
| I <sub>CCW</sub>    | V <sub>CC</sub> Program Current                   |                                | 1, 4,<br>6, 7 | 50      | 80       | 40      | 70      | mA   | CMOS<br>V <sub>PEN</sub> =                                                                                                |                                                                 |
| I <sub>CCE</sub>    | V <sub>CC</sub> Block Erase Current               |                                | 1, 4,<br>6, 7 | 50      | 80       | 40      | 70      | mA   | CMOS<br>V <sub>PEN</sub> =                                                                                                | '                                                               |
| I <sub>CCWS</sub> , | V <sub>CC</sub> Program<br>Block Erase<br>Current | n Suspend or<br>Suspend        | 1, 4,<br>6, 7 |         | 20       |         | 10      | mA   | Device                                                                                                                    | is enabled                                                      |

#### NOTES:

- 1. All currents are RMS unless noted. Typical values at  $V_{CC}$  = 3v,  $T_A$  = +25°C.
- 2. Includes STS.
- CMOS inputs/outputs are either V<sub>CC</sub> ± 0.2 V or V<sub>SS</sub> ± 0.2 V.
   Current values are specified over a specific temperature range (-40°C to +85°C).
   Sampled, not 100% tested.
- 6.  $I_{CCES}$ ,  $I_{CCWS}$  are specified with device deselected. If device is read while in erase suspend/program
- suspend, current is I<sub>CCES</sub> plus I<sub>CCR</sub> or I<sub>CCWS</sub> plus I<sub>CCR</sub>.

  7. V<sub>PEN</sub> < V<sub>PENLK</sub> inhibits block erase, program and lock-bit operations. Don't use V<sub>PEN</sub> outside its valid



#### **DC Voltage Characteristics** 10.4

**Table 12. DC Voltage Characteristics** 

|                     | V <sub>CC</sub>                                                            |                   |         | 2.7 V -                  | - 3.3 V          | 2.7 V                    | - 3.6 V          |      |                                                                                                                |
|---------------------|----------------------------------------------------------------------------|-------------------|---------|--------------------------|------------------|--------------------------|------------------|------|----------------------------------------------------------------------------------------------------------------|
|                     | V <sub>CCQ</sub>                                                           |                   |         | 1.65 V – 1.95 V          |                  | 2.7 V – 3.6 V            |                  |      |                                                                                                                |
| Sym                 | Paramet                                                                    | er <sup>(1)</sup> | Note    | Min                      | Max              | Min                      | Max              | Unit | Test Condition                                                                                                 |
| V <sub>IL</sub>     | Input Low<br>Voltage                                                       | CMOS              | 8       | 0                        | 0.4              | 0                        | 0.4              | V    |                                                                                                                |
| V <sub>IH</sub>     | Input High<br>Voltage                                                      | CMOS              | 8       | V <sub>CCQ</sub><br>-0.4 | V <sub>CCQ</sub> | V <sub>CCQ</sub><br>-0.4 | V <sub>CCQ</sub> | V    |                                                                                                                |
| V <sub>OL</sub>     | Output Low<br>Voltage CMOS                                                 |                   | 2, 4    |                          | 0.2              |                          | 0.2              | V    | V <sub>CC</sub> = V <sub>CCMIN</sub> ,<br>V <sub>CCQ</sub> = V <sub>CCQMIN</sub> ,<br>I <sub>OH</sub> = 100 μA |
| V <sub>OH</sub>     | Output High<br>Voltage                                                     | CMOS              | 2, 4    | V <sub>CCQ</sub><br>-0.2 |                  | V <sub>CCQ</sub><br>-0.2 |                  | V    | $V_{CC} = V_{CCMIN},$ $V_{CCQ} = V_{CCQMIN},$ $I_{OH} = -100 \ \mu A$                                          |
| V <sub>PENLK</sub>  | V <sub>PEN</sub> Lock-Out<br>normal operation                              |                   | 3, 5, 6 |                          | 1.0              |                          | 1.0              | V    |                                                                                                                |
| V <sub>PENH</sub>   | V <sub>PEN</sub> during Block<br>Erase, Program or Lock-<br>Bit operations |                   | 3, 5    | 1.65                     | 1.95             | 2.7                      | 3.6              | V    |                                                                                                                |
| V <sub>LKO</sub>    | V <sub>CC</sub> Lockout Voltage                                            |                   | 3, 7    | 1.8                      |                  | 1.8                      |                  | V    |                                                                                                                |
| V <sub>CCQLKO</sub> | V <sub>CCQ</sub> Lockout                                                   | Voltage           | 3       | 1.0                      |                  | 1.0                      |                  | V    |                                                                                                                |

- 1. All currents are RMS unless noted. Typical values at typical  $V_{CC}$ ,  $T_A$  = +25°C.
- 2. Includes STS.
- 3. Sampled, not 100% tested.
- 4.  $I_{CCES}$ ,  $I_{CCWS}$  are specified with device deselected. If device is read while in erase suspend/program
- suspend, current is I<sub>CCES</sub> plus I<sub>CCR</sub> or I<sub>CCWS</sub> plus I<sub>CCR</sub>.

  5. V<sub>PEN</sub> < V<sub>PENLK</sub> inhibits block erase, program and lock-bit operations. Don't use V<sub>PEN</sub> outside its valid ranges.
- 6. Typically,  $V_{PEN}$  is connected to  $V_{CC}$ .

  7. Block erases, programming and lock-bit configurations are inhibited when  $V_{CC} < V_{LKO}$ , and not guaranteed in the range between  $V_{LKOMIN}$  and  $V_{CCMIN}$ , and above  $V_{CCMAX}$ . 8.  $V_{IL}$  can undershoot to -0.4V and  $V_{IH}$  can overshoot to  $V_{CCQ}$  +0.4V for durations of 20 ns or less.



# 11.0 AC Characteristics

### 11.1 Read Operations

Table 13. AC Read Characteristics ( $V_{CCQ1} = 2.7 V- 3.6 V$ ) (Sheet 1 of 2)

| Num     | Sym                 | Parameter <sup>(3)</sup>                                    | Speed    | Bin  |     | 1   | 2   | 2   | Unit  |
|---------|---------------------|-------------------------------------------------------------|----------|------|-----|-----|-----|-----|-------|
| Num     | Sylli               | Parameter                                                   | Density  | Note | Min | Max | Min | Max | Offic |
| Asynch  | ronous S            | pecifications                                               |          |      |     |     |     |     |       |
|         |                     |                                                             | 64 Mbit  |      | 110 |     | 120 |     | ns    |
| R1      | t <sub>AVAV</sub>   | Read cycle time                                             | 128 Mbit |      | 115 |     | 125 |     | ns    |
|         |                     |                                                             | 256 Mbit |      | 120 |     | 130 |     | ns    |
|         |                     |                                                             | 64 Mbit  |      |     | 110 |     | 120 | ns    |
| R2      | t <sub>AVQV</sub>   | Address to output delay                                     | 128 Mbit | 6    |     | 115 |     | 125 | ns    |
|         |                     |                                                             | 256 Mbit |      |     | 120 |     | 130 | ns    |
|         |                     |                                                             | 64 Mbit  |      |     | 110 |     | 120 | ns    |
| R3      | $t_{ELQV}$          | CE# low to output delay                                     | 128 Mbit | 3    |     | 115 |     | 125 | ns    |
|         |                     |                                                             | 256 Mbit |      |     | 120 |     | 130 | ns    |
| R4      | t <sub>GLQV</sub>   | OE# low to output delay                                     |          | 3    |     | 25  |     | 25  | ns    |
|         |                     |                                                             | 64 Mbit  |      |     | 180 |     | 180 | ns    |
| R5      | t <sub>PHQV</sub>   | RST# high to output delay                                   | 128 Mbit |      |     | 210 |     | 210 | ns    |
|         |                     |                                                             | 256 Mbit |      |     | 210 |     | 210 | ns    |
| R6      | t <sub>ELQX</sub>   | CE# low to output in Low-Z                                  |          |      | 0   |     | 0   |     | ns    |
| R7      | t <sub>GLQX</sub>   | OE# low to output in Low-Z                                  |          | 3    | 0   |     | 0   |     | ns    |
| R8      | t <sub>EHQZ</sub>   | CE# high to output in High-Z                                |          | 5    |     | 25  |     | 25  | ns    |
| R9      | t <sub>GHQZ</sub>   | OE# high to output in High-Z                                |          | 5    |     | 25  |     | 25  | ns    |
| R10     | t <sub>OH</sub>     | Output hold from first occurring address, CE# or OE# change |          | 5    | 0   |     | 0   |     | ns    |
| R11     | t <sub>EHEL</sub>   | CE# high to CE# low                                         |          | 1    | 0   |     | 0   |     | ns    |
| R12     | t <sub>ELTL/H</sub> | CE# low to WAIT low                                         |          |      |     | 25  |     | 25  | ns    |
| R13     | t <sub>EHTZ</sub>   | CE# high to WAIT High-Z                                     |          |      |     | 25  |     | 25  | ns    |
| Latchir | ng Specific         | cations                                                     |          |      |     |     |     |     |       |
| R101    | t <sub>AVVH</sub>   | Address setup to ADV# high                                  |          |      | 7   |     | 7   |     | ns    |
| R102    | t <sub>ELVH</sub>   | CE# low to ADV# high                                        |          |      | 7   |     | 7   |     | ns    |
|         |                     |                                                             | 64 Mbit  |      |     | 110 |     | 120 | ns    |
| R103    | $t_{VLQV}$          | ADV# low to output delay                                    | 128 Mbit |      |     | 115 |     | 125 | ns    |
|         |                     |                                                             | 256 Mbit |      |     | 120 |     | 130 | ns    |
| R104    | t <sub>VLVH</sub>   | ADV# pulse width low                                        |          |      | 10  |     | 10  |     | ns    |
| R105    | t <sub>VHVL</sub>   | ADV# pulse width high                                       |          |      | 10  |     | 10  |     | ns    |



Table 13. AC Read Characteristics (V<sub>CCQ1</sub> = 2.7 V- 3.6 V) (Sheet 2 of 2)

| Num     | Sym                  | Parameter <sup>(3)</sup>       | Speed   | Bin  |     | 1   | 2   | 2   | Unit |
|---------|----------------------|--------------------------------|---------|------|-----|-----|-----|-----|------|
| Nulli   | Sylli                | Parameter ?                    | Density | Note | Min | Max | Min | Max | Onit |
| R106    | t <sub>VHAX</sub>    | Address hold from ADV#<br>high |         | 4    | 8   |     | 8   |     | ns   |
| R108    | t <sub>APA</sub>     | Page address access            |         | 6    |     | 25  |     | 25  | ns   |
| Clock S | Clock Specifications |                                |         |      |     |     |     |     |      |
| R200    | f <sub>CLK</sub>     | CLK frequency                  |         |      |     | 66  |     | 66  | MHz  |
| R201    | t <sub>CLK</sub>     | CLK period                     |         | 7    | 15  |     | 15  |     | ns   |
| R202    | t <sub>CH/L</sub>    | CLK high/low time              |         | 7    | 4.5 |     | 4.5 |     | ns   |
| R203    | t <sub>CHCL</sub>    | CLK fall/rise time             |         | 7    |     | 3   |     | 3   | ns   |
| Synchro | onous Sp             | ecifications                   |         |      |     |     |     |     |      |
| R301    | t <sub>AVCH</sub>    | Address valid setup to CLK     |         |      | 7   |     | 7   |     | ns   |
| R302    | t <sub>VLCH</sub>    | ADV# low setup to CLK          |         |      | 7   |     | 7   |     | ns   |
| R303    | t <sub>ELCH</sub>    | CE# low setup to CLK           |         |      | 7   |     | 7   |     | ns   |
| R304    | t <sub>CHQV</sub>    | CLK to output delay            |         | 7    |     | 13  |     | 16  | ns   |
| R305    | t <sub>CHQX</sub>    | Output hold from CLK           |         |      | 3   |     | 3   |     | ns   |
| R306    | t <sub>CHAX</sub>    | Address hold from CLK          |         | 4    | 8   |     | 8   |     | ns   |
| R307    | t <sub>CHTL/H</sub>  | CLK to WAIT delay              |         | 7, 8 |     | 13  |     | 16  | ns   |

#### NOTES:

- CE# high between synchronous reads = 15 ns. Data bus read voltage is ≤ V<sub>CCQ1</sub>.
   See Figure 20, "AC Input/Output Reference Waveform" on page 51 for timing measurements and maximum allowable input slew rate.
- 3. OE# may be delayed up to t<sub>ELQV</sub>-t<sub>GLQV</sub> after CE# low without impact on t<sub>ELQV</sub>.
   4. Address hold in synchronous burst-mode is t<sub>CHAX</sub> or t<sub>VHAX</sub>, whichever timing specification is satisfied first.
- 5. Sampled, not 100% tested.
- 6. For devices configured to standard word read mode, R108(t<sub>APA</sub>) will equal R2(t<sub>AVQV</sub>).
  7. The clock duty cycle should be 50% (app.).
- 8. Applies only to subsequent synchronous reads.

Table 14. AC Read Characteristics ( $V_{CCQ2} = 1.65 \text{ V} - 1.95 \text{ V}$ ) (Sheet 1 of 3)

|     |                                           | Speed                             | Speed Bin |       |     | 1   |     | 2   |      |
|-----|-------------------------------------------|-----------------------------------|-----------|-------|-----|-----|-----|-----|------|
| Num | Sym                                       | Parameter <sup>(3)</sup>          | Density   | Notes | Min | Max | Min | Max | Unit |
|     |                                           | t <sub>AVAV</sub> Read cycle time | 64 Mbit   |       | 110 |     | 130 |     | ns   |
| R1  | t <sub>AVAV</sub>                         |                                   | 128 Mbit  |       | 115 |     | 135 |     | ns   |
|     |                                           |                                   | 256 Mbit  |       | 120 |     | 140 |     | ns   |
|     |                                           |                                   | 64 Mbit   |       |     | 110 |     | 130 | ns   |
| R2  | t <sub>AVQV</sub>                         | Address to output delay           | 128 Mbit  | 6     |     | 115 |     | 135 | ns   |
|     |                                           |                                   | 256 Mbit  |       |     | 120 |     | 140 | ns   |
|     |                                           |                                   | 64 Mbit   |       |     | 110 |     | 130 | ns   |
| R3  | t <sub>ELQV</sub> CE# low to output delay | 128 Mbit                          | 3         |       | 115 |     | 135 | ns  |      |
|     |                                           | -                                 | 256 Mbit  |       |     | 120 |     | 140 | ns   |



Table 14. AC Read Characteristics ( $V_{\text{CCQ2}} = 1.65 \text{ V} - 1.95 \text{ V}$ ) (Sheet 2 of 3)

|          |                   | Speed                                                       | d Bin    |       |     | 1   | :   | 2   |      |
|----------|-------------------|-------------------------------------------------------------|----------|-------|-----|-----|-----|-----|------|
| Num      | Sym               | Parameter <sup>(3)</sup>                                    | Density  | Notes | Min | Max | Min | Max | Unit |
| R4       | t <sub>GLQV</sub> | OE# low to output delay                                     |          | 3     |     | 30  |     | 30  | ns   |
|          |                   |                                                             | 64 Mbit  |       |     | 190 |     | 190 |      |
| R5       | t <sub>PHQV</sub> | RST# high to output delay                                   | 128 Mbit |       |     | 220 |     | 220 |      |
|          |                   |                                                             | 256 Mbit |       |     | 220 |     | 220 | ns   |
| R6       | t <sub>ELQX</sub> | CE# low to output in Low-Z                                  |          |       | 0   |     | 0   |     | ns   |
| R7       | t <sub>GLQX</sub> | OE# low to output in Low-Z                                  |          | 3     | 0   |     | 0   |     | ns   |
| R8       | t <sub>EHQZ</sub> | CE# high to output in High-Z                                |          | 5     |     | 25  |     | 25  | ns   |
| R9       | t <sub>GHQZ</sub> | OE# high to output in High-Z                                |          | 5     |     | 25  |     | 25  | ns   |
| R10      | t <sub>OH</sub>   | Output hold from first occurring address, CE# or OE# change |          | 5     | 0   |     | 0   |     | ns   |
| R11      | t <sub>EHEL</sub> | CE# high to CE# low                                         |          | 1     | 0   |     | 0   |     | ns   |
| R12      | t <sub>ELTL</sub> | CE# Low to WAIT Low                                         |          |       |     | 30  |     | 30  | ns   |
| R13      | t <sub>EHTZ</sub> | CE# high to WAIT<br>High-Z                                  |          |       |     | 30  |     | 30  | ns   |
| Latching | g Specifica       | ations                                                      |          |       |     |     |     |     |      |
| R101     | t <sub>AVVH</sub> | Address setup to ADV# high                                  |          |       | 9   |     | 9   |     | ns   |
| R102     | t <sub>ELVH</sub> | CE# low to ADV# high                                        |          |       | 9   |     | 9   |     | ns   |
|          |                   |                                                             | 64 Mbit  |       |     | 110 |     | 140 | ns   |
| R103     | $t_{VLQV}$        | ADV# low to output delay                                    | 128 Mbit |       |     | 115 |     | 145 | ns   |
|          |                   |                                                             | 256 Mbit |       |     | 120 |     | 150 | ns   |
| R104     | $t_{VLVH}$        | ADV# pulse width low                                        |          |       | 12  |     | 12  |     | ns   |
| R105     | t <sub>VHVL</sub> | ADV# pulse width high                                       |          |       | 12  |     | 12  |     | ns   |
| R106     | t <sub>VHAX</sub> | Address hold from ADV# high                                 |          | 4     | 10  |     | 10  |     | ns   |
| R108     | t <sub>APA</sub>  | Page address access                                         |          | 6     |     | 30  |     | 30  | ns   |
| Clock S  | pecificatio       | ins                                                         |          |       |     |     |     |     |      |
| R200     | f <sub>CLK</sub>  | CLK frequency                                               |          |       |     | 50  |     | 50  | MHz  |
| R201     | t <sub>CLK</sub>  | CLK period                                                  |          | 7     | 20  |     | 20  |     | ns   |
| R202     | t <sub>CH/L</sub> | CLK high/low time                                           |          | 7     | 7   |     | 7   |     | ns   |
| R203     | t <sub>CHCL</sub> | CLK fall/rise time                                          |          | 7     |     | 3   |     | 3   | ns   |
| Synchro  | onous Spe         | cifications                                                 |          |       | -   | •   | -   | •   | •    |
| R301     | t <sub>AVCH</sub> | Address valid setup to CLK                                  |          |       | 9   |     | 9   |     | ns   |
|          |                   | •                                                           |          |       |     |     |     |     |      |



Table 14. AC Read Characteristics ( $V_{CCQ2} = 1.65 \text{ V} - 1.95 \text{ V}$ ) (Sheet 3 of 3)

|      |                     | Speed Bin                |         |       | 1   |     | 2   |     |      |
|------|---------------------|--------------------------|---------|-------|-----|-----|-----|-----|------|
| Num  | Sym                 | Parameter <sup>(3)</sup> | Density | Notes | Min | Max | Min | Max | Unit |
| R302 | t <sub>VLCH</sub>   | ADV# low setup to CLK    |         |       | 9   |     | 9   |     | ns   |
| R303 | t <sub>ELCH</sub>   | CE# low setup to CLK     |         |       | 9   |     | 9   |     | ns   |
| R304 | t <sub>CHQV</sub>   | CLK to output delay      |         | 7     |     | 15  |     | 19  | ns   |
| R305 | t <sub>CHQX</sub>   | Output hold from CLK     |         |       | 3   |     | 3   |     | ns   |
| R306 | t <sub>CHAX</sub>   | Address hold from CLK    |         | 4     | 10  |     | 10  |     | ns   |
| R307 | t <sub>CHTL/H</sub> | CLK to WAIT delay        |         | 7, 8  |     | 15  |     | 19  | ns   |

#### NOTES:

- CE# high between synchronous reads >= 20 ns. Data bus read voltage is ≤ V<sub>CCQ2</sub>.
   See Figure 20, "AC Input/Output Reference Waveform" on page 51for timing measurements and maximum allowable input slew rate.
- 3. OE# may be delayed up to t<sub>ELQV</sub>-t<sub>GLQV</sub> after CE# low without impact on t<sub>ELQV</sub>.
  4. Address hold in synchronous burst mode is t<sub>CHAX</sub> or t<sub>VHAX</sub>, whichever timing specification is satisfied first.
- 5. Sampled, not 100% tested.
- 6. For devices configured to standard word read mode, R108( $t_{APA}$ ) will equal R2( $t_{AVQV}$ ).
- 7. The clock duty cycle should be 50% (app.).
- 8. Applies only to subsequent synchronous reads

Figure 10. Single Word Asynchronous Read Waveform







Figure 11. Single Word Latched Asynchronous Read Waveform

Figure 12. Page Mode Read Waveform







Figure 13. Single Word Burst Read Waveform

NOTE: WAIT (shown active low) can be configured to assert either during, or one clock before, valid data.





Figure 14. 8 Word Burst Read Waveform

### NOTES:

- 1. Section 4.9.13, "First Access Latency Count (CR.11-13)" on page 38 describes how to insert clock cycles during the initial access.

  2. WAIT (shown active high) can be configured to assert either during or one clock before valid data.

Figure 15. Clock Input AC Waveform





#### **Write Operation** 11.2

Table 15. Write Characteristics (V<sub>CCQ</sub> = 2.7 V - 3.6 V)

| Num | Sym                                    | Parameter (1)                                           | Density  | Notes   | Min                      | Unit |
|-----|----------------------------------------|---------------------------------------------------------|----------|---------|--------------------------|------|
|     |                                        |                                                         | 64 Mbit  |         | 180                      | ns   |
| W1  | t <sub>PHWL</sub>                      | RST# high recovery to WE#                               | 128 Mbit |         | 210                      | ns   |
|     |                                        |                                                         | 256 Mbit | 2       | 210                      | ns   |
| W2  | t <sub>ELWL</sub>                      | CE# setup to WE# low                                    |          |         | 0                        | ns   |
| W3  | t <sub>WLWH</sub>                      | WE# write pulse width low                               |          | 3       | 60                       | ns   |
| W4  | t <sub>DVWH</sub>                      | Data setup to WE# high                                  |          |         | 60                       | ns   |
| W5  | t <sub>AVWH</sub>                      | Address setup to WE# high                               |          |         | 55                       | ns   |
| W6  | t <sub>WHEH</sub>                      | CE# hold from WE# high                                  |          |         | 0                        | ns   |
| W7  | t <sub>WHDX</sub>                      | Data hold from WE# high                                 |          |         | 0                        | ns   |
| W8  | t <sub>WHAX</sub>                      | Address hold from WE# high                              |          |         | 0                        | ns   |
| W9  | t <sub>WHWL</sub>                      | WE# pulse width high                                    |          | 4, 5    | 30                       | ns   |
| W10 | t <sub>VPWH</sub> (t <sub>VPEH</sub> ) | V <sub>PEN</sub> Setup to WE# (CE#)<br>Going High       |          |         | 0                        | ns   |
| W11 | t <sub>QVVL</sub>                      | V <sub>PEN</sub> Hold from Valid SRD,<br>STS Going High |          | 3, 7    | 0                        |      |
| W12 | t <sub>QVBL</sub>                      | WP# hold from Status read                               |          | 2, 3, 6 | 0                        | ns   |
| W13 | t <sub>BHWH</sub>                      | WP# setup to WE# high                                   |          | 2       | 200                      | ns   |
| W14 | t <sub>WHGL</sub>                      | Write recovery before read                              |          |         | 35                       | ns   |
| W16 | t <sub>WHQV</sub>                      | WE# high to data valid                                  |          | 2       | t <sub>AVQV</sub><br>+40 | ns   |

- 1. Read timing characteristics during block erase, program and lock-bit operations are the same as during read-only operations. Refer to AC Characteristics - Read-Only Operations.
- 2. A write operation can be initiated or terminated with either CE# or WE#.
- 3. Sampled, not 100% tested.
- 4. Write pulse width low ( $t_{WLWH}$ ) is defined from CE# or WE# going low (whichever goes low last)
- to CE# or WE# going high (whichever goes high first). Hence, t<sub>WLWH</sub> = t<sub>ELEH</sub> = t<sub>WLEH</sub> = t<sub>ELWH</sub>.

  5. Write pulse width high (t<sub>WHWL</sub>) is defined from CE# or WE# going high (whichever goes high first) to CE# or WE# going low (whichever goes low last). Hence, t<sub>WHWL</sub> = t<sub>EHEL</sub> = t<sub>WHEL</sub> =
- t<sub>EHWL</sub>.
  6. For array access, t<sub>AVQV</sub> is required in addition to t<sub>WHGL</sub> for any accesses after a write.
  7. STS timings are based on STS configured in its RY/BY# default mode.

Table 16. Write Characteristics (V<sub>CCQ</sub> = 1.65V – 1.95V) (Sheet 1 of 2)

| Num | Sym               | Parameter (1)                    |          | Notes | Min | Unit |
|-----|-------------------|----------------------------------|----------|-------|-----|------|
| W1  |                   | RST# high recovery to<br>WE# low | 64 Mbit  |       | 190 | ns   |
|     | t <sub>PHWL</sub> |                                  | 128 Mbit |       | 220 | ns   |
|     |                   |                                  | 256 Mbit |       | 220 | ns   |
| W2  | t <sub>ELWL</sub> | CE# setup to WE# low             |          |       | 0   | ns   |
| W3  | t <sub>WLWH</sub> | WE# write pulse width low        |          | 3     | 60  | ns   |



Table 16. Write Characteristics (V<sub>CCQ</sub> = 1.65V – 1.95V) (Sheet 2 of 2)

| Num | Sym                                    | Parameter (1)                               | Notes   | Min                       | Unit |
|-----|----------------------------------------|---------------------------------------------|---------|---------------------------|------|
| W4  | t <sub>DVWH</sub>                      | Data setup to WE# high                      |         | 50                        | ns   |
| W5  | t <sub>AVWH</sub>                      | Address setup to WE# high                   |         | 55                        | ns   |
| W6  | t <sub>WHEH</sub>                      | CE# hold from WE# high                      |         | 0                         | ns   |
| W7  | t <sub>WHDX</sub>                      | Data hold from WE# high                     |         | 0                         | ns   |
| W8  | t <sub>WHAX</sub>                      | Address hold from WE#<br>high               |         | 0                         | ns   |
| W9  | t <sub>WHWL</sub>                      | WE# pulse width high                        | 4, 6    | 35                        | ns   |
| W10 | t <sub>VPWH</sub> (t <sub>VPEH</sub> ) | VPEN Setup to WE#(CE#)<br>Going High        |         | 0                         | ns   |
| W11 | t <sub>QVVL</sub>                      | VPEN Hold from Valid<br>SRD, STS Going High | 3, 7    | 0                         | ns   |
| W12 | t <sub>QVBL</sub>                      | WP# hold from Status read                   | 2, 3, 6 | 0                         | ns   |
| W13 | t <sub>BHWH</sub>                      | WP# setup to WE# high                       | 2       | 200                       | ns   |
| W14 | t <sub>WHGL</sub>                      | Write recovery before read                  |         | 35                        | ns   |
| W16 | t <sub>WHQV</sub>                      | WE# high to data valid                      | 2, 6    | t <sub>AVQV</sub> +<br>40 | ns   |

#### NOTES:

- 1. Read timing characteristics during block erase, program and lock-bit operations are the same as during read-only operations. Refer to AC Characteristics - Read-Only Operations.
- 2. A write operation can be initiated or terminated with either CE# or WE#.
- 3. Sampled, not 100% tested.
- 4. Write pulse width low ( $t_{WLWH}$ ) is defined from CE# or WE# going low (whichever goes low last)
- to CE# or WE# going high (whichever goes high first). Hence,  $t_{WLWH} = t_{ELEH} = t_{WLEH} = t_{ELWH}$ . 5. Write pulse width high ( $t_{WHWL}$ ) is defined from CE# or WE# going high (whichever goes high first) to CE# or WE# going low (whichever goes low last). Hence, t<sub>WHWL</sub> = t<sub>EHEL</sub> = t<sub>WHEL</sub> =
- 6. For array access, t<sub>AVQV</sub> is required in addition to t<sub>WHGL</sub> for any accesses after a write.
   7. STS timings are based on STS configured in its RY/BY# default mode.



Figure 16. Write to Write Waveform



Figure 17. Asynchronous Read to Write Waveform







Figure 18. Asynchronous Write to Read Waveform

#### **Block Erase and Program Operation Performance** 11.3

**Table 17. Block Erase and Program Operation Performance** 

| #  | Sym                                     | Parameter                                                     | Notes   | Min | Тур  | Max | Unit |
|----|-----------------------------------------|---------------------------------------------------------------|---------|-----|------|-----|------|
|    | t <sub>WHQV1</sub> , t <sub>EHQV1</sub> | Write Buffer Program Time (Time to program 64 bytes/32 words) | 4, 5, 6 |     | 320  | 960 | μs   |
|    | t <sub>WHQV2</sub> , t <sub>EHQV2</sub> | Word Program Time (Using Word Program Command)                | 4       |     | 150  | 450 | μs   |
|    | t <sub>WHQV3</sub> , t <sub>EHQV3</sub> | Block Program Time (Using Write-to- Buffer Command)           | 4       |     | 0.7  | 2.1 | sec  |
|    | t <sub>BBWB</sub>                       | Buffered EFP Buffer Write Time                                | 1, 3, 4 |     | 288  | 864 | μs   |
| W0 | t <sub>BWB</sub>                        | Buffered EFP Block Write Time                                 | 1, 3, 4 |     | 0.58 | 1.7 | sec  |
|    | t <sub>BEFP-SETUP</sub>                 | Buffered EFP Set-up Time                                      | 1, 3, 4 |     | N/A  | 5.0 | μs   |
|    | t <sub>WHQV4</sub> , t <sub>EHQV4</sub> | Block Erase Time                                              | 4       |     | 1.0  | 4.0 | sec  |
|    | t <sub>WHRH1</sub> , t <sub>EHRH1</sub> | Program Suspend Latency Time to Read                          |         |     | 20   | 25  | μs   |
|    | t <sub>WHRH</sub> , t <sub>EHRH</sub>   | Erase Suspend Latency Time to Read                            |         |     | 20   | 25  | μs   |
| WY | t <sub>STS</sub>                        | STS Pulse Width Low Time                                      | 4       |     | 250  |     | ns   |

### NOTES:

- Typical values measured at T<sub>A</sub>= +25°C and nominal voltages. Assumes corresponding lock-bits are not set. Subject to change based on device characterization.
   These performance numbers are valid for all speed versions.

- Sampled but not 100% tested.
   Excludes system level overhead.
   These values are valid when the buffer is full, and the start address is aligned on 32-bit boundary.
- 6. Effective word program time (t<sub>WHQV1</sub>, t<sub>EHQV1</sub>) is 10.0 μs/word (typ).



#### **Reset Operation** 11.4

**Figure 19. Reset Operation Waveforms** 



**Table 18. Reset Specifications** 

| Nu<br>m | Symbo              | Parameter                                               | Notes   | Min | Max | Unit |
|---------|--------------------|---------------------------------------------------------|---------|-----|-----|------|
| P1      | t <sub>PLPH</sub>  | RST# pulse width low                                    | 1,2,3,4 | 100 |     | ns   |
| P2      | +                  | RST# low to device reset during erase                   | 1,3,4,7 |     | 20  |      |
| F 2     | <sup>T</sup> PLRH  | RST# low to device reset during program                 | 1,3,4,7 |     | 10  | μs   |
| P3      | t <sub>VCCPH</sub> | V <sub>CC</sub> Power Valid to RST# de-assertion (high) | 1,4,5,6 | 60  |     |      |

#### NOTES:

- 1. These specifications are valid for all product versions (packages and speeds).
- The device may reset if t<sub>PLPH</sub> is <t<sub>PLPH</sub> MIN, but this is not guaranteed.
   Not applicable if RST# is tied to Vcc.
   Sampled, but not 100% tested.

- 5. If RST# is tied to the  $V_{CC}$  supply, device will not be ready until  $t_{VCCPH}$  after  $V_{CC} \ge V_{CC}$  min.

  6. If RST# tied to any supply/signal with  $V_{CCQ}$  voltage levels, the RST# input voltage must not exceed  $V_{CC}$ until  $V_{CC} \ge V_{CC}(min)$ .

  7. Reset completes within  $t_{PLPH}$  if RST# is asserted while no erase or program operation is executing.



### 11.5 AC Test Conditions

Figure 20. AC Input/Output Reference Waveform



**NOTE:** AC test inputs are driven at  $V_{CCQ}$  for Logic "1" and 0.0 V for Logic "0." Input/output timing begins or ends at  $V_{CCQ}/2$ . Input rise and fall times (10% to 90%) < 5 ns. Worst case speed occurs at  $V_{CC} = V_{CCMIN}$ .

Figure 21. Transient Equivalent Testing Load Circuit



NOTE: C<sub>1</sub> included jig capacitance.

Table 19. Test Configuration Component Value for Worst Case Speed Conditions

| Test Configuration                | C <sub>L</sub> (pF) | R <sub>1</sub> | R <sub>2</sub> |
|-----------------------------------|---------------------|----------------|----------------|
| V <sub>CCQMIN</sub> Standard Test | 30                  | 25K            | 25K            |

NOTE: C<sub>L</sub> includes jig capacitance.

## 11.6 Capacitance

Table 20. Capacitance

| Sym              | Parameter <sup>(1)</sup> | Тур | Max | Unit | Condition                |
|------------------|--------------------------|-----|-----|------|--------------------------|
| C <sub>IN</sub>  | Input Capacitance        | 6   | 8   | pF   | V <sub>IN</sub> = 0.0 V  |
| C <sub>OUT</sub> | Output Capacitance       | 8   | 12  | pF   | V <sub>OUT</sub> = 0.0 V |

NOTES:

1.  $T_A = +25$ °C, f = 1 MHz.

2. Sampled, not 100% tested.



# **Appendix A Write State Machine (WSM)**

### A.1 TBD



## **Appendix B Common Flash Interface**

### **B.2** Query Structure Overview

The Query command causes the flash component to display the Common Flash Interface (CFI) Query structure or "database." The structure sub-sections and address locations are summarized below. For further details see AP-646 Common Flash Interface (CFI) and Command Sets (Order No 292204) for a full description of CFI.

Table 21. Query Structure<sup>(1)</sup>

| Offset                 | Sub-Section Name                            | Description                                                                    |
|------------------------|---------------------------------------------|--------------------------------------------------------------------------------|
| 00000h                 | 0089                                        | Manufacturer Code                                                              |
| 00001h                 |                                             | Device Code                                                                    |
| (BA+2)h <sup>(2)</sup> | Block Status Register                       | Block-specific information                                                     |
| 000(04 -0F)h           | Reserved                                    | Reserved for vendor-specific information                                       |
| 00010h                 | CFI Query Identification String             | Command set ID and vendor data offset                                          |
| 0001Bh                 | System Interface Information                | Device timing & voltage information                                            |
| 00027h                 | Device Geometry Definition                  | Flash device layout                                                            |
| <b>p</b> (3)           | Primary Intel-Specific Extended Query Table | Vendor-defined additional information specific to the Primary Vendor Algorithm |

#### NOTES:

- 1. Refer to the Query Structure Output section and offset 28h for the detailed definition of offset address as a function of device bus width and mode.
- 2. BA = The beginning location of a Block Address (e.g., 010000h is the beginning location of block 1 when the block size is 64 Kword).
- 3. Offset 15 defines "P" which points to the Primary Intel-specific Extended Query Table.

### **B.3** CFI Query Identification String

The Identification String provides verification that the component supports the Common Flash Interface specification. It also indicates the specification version and supported vendor-specified command set(s).



**Table 22. CFI Identification** 

| Offset | Length | Description                                                | Addr. | Hex<br>Code | Value |
|--------|--------|------------------------------------------------------------|-------|-------------|-------|
| 10h    | 3      | Query-unique ASCII string "QRY"                            | 10    | 51          | "Q"   |
|        |        |                                                            | 11:   | 52          | "R"   |
|        |        |                                                            | 12:   | 59          | "Y"   |
| 13h    | 2      | Primary vendor command set and control interface ID code.  | 13:   | 01          |       |
|        |        | 16-bit ID code for vendor-specified algorithms             | 14:   | 00          |       |
| 15h    | 2      | Extended Query Table primary algorithm address             | 15:   | 31          |       |
|        |        |                                                            | 16:   | 00          |       |
| 17h    | 2      | Alternate vendor command set and control interface ID code | 17:   | 00          |       |
|        |        | 0000h means no second vendor-specified algorithm exists    | 18:   | 00          |       |
| 19h    | 2      | Secondary algorithm Extended Query Table address.          | 19:   | 00          |       |
|        |        | 0000h means none exists                                    | 1A:   | 00          |       |

# **B.4** System Interface Information

The following tables give information on the power supplies and the program and erase time details as output by the device when the system software requests System Interface Information. The values stored are available from an offset address of 1Bh.

**Table 23. System Interface Information** 

| Offset | Length | Description                                                                                               | Addr. | Hex<br>Code | Value   |
|--------|--------|-----------------------------------------------------------------------------------------------------------|-------|-------------|---------|
| 1Bh    | 1      | V <sub>CC</sub> logic supply minimum program/erase voltage bits 0–3 BCD 100 mV bits 4–7 BCD volts         | 1B:   | 27          | 2.7 V   |
| 1Ch    | 1      | V <sub>CC</sub> logic supply maximum program/erase voltage bits 0–3 BCD 100 mV bits 4–7 BCD volts         | 1C:   | 36          | 3.6 V   |
| 1Dh    | 1      | V <sub>PP</sub> [programming] supply minimum program/erase voltage bits 0–3 BCD 100 mV bits 4–7 HEX volts | 1D:   | 00          | 0.0 V   |
| 1Eh    | 1      | V <sub>PP</sub> [programming] supply maximum program/erase voltage bits 0–3 BCD 100 mV bits 4–7 HEX volts | 1E:   | 00          | 0.0 V   |
| 1Fh    | 1      | "n" such that typical single word program time-out = 2 <sup>n</sup> μs                                    | 1F:   | 08          | 256 µs  |
| 20h    | 1      | "n" such that typical buffer write time-out = 2 <sup>n</sup> µs                                           | 20:   | 09          | 512 µs  |
| 21h    | 1      | "n" such that typical block erase time-out = 2 <sup>n</sup> ms                                            | 21:   | 0A          | 1 s     |
| 22h    | 1      | "n" such that typical full chip erase time-out = 2 <sup>n</sup> ms                                        | 22:   | 00          | n/a     |
| 23h    | 1      | "n" such that maximum word program time-out = 2 <sup>n</sup> times typical                                | 23:   | 01          | 512 µs  |
| 24h    | 1      | "n" such that maximum buffer write time-out = 2 <sup>n</sup> times typical                                | 24:   | 01          | 1024 μs |
| 25h    | 1      | "n" such that maximum block erase time-out = 2 <sup>n</sup> times typical                                 | 25:   | 02          | 4 s     |
| 26h    | 1      | "n" such that maximum chip erase time-out = 2 <sup>n</sup> times typical                                  | 26:   | 00          | NA      |



### **B.5** Device Geometry Definition

The following tables give critical details provided by CFI when the software requests flash device geometry information such as the size of the device, types of read interfaces, program buffer size etc.,

**Table 24. Device Geometry Definition** 

| Offset | Length | Description                                                                                                                                                                                                                                                                   | Address                  | Hex Value               | Meaning |
|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|---------|
| 27h    | 1      | "n" such that the device size = 2 <sup>n</sup> in number of bytes                                                                                                                                                                                                             | 27:                      | See Tabl                | e Below |
| 28h    | 2      | Flash Device Interface Code assignments:  -                                                                                                                                                                                                                                   | 28:<br>29:               | 01<br>00                | x16     |
| 2Ah    | 2      | "n" such that maximum number of bytes in write buffer=2 <sup>n</sup>                                                                                                                                                                                                          | 2A:<br>2B:               | 06<br>00 64             |         |
| 2Ch    | 1      | Number of Erase Blocks Within the Device:  1. x=0 means no erase blocking; the device erases in "bulk"  2. x specifies the number of device or partition regions with one or more contiguous samesize erase blocks  3. Array size = (total blocks) x (individual blocks size) | 01                       |                         | 1       |
| 2Dh    | 4      | Erase Block Region Information bits 0-15=y, y+1 = number of identical-size erase blocks bits 16-31=z, region erase block(s) size are z x 256 bytes                                                                                                                            | 2D:<br>2E:<br>2F:<br>30: | See Table Below  00  02 |         |

Table 46a. No of Erase blocks and Erase block region information

| Address | 64 Mbit | 128 Mbit | 256 Mbit) |
|---------|---------|----------|-----------|
| 27 h    | 17h     | 18h      | 19h       |
| 2D h    | 3Fh     | 7Fh      | FFh       |
| 2E h    | 00h     | 00h      | 00h       |



### **B.6** Primary Vendor Specific Extended Query Table

Certain flash features and commands are optional. The Primary Vendor Specific Extended Query Table specifies this and other similar information.

**Table 25. Primary Vendor Specific Extended Query Table** 

| Offset <sup>(1)</sup><br>P=31h | Length                               | Description (Optional Flash Features and Commands)                                                    | Add       | Hex<br>Code | Value |
|--------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|-----------|-------------|-------|
| (P+0)h                         |                                      |                                                                                                       | 31:       | 50          | "P"   |
| (P+1)h                         | 3                                    | Primary Extended Query Table Unique ASCII String "PRI"                                                | 32:       | 52          | "R"   |
| (P+2)h                         |                                      |                                                                                                       | 33:       | 49          | "["   |
| (P+3)h                         | 1                                    | Major version number, ASCII                                                                           | 34:       | 31          | "1"   |
| (P+4)h                         | 1                                    | Minor version number, ASCII                                                                           | 35:       | 31          | "1"   |
|                                |                                      |                                                                                                       | 36:       | E6          |       |
|                                |                                      | Optional feature and command support(1=yes,                                                           | 37:       | 01          |       |
|                                |                                      | 0=no) bits 11-31 are reserved; undefined bits are                                                     | 38:       | 00          |       |
|                                |                                      | "0". If bit 31 is "1" then another 31 bit field of optional features follows at the end of the 30-bit | 39:       | 00          |       |
|                                | field.                               |                                                                                                       |           | 0 = 0       | No    |
|                                | (P+5)h<br>(P+6)h<br>(P+7)h<br>(P+8)h | bit 0 - Chip Erase Supported bit 1 - Suspend Erase Supported                                          | bit 1 = 1 |             | Yes   |
| ` ′                            |                                      | bit 2 -Suspend Program Supported                                                                      | bit 2 = 1 |             | Yes   |
| ` ,                            |                                      | bit 3 - Legacy lock/unlock Supported  bit 4 - Queued Erase Supported  bit 4 - Queued Erase Supported  | bit       | 3 = 0       | No    |
| (P+8)h                         |                                      |                                                                                                       | • •       | bit         | 4 = 0 |
|                                |                                      | bit 5 - Instant Individual Block Locking Supported bit 6 - Protection Bits Supported                  | bit       | 5= 1        | Yes   |
|                                |                                      | bit 7 - Page-mode read supported                                                                      | bit       | 6= 1        | Yes   |
|                                |                                      | bit 8 - Synchronous Read Supported                                                                    | bit       | 7= 1        | Yes   |
|                                |                                      | bit 9 - Simultaneous Operations Supported                                                             | bit 8 = 1 |             | Yes   |
|                                |                                      | bit 10 - Feature space Supported                                                                      | bit       | 9 = 0       | No    |
|                                |                                      |                                                                                                       |           | bit 10 =0   |       |
|                                |                                      | Supported Functions After Suspend: Read Array, Status, Query                                          | 3A:       | 01          | 01    |
| (P+9)h                         | 1                                    | Other Supported Operations are:                                                                       | _         |             |       |
|                                |                                      | bits 1-7 reserved; undefined bits are "0"                                                             | bit       | t 0=1       | Yes   |
|                                |                                      | bit 0 Program supported after erase suspend                                                           |           |             |       |



**Table 25. Primary Vendor Specific Extended Query Table** 

| Offset <sup>(1)</sup><br>P=31h | Length | Description<br>(Optional Flash Features and Commands)                                                                        | Add | Hex<br>Code | Value |
|--------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------|-----|-------------|-------|
|                                |        | Block Status Register Mask                                                                                                   | 3B: | 07          |       |
| (P+A)h                         | 0      | bits 3 -15 are reserved; undefined bits are "0"                                                                              | 3C: | 00          |       |
| (P+B)h 2                       |        | bit 0 Block Lock-bit status register bit active bit 1 Block Lock down bit status active bit 2 Unlock down bit                |     | bit 0 = 1   |       |
|                                |        |                                                                                                                              |     | 1 = 1       | Yes   |
| (P+C)h                         | 1      | Vcc logic supply highest performance program/<br>erase voltage<br>bits 0-3 BCD value in 100mV<br>bits 4-7 BCD value in Volts | 3D: | 33          | 3.3   |
| (P+D)h                         | 1      | Vpp optimum program/erase supply voltage<br>bits 0-3 BCD value in 100mV<br>bits 4-7 Hex value in Volts                       | 3E: | 00          | 0.0V  |

**Table 26. Protection Register Information** 

| Offset <sup>(1)</sup><br>P=31h                                                                                      | Length | Description(Optional Flash Features and Commands)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Add                                                                | Hex<br>Code                                  | Value                                              |
|---------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------|
| (P+E)h                                                                                                              | 1      | Number of Protection register fields in JEDEC ID space. "00h", indicates that 256 protection fields are available                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3F:                                                                | 02                                           | 02                                                 |
| (P+F)h,<br>(P+10)h,<br>(P+11)h,<br>(P+12)h                                                                          | 4      | Protection field 1: Protection description This field describes user-available One Time Programmable(OTP) protection register bytes. Some are preprogrammed with device-unique serial numbers. Others are user-programmable. Bits 0-15 point to the protection register lock byte, the section's first byte. The following bytes are factory pre-programmed and user-programmable bits 0-7 = Lock/bytes JEDEC-plane physical low address bits 8-15 =Lock/bytes JEDEC-plane physical high address bits 16-23 = "n" such that 2" = factory pre-programmed bytes | 40:<br>41:<br>42:<br>43:                                           | 80<br>00<br>03<br>03                         | 80h<br>00h<br>8 bytes<br>8 bytes                   |
| (P+13)h,<br>(P+14)h,<br>(P+15)h,<br>(P+16)h,<br>(P+17)h,<br>(P+18)h,<br>(P+19)h,<br>(P+1A)h,<br>(P+1B)h,<br>(P+1C)h | 10     | Protection field 2: Protection description Bits 0-31 = point to the protection register physical Lockword address in the Jedec-plane. Following bytes are factory or user-programmable Bits 32-39 ="n"-factory pgm'd groups(low byte) Bits 40-47="n"- factory pgm'd groups(high byte) bits 48-55 ="n"such that 2 <sup>n</sup> =factory programmable bytes per group bits 56-63="n"-user pgm'd groups(low byte) bits 64-71="n"-user pgm'd groups(high byte) bits 72-79="n" such that 2 <sup>n</sup> = user programmable bytes/group                            | 44:<br>45:<br>46:<br>47:<br>48:<br>49:<br>4A:<br>4B:<br>4C:<br>4D: | 89<br>00<br>00<br>00<br>00<br>00<br>10<br>00 | 89h<br>00h<br>00h<br>00h<br>0<br>0<br>0<br>16<br>0 |

**NOTE:** The variable P is a pointer which is defines at CFI offset 15h.



Table 27. Burst/Page Read Information

| Offset <sup>(1)</sup><br>P=31h | Length | Description(Optional Flash Features and Commands)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Add | Hex<br>Code | Value    |
|--------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|----------|
| (P+1D)h                        | 1      | Page Mode Read Capability bits 0-7="n" such that 2" HEX value represents the number of read page bytes. See offset 28h for device word width to determine page mode data output width. 00h indicates no read page buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4E: | 04          | 16 bytes |
| (P+1E)h                        | 1      | Number of synchronous mode read configuration fields that follow. 00h indicates no burst capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 02          | 2        |
| (P+1F)h                        | 1      | Synchronous Mode Read Capability Configuration 1 Bits 3-7 = Reserved bits 0-2 = "n" such that 2 <sup>n+1</sup> HEX value represents the maximum number of continuous synchronous burst reads when the device is configured for its maximum word width. A value of 07h indicates that the device is capable of continuous linear bursts until that will output data until the internal burst counter reaches the end of the device's burstable address space. This field's 3-bit value can be written directly to the Read Configuration Register Bits 0-2 if the device is configured for its maximum word width. See offset 28h for word width to determine the burst data output width. | 50: | 02          | 8        |
| (P+20)h                        | 1      | Synchronous Mode Read Capability Configuration 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 51: | 03          | 16       |



### **Appendix C Flowcharts**

Figure 22. Write to Buffer Flowchart





Figure 23. Word Programming Flowchart





Bus Start Command Comments Operation Program Data = 0xB0Write Suspend Addr = XWrite 0xB0 Status Register Data; Toggle CE# or OE# to Update Status Read Register Data Addr = XRead Status Register Check SR.7 1 = WSM Ready 0 = WSM Busy Standby 0 SR.7 = Check SR.2 1 = Program Suspended 0 = Program Completed Standby 1 Data = 0xFFWrite Read Array SR.2 = Program Completed Addr = XRead array data from block 1 Read other than the one being programmed. Write 0xFF Data = 0xD0 Program Write Addr = XResume Read Array Data Done No Reading Yes Write 0xFF Write 0xD0 Program Resumed Read Array Data

Figure 24. Program Suspend/Resume Flowchart



Figure 25. Buffered Enhanced Factory Programming Procedure Flowchart





Figure 26. Block Erase Flowchart





Figure 27. Erase Suspend/Resume Flowchart





Figure 28. Protection Register Programming Flowchart





Figure 29. Block Lock Operations Flowchart





# **Appendix D Mechanical Package Information**

Figure 30. Easy BGA Package Drawing



**Table 28. Easy BGA Package Dimensions Table** 

|                                                    |        |        | Milli  | meters |       |        | Inches |        |
|----------------------------------------------------|--------|--------|--------|--------|-------|--------|--------|--------|
|                                                    | Symbol | Min    | Nom    | Max    | Notes | Min    | Nom    | Max    |
| Package Height                                     | Α      |        |        | 1.200  |       |        |        | 0.472  |
| Ball Height                                        | A1     | 0.250  |        |        |       | 0.0098 |        |        |
| Package Body Thickness                             | A2     |        | 0.780  |        |       |        | 0.0307 |        |
| Ball (Lead) Width                                  | b      | 0.330  | 0.430  | 0.530  |       | 0.0130 | 0.0169 | 0.0209 |
| Package Body Width (64 Mb, 128 Mb, 256 Mb)         | D      | 9.900  | 10.000 | 10.100 | 1     | 0.3898 | 0.3937 | 0.3976 |
| Package Body Length (64 Mb, 128 Mb)                | E      | 12.900 | 13.000 | 13.100 | 1     | 0.5079 | 0.5118 | 0.5157 |
| Package Body Length (256 Mb)                       | Е      | 14.900 | 15.000 | 15.100 | 1     | 0.5866 | 0.5906 | 0.5945 |
| Pitch                                              | [e]    |        | 1.000  |        |       |        | 0.0394 |        |
| Ball (Lead) Count                                  | N      |        | 64     |        |       |        | 64     |        |
| Seating Plane Coplanarity                          | Υ      |        |        | 0.100  |       |        |        | 0.0039 |
| Corner to Ball A1 Distance Along D (64/128/256 Mb) | S1     | 1.400  | 1.500  | 1.600  | 1     | 0.0551 | 0.0591 | 0.0630 |
| Corner to Ball A1 Distance Along E (64/128 Mb)     | S2     | 2.900  | 3.000  | 3.100  | 1     | 0.1142 | 0.1181 | 0.1220 |
| Corner to Ball A1 Distance Along E (256 Mb)        | S2     | 3.900  | 4.000  | 4.100  | 1     | 0.1535 | 0.1575 | 0.1614 |



Figure 31. VF BGA Package for 64 Mb and 128 Mb Drawing



Table 29. VF BGA Package (64 Mb and 128 Mb) Dimensions Table

|                                                    |        |        | Millin | neters |       |        | Inches |        |
|----------------------------------------------------|--------|--------|--------|--------|-------|--------|--------|--------|
|                                                    | Symbol | Min    | Nom    | Max    | Notes | Min    | Nom    | Max    |
| Package Height                                     | А      |        |        | 1.000  |       |        |        | 0.0394 |
| Ball Height                                        | A1     | 0.150  |        |        |       | 0.0059 |        |        |
| Package Body Thickness                             | A2     |        | 0.665  |        |       |        | 0.0262 |        |
| Ball (Lead) Width                                  | b      | 0.325  | 0.375  | 0.425  |       | 0.0128 | 0.0148 | 0.0167 |
| Package Body Width (64 Mb)                         | D      | 7.600  | 7.700  | 7.800  | 1     | 0.2992 | 0.3031 | 0.3071 |
| Package Body Width (128 Mb)                        | D      | 10.900 | 11.000 | 11.100 | 1     | 0.4291 | 0.4331 | 0.4370 |
| Package Body Length (64 Mb, 128 Mb)                | Е      | 8.900  | 9.000  | 9.100  | 1     | 0.3504 | 0.3543 | 0.3583 |
| Pitch                                              | [e]    |        | 0.750  |        |       |        | 0.0295 |        |
| Ball (Lead) Count                                  | N      |        | 56     |        |       |        | 56     |        |
| Seating Plane Coplanarity                          | Υ      |        |        | 0.100  |       |        |        | 0.0039 |
| Corner to Ball A1 Distance Along D (64 Mb)         | S1     | 1.125  | 1.225  | 1.325  | 1     | 0.0443 | 0.0482 | 0.0522 |
| Corner to Ball A1 Distance Along E (128 Mb)        | S1     | 2.775  | 2.875  | 2.975  | 1     | 0.1093 | 0.1132 | 0.1171 |
| Corner to Ball A1 Distance Along E (64 Mb, 128 Mb) | S2     | 2.150  | 2.250  | 2.350  | 1     | 0.0846 | 0.0886 | 0.0925 |



Pin # 1 Pin # 1 Indicator D Corner S<sub>2</sub> 1 2 3 4 5 6 7 8 9 10 11 12 13 13 12 11 10 9 8 7 6 5 4 3 2 1 0000000000000 000000000000 0000000000000 000000000000 В В 000000000 00000000 С С Ε 000000000 00000000 D D 000000000 00000000 Е 0000000000000 000000000000 F F 00000000000000 000000000000 G  $\rightarrow |_{b} |_{\leftarrow} \rightarrow |_{e} |_{\leftarrow}$ Bottom View - Bump side up Top View - Bump side down  $\mathbf{A}_{1}$ Seating Plan Side View Note: Drawing not to scale

Figure 32. VF BGA Package 256 Mb Drawing

Table 30. VF BGA (256 Mb) Dimensions Table

|                                    |        | Millimeters |        |        | Inches |        |        |        |
|------------------------------------|--------|-------------|--------|--------|--------|--------|--------|--------|
|                                    | Symbol | Min         | Nom    | Max    | Notes  | Min    | Nom    | Max    |
| Package Height                     | А      |             |        | 1.000  |        |        |        | 0.0394 |
| Ball Height                        | A1     | 0.150       |        |        |        | 0.0059 |        |        |
| Package Body Thickness             | A2     |             | 0.665  |        |        |        | 0.0262 |        |
| Ball (Lead) Width                  | b      | 0.325       | 0.375  | 0.425  |        | 0.0128 | 0.0148 | 0.0167 |
| Package Body Width                 | D      | 14.900      | 14.500 | 14.600 | 1      | 0.5669 | 0.5709 | 0.5748 |
| Package Body Length                | E      | 8.900       | 9.000  | 9.100  | 1      | 0.3504 | 0.3543 | 0.3583 |
| Pitch                              | [e]    |             | 0.750  |        |        |        | 0.0295 |        |
| Ball (Lead) Count                  | N      |             | 79     |        |        |        | 79     |        |
| Seating Plane Coplanarity          | Y      |             |        | 0.100  |        |        |        | 0.0039 |
| Corner to Ball A1 Distance Along D | S1     | 2.650       | 2.750  | 2.850  | 1      | 0.1043 | 0.1083 | 0.1122 |
| Corner to Ball A1 Distance Along E | S2     | 2.150       | 2.250  | 2.350  | 1      | 0.0846 | 0.0886 | 0.0925 |



# **Appendix E Additional Information**

| Order Number | Document Tool                                                                                     |
|--------------|---------------------------------------------------------------------------------------------------|
| 298636       | 3 Volt Intel Synchronous StrataFlash <sup>®</sup> Memory 256-, 128-, 64-Mbit Specification Update |
| 298136       | Intel® Persistent Storage Manager User's Guide                                                    |
| 292237       | AP-689 Using Intel <sup>®</sup> Persistent Storage Manager                                        |
| 297859       | AP-677 Intel StrataFlash <sup>®</sup> Memory Technology                                           |
| 292222       | AP-644 Designing Intel StrataFlash® Memory into Intel® Architecture                               |
| 292221       | AP-663 Using the Intel StrataFlash® Memory Write Buffer                                           |
| 292204       | AP-646 Common Flash Interface (CFI) and Command Sets                                              |
| 292202       | AP-644 Migration Guide to 5 Volt Intel StrataFlash® Memory                                        |
| 298161       | Intel <sup>®</sup> Flash Memory Chip Scale Package User's Guide                                   |

#### NOTES:

- 1. Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office.
- 2. Visit Intel's World Wide Web home page at http://www.intel.com for technical documentation and tools.
- 3. For the most current information on Intel StrataFlash memory, visit our website at http://developer.intel.com/design/flash/isf.



# **Appendix F Order Information**



**Table 31. Valid Combinations** 

| Density  | VF BGA                                                                 | Easy BGA                                                               |
|----------|------------------------------------------------------------------------|------------------------------------------------------------------------|
| 64 Mbit  | GE28F640K3C110<br>GE28F640K3C120<br>GE28F640K18C110<br>GE28F640K18C130 | RC28F640K3C110<br>RC28F640K3C120<br>RC28F640K18C110<br>RC28F640K18C130 |
| 128 Mbit | GE28F128K3C115<br>GE28F128K3C125<br>GE28F128K18C115<br>GE28F128K18C135 | RC28F128K3C115<br>RC28F128K3C125<br>RC28F128K18C115<br>RC28F128K18C135 |
| 256 Mbit | GE28F256K3C120<br>GE28F256K3C130<br>GE28F256K18C120<br>GE28F256K18C140 | RC28F256K3C120<br>RC28F256K3C130<br>RC28F256K18C120<br>RC28F256K18C140 |

