# **Implementing Reductions II**

Nikos Hardavellas

Some slides/material from:
UToronto course by Andreas Moshovos
UIUC course by Wen-Mei Hwu and David Kirk
UCSB course by Andrea Di Blas
Universitat Jena by Waqar Saleem
NVIDIA by Simon Green, Mark Harris, and many others
Optimizations studied on G80 hardware

1











# Reduction #5: Unrolling the last 6 iterations // do reduction in shared mem for (unsigned int s = blockDim.x/2; s > 32; s /= 2) { if (tid < s) { sdata[tid] += sdata[tid + s]; } \_\_syncthreads(); } if (tid <32) { sdata[tid] += sdata[tid + 32]; sdata[tid] += sdata[tid + 16]; sdata[tid] += sdata[tid + 8]; sdata[tid] += sdata[tid + 4]; sdata[tid] += sdata[tid + 2]; sdata[tid] += sdata[tid + 1]; }</pre>

This saves work in all warps not just the last one

Without unrolling all warps execute every iteration of the for loop

7



# Unrolling the Last Warp: A closer look

# Keep in mind:

- 1. Warp execution proceeds in lock step for all threads
  - All threads execute the same instruction
  - So:
    - sdata[tid] += sdata[tid + 32];
  - Becomes:
    - Read into a register: sdata[tid]
    - Read into a register: sdate[tid+32]
    - Add the twoWrite: sdata[tid]
- 2. Shared memory can provide up to 32 4-byte words per cycle
  - If we don't use this capability it just gets wasted

q









|                                                                | Time (2 <sup>22</sup> ints) | Bandwidth   | Step<br>Speedup | Cumulative<br>Speedup |  |
|----------------------------------------------------------------|-----------------------------|-------------|-----------------|-----------------------|--|
| Kernel 1: interleaved addressing with divergent branching      | 8.054 ms                    | 2.083 GB/s  |                 |                       |  |
| Kernel 2:<br>interleaved addressing<br>non-divergent branching | 3.456 ms                    | 4.854 GB/s  | 2.33x           | 2.33x                 |  |
| Kernel 3: sequential addressing                                | 1.722 ms                    | 9.741 GB/s  | 2.01x           | 4.68x                 |  |
| Kernel 4:<br>first step during global<br>load                  | 0.965 ms                    | 17.377 GB/s | 1.78x           | 8.34x                 |  |
| Kernel 5:<br>Unroll last warp                                  | 0.536 ms                    | 31.289 GB/s | 1.8x            | 15.01x                |  |
|                                                                |                             |             |                 |                       |  |
| What else is left to optimize?                                 |                             |             |                 |                       |  |

### **Reduction #6: Complete Unroll**

- If we knew the number of iterations at compile time, we could completely unroll the reduction
  - Block size is limited to 1024
  - We can restrict our attention to powers-of-2 block sizes
- We can easily unroll for a fixed block size
  - But we need to be generic
  - How can we unroll for block sizes we don't know at compile time?
- · Possible strategies
  - Define a separate kernel for each block size of interest
    - · Cumbersome, error prone, verbose/duplicated code
  - Fully unroll kernel, use branching
    - · Still high overhead from useless branch instructions
  - Use C++ templates
    - · Elegant, compile time evaluation results in very efficient code

15

```
Reduction #6: Complete Unroll Using Separate Kernels
global void reduce6_block1024(int *g_data, int *g_odata)
        global memory access + first reduction is somewhere here ... */
 if (tid < 512) { sdata[tid] += sdata[tid + 512]; } __syncthreads();
if (tid < 256) { sdata[tid] += sdata[tid + 256]; } __syncthreads();</pre>
 if (tid < 128) { sdata[tid] += sdata[tid + 128]; } __syncthreads();</pre>
 if (tid < 64) { sdata[tid] += sdata[tid + 64]; } __syncthreads();</pre>
 if (tid < 32) {
      sdata[tid] += sdata[tid + 32];
      sdata[tid] += sdata[tid + 16];
      sdata[tid] += sdata[tid + 8];
      sdata[tid] += sdata[tid + 4];
      sdata[tid] += sdata[tid + 2];
      sdata[tid] += sdata[tid + 1];
 }
global void reduce6_block512(int *g data, int *g odata)
        global memory access + first reduction is somewhere here \dots */
 if (tid < 256) { sdata[tid] += sdata[tid + 256]; } __syncthreads();</pre>
 if (tid < 128) { sdata[tid] += sdata[tid + 128]; } _</pre>
                                                      syncthreads();
 if (tid < 32) {
      sdata[tid] += sdata[tid + 32];
      sdata[tid] += sdata[tid + 16];
      sdata[tid] += sdata[tid + 8];
      sdata[tid] += sdata[tid + 4];
      sdata[tid] += sdata[tid + 2];
      sdata[tid] += sdata[tid + 1];
 }
```

```
Reduction #6: Complete Unroll Using Separate Kernels (cont)
 global void reduce6_block256(int *g_data, int *g_odata)
   /\star ... global memory access + first reduction is somewhere here ... \star/
   if (tid < 128) { sdata[tid] += sdata[tid + 128]; } __syncthreads();</pre>
   if (tid < 64) { sdata[tid] += sdata[tid + 64]; } __syncthreads();</pre>
   if (tid < 32) {
        sdata[tid] += sdata[tid + 32];
        sdata[tid] += sdata[tid + 16];
        sdata[tid] += sdata[tid + 8];
        sdata[tid] += sdata[tid + 4];
        sdata[tid] += sdata[tid + 2];
        sdata[tid] += sdata[tid + 1];
   }
 _global___ void reduce6_block128(int *g_data, int *g_odata)
   /\star ... global memory access + first reduction is somewhere here ... \star/
   if (tid < 64) { sdata[tid] += sdata[tid + 64]; } syncthreads();</pre>
   if (tid < 32) {
        sdata[tid] += sdata[tid + 32];
         sdata[tid] += sdata[tid + 16];
        sdata[tid] += sdata[tid + 8];
        sdata[tid] += sdata[tid + 4];
Host code:
    switch (blockSize) {
       case 1024:
        reduce6_block1024<<< dimGrid, dimBlock, smemSize >>>(d_idata, d_odata); break;
```

```
Reduction #6: Complete Unroll Using Branching
_global__ void reduce6_branching(int *g_data, int *g_odata, int blockSize)
 /* ... global memory access + first reduction is somewhere here ... */
  if (blockSize >= 1024) {
       if (tid < 512) { sdata[tid] += sdata[tid + 512]; } __syncthreads();</pre>
  if (blockSize >= 512) {
       if (tid < 256) { sdata[tid] += sdata[tid + 256]; } __syncthreads();</pre>
  if (blockSize >= 256) {
       if (tid < 128) { sdata[tid] += sdata[tid + 128]; } __syncthreads();</pre>
 if (blockSize >= 128) {
       if (tid < 64) { sdata[tid] += sdata[tid + 64]; } __syncthreads();</pre>
  if (tid < 32) {
       if (blockSize >= 64) sdata[tid] += sdata[tid + 32];
       if (blockSize >= 32) sdata[tid] += sdata[tid + 16];
       if (blockSize >= 16) sdata[tid] += sdata[tid + 8];
       if (blockSize >= 8) sdata[tid] += sdata[tid + 4];
       if (blockSize >= 4) sdata[tid] += sdata[tid + 2];
       if (blockSize >= 2) sdata[tid] += sdata[tid + 1];
  }
```

### **Reduction #6: Complete Unroll Using Templates**

- If we knew the number of iterations at compile time, we could completely unroll the reduction
  - Block size is limited to 1024
  - We can restrict our attention to powers-of-2 block sizes
- · We can easily unroll for a fixed block size
  - But we need to be generic
  - How can we unroll for block sizes we don't know at compile time?
- C++ Templates
  - CUDA supports C++ templates on device and host functions
  - Specify block size as a function template parameter:

```
template <unsigned int blockSize>
__global__ void reduce6(int *g_data, int *g_odata)
```

19

# Reduction #6: Complete Unroll Using Templates template <unsigned int blockSize> \_\_global\_\_\_ void reduce6(int \*g\_data, int \*g\_odata) /\* ... global memory access + first reduction is somewhere here ... \*/ if (blockSize >= 1024) { if (tid < 512) { sdata[tid] += sdata[tid + 512]; } \_\_syncthreads();</pre> if (tid < 256) { sdata[tid] += sdata[tid + 256]; } \_\_syncthreads();</pre> if (blockSize >= 256) { if (tid < 128) { sdata[tid] += sdata[tid + 128]; } \_\_syncthreads();</pre> if (blockSize >= 128) { if (tid < 64) { sdata[tid] += sdata[tid + 64]; } \_\_syncthreads();</pre> if (tid < 32) { if (blockSize >= 64) sdata[tid] += sdata[tid + 32]; if (blockSize >= 32) sdata[tid] += sdata[tid + 16]; if (blockSize >= 16) sdata[tid] += sdata[tid + 8]; if (blockSize >= 8) sdata[tid] += sdata[tid + 4]; if (blockSize >= 4) sdata[tid] += sdata[tid + 2]; if (blockSize >= 2) sdata[tid] += sdata[tid + 1];

- Note: all code in RED will be evaluated at compile time.
- Results in a very efficient inner loop

### What if block size is not known at compile time? There are "only" 11 possibilities (if max #threads per block is 1024). Host code: switch (blockSize) case 1024: reduce6<1024> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); break: case 512: reduce6<512> << dimGrid, dimBlock, smemSize >>>(d idata, d odata); case 256: reduce6<256> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); break; case 128: reduce6<128> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); break; case 64: reduce6< 64> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); break: 32: reduce6< 32> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); case break; case <<< dimGrid, dimBlock, smemSize >>>(d idata, d odata); 16: reduce6< 16> break; 8: reduce6< 8> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); case break; 4: reduce6< 4> <<< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); break; <>< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); case 2: reduce6< 2> break: case 1: reduce6< 1> <>< dimGrid, dimBlock, smemSize >>>(d\_idata, d\_odata); break;

21

```
Reduction #6: Complete Unroll Using Templates
template <unsigned int blockSize>
_global__ void reduce6(int *g_data, int *g_odata)
  /* ... global memory access + first reduction is somewhere here ... */
   if (blockSize >= 1024) {
        if (tid < 512) { sdata[tid] += sdata[tid + 512]; } __syncthreads();</pre>
        if (tid < 256) { sdata[tid] += sdata[tid + 256]; } __syncthreads();</pre>
   if (blockSize >= 256) {
        if (tid < 128) { sdata[tid] += sdata[tid + 128]; } __syncthreads();</pre>
   if (blockSize >= 128) {
        if (tid < 64) { sdata[tid] += sdata[tid + 64]; } __syncthreads();</pre>
   if (tid < 32) {
        if (blockSize >= 64) sdata[tid] += sdata[tid + 32];
        if (blockSize >= 32) sdata[tid] += sdata[tid + 16];
        if (blockSize >= 16) sdata[tid] += sdata[tid + 8];
        if (blockSize >= 8) sdata[tid] += sdata[tid + 4];
        if (blockSize >= 4) sdata[tid] += sdata[tid + 2];
        if (blockSize >= 2) sdata[tid] += sdata[tid + 1];
  Note: all code in RED will be evaluated at compile time.
```

Results in a very efficient inner loop

```
Reduction #6 Example: Compiled Code for reduce6<256>
template <unsigned int blockSize>
global void reduce6(int *g_data, int *g_odata)
  /* ... global memory access + first reduction is somewhere here ... */
      if (tid < 128) { sdata[tid] += sdata[tid + 128]; } __syncthreads();</pre>
      if (tid < 64) { sdata[tid] += sdata[tid + 64]; } __syncthreads();</pre>
  if (tid < 32) {
         (blockSize >= 64) sdata[tid] += sdata[tid + 32];
       sdata[tid] += sdata[tid + 16];
       sdata[tid] += sdata[tid + 2];
sdata[tid] += sdata[tid + 1];
```

- Greyed-out code was evaluated at compile time.
- No runtime overhead other than the few remaining instructions

|                             |                                              |                                                                                                           | 268 ms)                                                                                                                                                                                                                                                                  |
|-----------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Time (2 <sup>22</sup> ints) | Bandwidth                                    | Step<br>Speedup                                                                                           | Cumulative<br>Speedup                                                                                                                                                                                                                                                    |
| 8.054 ms                    | 2.083 GB/s                                   |                                                                                                           |                                                                                                                                                                                                                                                                          |
| 3.456 ms                    | 4.854 GB/s                                   | 2.33x                                                                                                     | 2.33x                                                                                                                                                                                                                                                                    |
| 1.722 ms                    | 9.741 GB/s                                   | 2.01x                                                                                                     | 4.68x                                                                                                                                                                                                                                                                    |
| 0.965 ms                    | 17.377 GB/s                                  | 1.78x                                                                                                     | 8.34x                                                                                                                                                                                                                                                                    |
| 0.536 ms                    | 31.289 GB/s                                  | 1.8x                                                                                                      | 15.01x                                                                                                                                                                                                                                                                   |
| 0.381 ms                    | 43.996 GB/s                                  | 1.41x                                                                                                     | 21.16x                                                                                                                                                                                                                                                                   |
|                             | 8.054 ms 3.456 ms 1.722 ms 0.965 ms 0.536 ms | 8.054 ms 2.083 GB/s  3.456 ms 4.854 GB/s  1.722 ms 9.741 GB/s  0.965 ms 17.377 GB/s  0.536 ms 31.289 GB/s | Time (222 ints)       Bandwidth       Speedup         8.054 ms       2.083 GB/s         3.456 ms       4.854 GB/s       2.33x         1.722 ms       9.741 GB/s       2.01x         0.965 ms       17.377 GB/s       1.78x         0.536 ms       31.289 GB/s       1.8x |

You've got to be kidding me... there is more?



# I'll tell you what is left for us to improve...

- · Two parts:
  - Loading elements + pair-wise reduction
    - O(N/P)
  - Tree-like reduction
    - O(logN)
- Overall: O(N/P + logN)
- Can we make the O(N/P) part become O(logN)?
- What should be P?
  - N/logN
- So, first step should be:
  - load N/logN elements
  - do the first N/logN reductions



# Can we improve the algorithm?

- Work or "element complexity": W
  - total number of operations performed collectively by all processors
  - Time to execute on a single processor
- Time Step: All operations with no unresolved dependencies are performed in parallel
- Depth or "step complexity": t<sub>inf</sub>
  - time to complete all time steps
  - time to execute if we had infinite processors
- Computation time on P Processors: tp
  - time to execute when there are P processors

### **Brent's Theorem**

$$t_p \le t_{inf} + (W - t_{inf}) / p$$

- p = 1,  $t_1 = W$  (seq. algorithm)
- P  $\rightarrow$  inf, t  $\rightarrow$  t<sub>inf</sub> (limit)
- if sequential, t = W
- Work or element complexity: w
- Depth or step complexity: tinf
- Computation time on P Processors: tp

29

# What is Brent's theorem useful for?

- · Tells us whether an algorithm can be improved for sure
- Example:

$$t_p \le t_{inf} + (W - t_{inf}) / p$$

- summing the elements of an array sequentially

- for (i=0; i < N; i++) sum = sum + a[i];
- W = N,  $t_{inf}$  = N
- $t_p = N + (N N) / p = N$
- · No matter what, this will take N time

### Brent's theorem example application

Summing the elements recursively

```
- ((a[0] + a[1]) + ((a[2] + a[3])) ...

- t_{inf} = log N

- W = N
```

- T = log(N) + (N log(N))/p
- Conclusions:
  - No implementation can run faster than O(log N).
  - Given N processors, there is an algorithm of log N time
  - Given N / log N processors, there is an algorithm of approximately 2 x log N = O(log N) time
  - Given 1 processor, there is an algorithm that takes N time

31

### **Brent's theorem (continued)**

Cost: P x Time Complexity

- Therefore, the implementations with 1 or N/logN processors are cost optimal (cost at most that of the best known sequential algorithm)
- The implementation with N processors is not.
- It is important to remember that Brent's theorem does not tell us how to implement any of these algorithms in parallel
  - It merely tells us what is possible
  - The Brent's theorem implementation may be hideously ugly compared to a naive implementation

# **Parallel Reduction Complexity**

- Log(N) parallel steps, each step S does N/2<sup>S</sup> independent operations
  - Step Complexity: O(log N)
- For  $N=2^D$ , performs  $\sum_{S \in [1..D]} 2^{D-S} = N-1$  operations
  - Work Complexity is O(N) it is work-efficient
  - Does not perform more operations than a sequential algorithm
- With P threads physically in parallel (P processors), time complexity is O(N/P + log N)
  - N/P for global to shared memory copying
  - log N for the calculations
  - Compare to O(N) for sequential reduction

33

## **What about Cost?**

- · Cost of parallel algorithm
  - Processors x Time Complexity
    - Allocate threads instead of processors: O(N) threads
    - Time complexity is O(log N), so cost is O(N log N)
      - Not cost efficient
- Brent's theorem suggests O(N/log N) threads
  - Each thread does O(log N) sequential work
  - Then all O(N/log N) threads cooperate for O(log N) steps
  - Cost = O(( $N/\log N$ ) \* log N) = O(N) → cost efficient
- Sometimes called algorithm cascading
  - Can lead to significant speedups in practice

### **Algorithm Cascading**

- Combine sequential and parallel reduction
  - Each thread loads and sums multiple elements into shared memory
  - Tree-based reduction in shared memory
- Brent's theorem says each thread should sum O(log N) elements
  - i.e., 1024 to 2048 elements per block vs. 256
- In reality, may be beneficial to push it even further
  - Possibly better latency hiding with more work per thread
  - More threads per block reduces levels in tree of recursive kernel invocations
  - High kernel launch overhead in last levels with few blocks
- On G80, best performance with 64-256 blocks of 128 threads
  - 1024-4096 elements per thread
  - Mike Harris @ NVIDIA

35

### Reduction #7: Algorithm Cascading

Replace "load and reduce two elements"

```
// each thread loads two elements from global to shared mem
// end performs the first step of the reduction
unsigned int tid = threadIdx.x;
unsigned int i = blockIdx.x* blockDim.x * 2 + threadIdx.x;
sdata[tid] = g_idata[i] + g_idata[i + blockDim.x];
__syncthreads();
```

With a loop to reduce as many elements as necessary

```
unsigned int tid = threadIdx.x;
unsigned int i = blockIdx.x * blockSize * 2 + threadIdx.x;
unsigned int gridSize = blockSize * 2 * gridDim.x;

sdata[tid] = 0;
while (i < n) {
    sdata[tid] += g_idata[i] + g_idata[i + blockSize];
    i += gridSize;
    }
    gridSize steps to achieve coalescing
    syncthreads();</pre>
```

| Performance for 4M element reduction (target: 0.268 ms)         |                             |             |                 |                       |  |
|-----------------------------------------------------------------|-----------------------------|-------------|-----------------|-----------------------|--|
|                                                                 | Time (2 <sup>22</sup> ints) | Bandwidth   | Step<br>Speedup | Cumulative<br>Speedup |  |
| Kernel 1:<br>Interleaved addressing<br>with divergent branching | 8.054 ms                    | 2.083 GB/s  |                 |                       |  |
| Kernel 2:<br>Interleaved addressing<br>Non-divergent branching  | 3.456 ms                    | 4.854 GB/s  | 2.33x           | 2.33x                 |  |
| Kernel 3: sequential addressing                                 | 1.722 ms                    | 9.741 GB/s  | 2.01x           | 4.68x                 |  |
| Kernel 4: First step during global load                         | 0.965 ms                    | 17.377 GB/s | 1.78x           | 8.34x                 |  |
| Kernel 5:<br>Unroll last warp                                   | 0.536 ms                    | 31.289 GB/s | 1.8x            | 15.01x                |  |
| Kernel 6:<br>Complete Unroll,<br>Templates                      | 0.381 ms                    | 43.996 GB/s | 1.41x           | 21.16x                |  |
| Kernel 7: Algorithm cascading                                   | 0.268 ms                    | 62.671 GB/s | 1.42x           | 30.04x                |  |



# **Optimization types**

- Algorithmic optimizations
  - Changes to addressing, algorithm cascading
  - 11.84x speedup
- · Code optimizations:
  - Loop unrolling
  - 2.54x speedup over algorithmic optimizations

41

### **Summary**

- Understand CUDA performance characteristics
  - Memory coalescing
  - Divergent branching
  - Bank conflicts
  - Latency hiding
- · Use peak performance metrics to guide optimization
- Understand parallel algorithm complexity theory
- · Know how to identify type of bottleneck
  - e.g., memory, core computation, or instruction overhead
- Optimize your algorithm, then unroll loops
- · Use template parameters to generate optimal code