# CLOCKS!

























## The Fine Print



- The core and system clock frequencies must be 100 MHz or slower.
- The bus clock frequency must be programmed to 50 MHz or less and an integer divide of the core clock.
- The flash clock frequency must be programmed to 25 MHz or less and an integer divide of the bus clock.
- The FlexBus clock frequency must be programmed to be less than or equal to the bus clock frequency.
- FLL input: 31kHz 39kHz.
- PLL input: 2MHz 4MHz.

#### Errata:

3801 MCG: In FEE and FEI Modes, the FLL output may stop when the DCO range is changed.

2553 MCG: MCGPLLCLK stalls for 2 PLL cycles if MCG\_C5 is written to after the PLL is enabled.

2556 MCG: PLLCLKEN may not always enable the PLL.

2796 MCG: Slow Internal Reference Clock Operating Range does not meet specification.

2555 MCG: The DCO within the FLL cannot reach the minimum specified frequency.

2660 MCG: The PLL can be enabled in bypassed low power mode (BLPE) when the system is in normal stop mode.

3580 MCG: Total deviation of trimmed average DCO output frequency over voltage and temperature does not meet specification.

2554 MCG: When trimming the slow Internal Reference Clock (IRC) using the auto trim machine (ATM), the IRC is not automatically enabled.

666 WTF: Board occasionally bursts into flames for unknown reasons.

# Common Cfgs

Option 1:

Core clock 50 MHz

System clock 50 MHz

Bus clock 50 MHz

FlexBus clock 50 MHz

Flash clock 25 MHz

Option 2:

Core clock 100 MHz

System clock 100 MHz

Bus clock 50 MHz

FlexBus clock 25 MHz

Flash clock 25 MHz

Option 3:

Core clock 96 MHz

System clock 96 MHz

Bus clock 48 MHz

FlexBus clock 48 MHz

Flash clock 24 MHz

## Typical Startup (doc\_quick-ref-KQRUG.pdf)

- Disable watchdog
- Initialize RAM
- Enable port clocks
- Ramp system clock to selected frequency
- Enable pin interrupt
- Enable UART for terminal communication
- Jump to start of main function for application

### MCG Modes

Chapter 24 Multipurpose Clock Generator (MCG) Reset FEI FEE FBE BLPE PBE The need to PEE according to doc\_quick-ref-KQRUG.pdf: The PLL provides the most accurate clock source for frequencies greater than can be PEE generated by an external source. Returns to the state that was active before Entered from any state when the MCU entered Stop mode, unless a Stop the MCU enters Stop mode reset occurs while in Stop mode.

Figure 24-12. MCG Mode State Diagram



SIM

### PLL

From doc\_manual-TWR-K60N512-UM.pdf:

- The external oscillator for the Multipurpose Clock Generator (MCG) module can range from 32.768 KHz up to a 32 MHz crystal or ceramic resonator.
- 2. The EXTAL pin of the main external oscillator can also be driven directly from an external clock source. The TWR-K60N512 features a **50 MHz** on-board clock oscillator as seen in sheet 4 of the schematics.

From doc refman-K60P100M100SF2RM.pdf:

1. Do not use PLL if using an external clock source less than 2 MHz (e.g. EXTAL32).

### Conclusion:

- Can't use PLL with default EXTAL source! (wtf?...)
- Found that 50MHz works in practice.
  Maybe the 32MHz is only if using the OSC with a crystal (?)

# The example

- Set jumper J3 to 1-2 TWR-SER CCA (Route 25MHz clock to CLOCKINO).
- Set jumper J6 2-3 on TWR-K60N512 CCA (Route CLKINO to EXTAL).
- Go from FEI to PEE: 25MHz EXTAL,
  MCGOUTCLK Freq = 100MHz with fail safe to fast IRC (4MHz) FEI 20MHz.