

# Error bound analysis of sum product networks using posit representation number over FPGA

**Antoine GENNART** 

Thesis submitted for the degree of Master of Science in Electrical Engineering, option Electronics and Integrated Circuits

Thesis supervisor:

Prof. dr. ir. Marian VERHELST

Assessor:

Ir. TO FILL

Mentor:

Ir. Nimish SHAH

#### © Copyright KU Leuven

Without written permission of the thesis supervisor and the author it is forbidden to reproduce or adapt in any form or by any means any part of this publication. Requests for obtaining the right to reproduce or utilize parts of this publication should be addressed to Departement Elektrotechniek, Kasteelpark Arenberg 10 postbus 2440, B-3001 Heverlee, +32-16-321130 or by email info@esat.kuleuven.be.

A written permission of the thesis supervisor is also required to use the methods, products, schematics and programmes described in this work for industrial or commercial use, and for submitting this publication in scientific contests.

#### Preface

TODODODOD I would like to thank everybody who kept me busy the last year, especially my promoter and my assistants. I would also like to thank the jury for reading the text. My sincere gratitude also goes to my wive and the rest of my family.

Antoine Gennart

## Contents

| Pr | eface                                            | i                  |
|----|--------------------------------------------------|--------------------|
| Al | estract                                          | iii                |
| 1  | Introduction                                     | 1                  |
| 2  | State of the art  2.1 Sum product networks       | <b>3</b><br>3<br>3 |
| 3  | Error bound 3.1 Error bound for Posit            | <b>5</b><br>5<br>5 |
| 4  | Hardware implementation 4.1 Posit representation | <b>7</b><br>7<br>7 |
| 5  | Results and experiments 5.1 Error bound          | <b>9</b><br>9      |
| 6  | Conclusion                                       | 11                 |
| Bi | bliography                                       | 13                 |

#### Abstract

TODODODODO The abstract environment contains a more extensive overview of the work. But it should be limited to one page.

## Introduction

The first contains a general introduction to the work. The goals are defined and the modus operandi is explained.

## State of the art

- 2.1 Sum product networks
- 2.2 Floating point representaion
- 2.3 Posit representation

#### Error bound

- 3.1 Error bound for Posit
- 3.1.1 Encoding error
- 3.1.2 Addition error
- 3.1.3 Multiplication error
- 3.2 Error bound for Float
- 3.2.1 Encoding error
- 3.2.2 Addition error
- 3.2.3 Multiplication error
- 3.3 Error bound for sum product networks

## Hardware implementation

- 4.1 Posit representation
- 4.1.1 Adder
- 4.1.2 Multiplier
- 4.2 Sum product networks

# Results and experiments

- 5.1 Error bound
- 5.2 Hardware implementation

## Conclusion

# Bibliography

#### Master's thesis filing card

Student: Antoine Gennart

Title: Error bound analysis of sum product networks using posit representation

number over FPGA

*UDC*: 621.3

Abstract:

Here comes a very short abstract, containing no more than 500 words. LATEX commands can be used here. Blank lines (or the command \par) are not allowed!

Thesis submitted for the degree of Master of Science in Electrical Engineering, option Electronics and Integrated Circuits

Thesis supervisor: Prof. dr. ir. Marian VERHELST

Assessor: Ir. TO FILL
Mentor: Ir. Nimish Shah