# **CS2100 Comp Org Notes**

AY23/24 Sem 1, github.com/gerteck

# 0. Computer Organisation

- Instruction set architecture (ISA) is the software stack and below it is the hardware stack
- High level programming language → Assembly Language
   → Machine Code
- We first simplify the processor to three components: Arithmetic Logic Unit (ALU), Control Unit and Memory Unit.

# 1. C syntax

```
#include <iostream>
#include <stdio.h>
int main(void) {
   printf("Hello World!\n");
   std::cout << "Hello World!\n";
   return 0;
}</pre>
```

• C programs generally structured as such:

```
#preprocessor directives
main function header {
   declaration of variables
   executable statements
}
```

- **Preprocessor:** Starts with #, #include allows us to use codes defined in another file, #define allows us to define a constant.
- Always declare variables at the beginning of a function, and initialize (assign initial value) before use.
- Three common C preprocessors: Header file inclusion, Macro expansions, conditional compilations.
  - uninitialised variables will contain random values



• C is **statically typed** language, type is the **property of the variable**. Once declared, variable can only store data of particular type.

### Variable attributes: Name, Type, Address, Value.

- Names are case-sensitive, camelCase, PascalCase.
- All data in C is (or can be) represented as integers. Characters are represented by 8-bit "char" integers based on the ASCII table.
- Strings are then represented as: Array of char. Terminated by a null character ( $' \setminus 0'$  or 0)

## **Primitive Data Types in C:**



#### Typecasting in C:

```
/* syntax: (type) expression */
int ii = 5; float ff = 15.34
float a = (float) ii / 2; // a = 2.5
float b = (float) (ii / 2); // b = 2.0, floor division
int c = (int) ff / ii; // c = 3
```

### **Assignment Statements**

• The value assigned is returned as result of evaluation.

```
a = b = c = 3 + 6;  // is possible
a = 5 + (b = 3);  // b = 3, a = 8
```

#### Associativity & Precedence

| ું જુ        | Operator Type                | Operator                      | Associativity |
|--------------|------------------------------|-------------------------------|---------------|
| PRECEDENCE   | Primary expression operators | () expr++ expr                | Left to right |
| PRE          | Unary operators              | * & + - ++exprexpr (typecast) | Right to left |
| INCREASING F | Binary operators             | * / %                         | Left to right |
|              | Assignment operators         | = += -= *= /= %=              | Right to left |

#### Selection

• We may define our own boolean library or (#include <stdbool.h>).

Non-zero values treated as true, but only 1 (==) equal true.

```
#define false 0
#define true 1
#define bool char
```

Short-circuit evaluation.

#### switch/case:

• fall through behavior: Removal of break allows subsequent cases to run.

```
switch(<variable_or_expression>) {
  case value1:
    /* ... */
    break; // Prevents spill over to next case

  case value2:
    /* ... */
    // no break can spill over to next case

  case value3:
    /* ... */
    break;

  default: // code to execute if equal none.
    /* ... */
    break;
}
```

#### loops:

```
while (condition)
{
    // loop body
} while (condition);

for (initialization; condition; update)
{
    // ioop body
}

Initialization:
initialize the loop
variable

Condition: repeat loop
while the condition on
```

loop variable is true

# 2. C syntax (Pointers & Functions)

Every **memory location** in a computer is indexed with an **Arrays** address.

All variables in C must be stored in memory,

```
int main(void) {
  int a = 3. *b:
                    // b is a pointer to an int
                    // b points to the address of a
  b = &a;
  *b = 5;
                    // set a through b, a=5
  int *a_ptr;
  a_ptr = &a;
```

- pointer variable stores the address of another variable.
- &  $\rightarrow$  address operator. &x  $\rightarrow$  address of memory cell where value of x is stored, gets address of a variable.
- \*  $\rightarrow$  declares a pointer. type \*pointer\_name (e.g. int \*x )
- \* dereferencing (access variable through pointer) \*x = 32: following through the pointer to get the value
- Incrementing a pointer('s pointed value): (\*p)++; without brackets: increments pointer to next address (depending on size of the data type) aka += sizeof(\*p1)

```
double a, *b;
b = &a; // legal
double c. d:
*d = &c; // legal
double e, f;
f = &e; // ILLEGAL!
```

### Call-by-Value / Pointer

- In C, the actual parameters are passed to the formal parameters by a mechanism known as call-by-value.
- The only way for a function to modify the value of a variable outside its scope, is to use pointers to access that variable. (Call-by-pointer)

# 3. C Arrays, Strings & Structs

- a homogenous collection of data all of the same type, occupying contiguous memory locations.
- declaration: arr = elementType[size]
- arr refers to &arr[0]
- an array name is a **fixed (constant) pointer**, which points to the first element in the array and cannot be reassigned
- arr1 = arr2 is illegal.

```
// an array can ONLY be initialised at the time of declaration←
int evens [5] = \{2, 4, 6, 8, 10\};
// if you initialise values, no need to declare length
int odds[] = \{1, 3, 5\};
// uninitialised values will be zero value
int some [5] = \{1, 2, 3\}; // \text{ some } = [1, 2, 3, 0, 0]
int numbers[3];
printf("Enter 3 integers:");
for (i = 0; i < 3; i++) {
scanf("%d", &numbers[i]); ]
```

### In function prototypes

```
// parameter names are optional
int sumArray(int [], int); // valid
int sumArray(int arr[], int size); // valid
int sumArray(int *, int); // pointer is valid too
// size can be specified but will be ignored
int sumArray(int arr[8], int size);
// function definition
int sumArray(int *arr, int size) { ... }
int sumArray(int arr[8], int size) { ... } // size ignored
```

#### Strings

- array of characters terminated with a null character: \ 0, which has ASCII value of 0.
- string functions: #include <string.h>

```
char my_str[] = "hello";
char my_str[] = \{'h', 'e', 'l', 'l', 'o', '\setminus 0'\};
```

#### I/O

- in: fgets(str, size, stdin) reads (size 1) chars or until newline encountered.
- in: scanf("%s", str) reads until whitespace.
- out : puts(str) terminates with newline
- out: printf("%sn", str) prints until '\0' in str encountered.

### String functions

- strlen(s): returns number of characters in s up to '\0'
- strcmp(s1, s2): compares the ASCII values of corresponding characters, returns s1 - s2, negative number / positive number / 0 if they are equal.
- strncmp(s1, s2, n): strcmp for first n characters of s1 and s2
- strcpy(s1, s2): copy s2 into s1, ocannot directly assign s1 = "Hello", but can copy: strcpy(s1, "Hello")
- strncpy(s1, s2, n): copy first n characters of s2 into s1

#### Structs

- allow grouping of heterogenous data
- passed by value into functions unless: passing array of structs to a function array members of structs are deeply copied
- can be reassigned
- no memory is allocated to a type.

create new types called box\_t and nested\_box\_t:

```
// declare BEFORE function prototypes
typedef struct {
int length, width;
float height;
} box_t;
typedef struct {
 int id;
box_t smaller_box;
} nested_box_t;
// initialising struct variables
box_t mybox = \{2, 3, 5.1\};
nested_box_t big_box = \{0, \{4, 3, 6.7\}\};
// accessing members
box.length = 1;
big_box.smaller_box.width = 2;
```

### **Arrow Operator** ->

- (\*player\_ptr).name is equivalent to player\_ptr->name
- \*player\_ptr.name means \*(player\_ptr.name) (dot has higher precedence

# 4. Number Systems

### **Data Representation**

- 1 byte = 8 bits
- word = multiple of a byte (e.g. 1 byte, 2 bytes, 4 bytes) 64-bit machine → 1 word is 8 bytes
- N bits can represent up  $2^N$  to values
- to represent values: ceil  $[log_2M]$  bits required

### Weighted Number systems

• weighted number system  $\rightarrow$  has a base (radix) base/radix R has weights in powers of R

#### Prefixes in C

- prefix 0 for octal (e.g.  $032 = (32)_8$ )
- prefix 0x for hexadecimal (e.g.  $0x32 = (32)_16$ )
- prefix 0b for binary

#### Conversion

### decimal to binary:

whole numbers: repeated **division** by 2, LSB  $\rightarrow$  MSB fractions: repeated **multiplication** by 2, MSB  $\rightarrow$  LSB

### decimal to base-R:

for whole numbers: repeated  $\mbox{division}$  by R for fractions: repeated  $\mbox{multiplication}$  by R

- binary  $\rightarrow$  octal: partition in groups of 3
- ullet octal o binary: convert each digit into 3-bit binary
- ullet binary o hexadecimal: partition in groups of 4
- ullet hexadecimal o binary: convert each digit to 4-bit binary

### **ASCII**

- American Standard Code for Information Interchange
- 7 bits plus 1 parity bit (for error checking):  $2^7 = 128$
- in C: char datatype is 1 byte = 8 bit integer corresponds to ASCII can typecast int/char e.g. convert uppercase char to lowercase: c = c + 'a' 'A'

### **Negative Numbers**

- unsigned numbers: only non-negative values
- signed numbers: include all values (positive and negative)
- for negating non-whole numbers: same as whole numbers (ignore the decimal point, then put it back)

#### Overflow

- positive + positive = negative, OR
- negative + negative = positive

**1s addition:** If carry out, add 1 to the result (wrap around)



**2s addition:**: Ignore the carry out.

### **Sign-and-Magnitude:**

- MSB represents the sign (0 is positive)
- range (8-bit):  $-127_{10}$  to  $+127_{10}$ 2 zeroes: 00000000 (+0<sub>10</sub>) and 100000000 (-0<sub>10</sub>)
- negating a number: reverse the first bit
- issues
- there are two zeroes (which may be useful for limits!)
   not good for performing arithmetic due to the zero in front

### **1s Complement:**

- negated value of x,  $-x = 2^n x 1$
- **negating a number**: invert the bits
- range (8-bit):  $-127_{10}$  to  $+127_{10}$ 2 zeroes: 00000000 (+0<sub>10</sub>) and 11111111 (-0<sub>10</sub>) range (n-bits):  $-2^{n-1}$  to  $2^{n-1}$

### 2s Complement

- = 1s complement + 1
- negated value of x,  $-x = 2^n x$
- negating a number invert the bits, then add 1
- range (8-bit):  $-128_{10}$  to  $127_10$ zero: 00000000 =  $+0_{10}$  range (n-bits):  $-2^{n-1}$  to  $2^{n-1}-1$

### **Excess Representation**

- Allows the range of values to be distributed evenly between the positive and negative values, by a simple translation.
- $00..00 = -2^n$
- 10..00 = 0
- to express n in Excess-M representation: n+M E.g. express 5 in excess 8 (4 bit): 5+8=13 OR 1101

# 5. Number Representations

### **Fixed-point representation**

- In fixed-point representation, the number of bits allocated for the whole number part and fractional part are fixed.
- Issue: limited range.



If 2s complement is used, we can represent values like:

```
011010.11_{2s} = 26.75_{10}

111110.11_{2s} = -000001.01_{2} = -1.25_{10}
```

## Floating-point representation

- IEEE 754 floating-point representation
   exponent is excess-127
- 3 components: sign, exponent and mantissa (fraction)



single-precision (32 bit format): 1-bit sign / 8-bit exponent / 23-bit mantissa

- mantissa is normalised with an implicit leading bit 1 to maximise the numbers to be stored normalise it to the rightmost bit is always 1, no need to store it.
- better range and accuracy, but more complex



### 6. MIPS + ISA

#### **Instruction Set Architecture**

- **ISA:** abstraction of the interface between the hardware and low-level software

  Software is translated into the instruction set.

  Hardware implements the instruction set.
- Complier turns high level language into assembly code.
   Assembler translates assembly language to machine code.
- stored-memory concept (von Neumann architecture): both instructions and data are stored in memory.
- The load-store model: \*Limit memory operations and relies on registers for storage during execution.



- major types of assembly instruction:
- **memory**: move values between memory and registers **calculation**: arithmetic and other operations
- **control flow**: change the sequential execution (sequence in which instructions are executed)

### **Registers**

- Registers close to processors, fast speed of access. Values in registers are simply binaries, no data types associated.
- Typical architecture has 16 to 32 registers
- MIPS register can hold any 32-bit number
  - There are 32 registers in MIPS assembly language:
  - Can be referred by a number (\$0, \$1, ..., \$31) OR
  - Referred by a name (eg: \$a0, \$t1)

| Name      | Register<br>number | Usage                     | Name      | Register<br>number | Usage          |
|-----------|--------------------|---------------------------|-----------|--------------------|----------------|
| \$zero    | 0                  | Constant value 0          | \$t8-\$t9 | 24-25              | More           |
|           | 2-3                | Values for results        |           |                    | temporaries    |
| \$v0-\$v1 |                    | and expression evaluation | \$gp      | 28                 | Global pointer |
|           |                    |                           | \$sp      | 29                 | Stack pointer  |
| \$a0-\$a3 | 4-7                | Arguments                 | \$fp      | 30                 | -              |
|           |                    |                           | ŞID       | 30                 | Frame pointer  |
| \$t0-\$t7 | 8-15               | Temporaries               | \$ra      | 31                 | Return address |
| \$s0-\$s7 | 16-23              | Program variables         |           |                    |                |

\$at (register 1) is reserved for the assembler.
\$k0-\$k1 (registers 26-27) are reserved for the operating system

# 6. MIPS Assembly Language

#### Instructions

| Operation                                                                                    |      | Орсо  | de in M                 | IPS               | Meaning                                   |
|----------------------------------------------------------------------------------------------|------|-------|-------------------------|-------------------|-------------------------------------------|
| Addition                                                                                     | add  | \$rd, | \$rs,                   | \$rt              | <pre>\$rd = \$rs + \$rt</pre>             |
| Addition                                                                                     | addi | \$rt, | \$rs,                   | C16 <sub>2s</sub> | <pre>\$rt = \$rs + C16<sub>2s</sub></pre> |
| Subtraction                                                                                  | sub  | \$rd, | \$rs,                   | \$rt              | <pre>\$rd = \$rs - \$rt</pre>             |
| Shift left logical                                                                           | sll  | \$rd, | \$rt,                   | C5                | <pre>\$rd = \$rt &lt;&lt; C5</pre>        |
| Shift right logical                                                                          | srl  | \$rd, | \$rt,                   | C5                | <pre>\$rd = \$rt &gt;&gt; C5</pre>        |
| AND bitwise                                                                                  | and  | \$rd, | \$rs,                   | \$rt              | <pre>\$rd = \$rs &amp; \$rt</pre>         |
| AND bitwise                                                                                  | andi | \$rt, | \$rs,                   | C16               | <pre>\$rt = \$rs &amp; C16</pre>          |
| OR bitwise                                                                                   | or   | \$rd, | \$rs,                   | \$rt              | <pre>\$rd = \$rs   \$rt</pre>             |
| OK bitwise                                                                                   | ori  | \$rt, | \$rs,                   | C16               | <pre>\$rt = \$rs   C16</pre>              |
| NOR bitwise                                                                                  | nor  | \$rd, | \$rs,                   | \$rt              | <pre>\$rd = \$rs   \$rt</pre>             |
| wan I to I                                                                                   | xor  | \$rd, | \$rs,                   | \$rt              | <pre>\$rd = \$rs ^ \$rt</pre>             |
| XOR bitwise                                                                                  | xori | \$rt, | \$rs,                   | C16               | <pre>\$rt = \$rs ^ C16</pre>              |
| C5 is [0 to 2 <sup>5</sup> -1] C16 <sub>28</sub> is [-2 <sup>15</sup> to 2 <sup>15</sup> -1] |      |       | C16 is a 16-bit pattern |                   |                                           |

- add \$s0, \$s1, \$zero synonymous with move \$s0, \$s1
- to get a "NOT" operation: nor \$t0, \$t0, \$zero
- lui  $\rightarrow$  load upper immediate (sets upper 16 bits of reg)

#### **Loading Large Constants**

- use lui to set the upper 16 bits (lui \$10, 0xAAAA), lower bits filled with zeroes
- use ori to set the lower-order bits (ori \$t0, \$t0, 0xF0F0)

### **Memory Instructions**

- lw target, dis(src): load Mem[src+dis] content to target
- sw src, disp(target): store src content to Mem[targ+disp]
- 1b / sb : Load/Store byte (doesn't need word-align)

#### **Control Flow**

- bne : branch if Not Equal (bne \$t0, \$t1, label)
- beq: branch if Equal (beq \$t0, \$t1, label)
- j: jump unconditionally (beg \$t0, \$t1, label)
- slt: set to 1 on less than, else 0 (slt dest, src1, src2)

#### **MIPS Instructions Format**



### **Memory Organisation**

- each location has an address: an index into the array
  for a k-bit address, the address space is of size 2<sup>k</sup>
  largest address possible: 2<sup>k</sup> 1, bc start from 0
- byte addressing: one byte (8 bits) in every location/address
- o more than one byte: word addressing
- load-store architectures can only load data at **word boundaries** (divisible by n bytes) e.g. If word consists of 4 bytes:



#### MIPS:

- Microprocessor without Interlocked Pipelined Stages
- load-store register architecture
- o 32 registers, each 32-bit (4 bytes) long
- o each word contains 4 bytes
- o memory addresses are 32-bit long
- 2<sup>30</sup> memory words (2<sup>32</sup>/4)
   accessed only by data transfer instructions (aka memory instructions)
- MIPS uses byte addresses: consecutive words (word boundaries) differ by 4
- ∘ e.g. Mem[0], Mem[4], ...

# 7. MIPS Instruction Encoding

Refer to **MIPS Reference Data** (midterms handout last slide)

#### R Format:



each field is a 5/6-bit unsigned integer opcode always = 0, shamt set to 0 for all non-shift instructions rs set to 0 for sll/srl

#### I Format:

| 6      | 5  | 5  | 16        |
|--------|----|----|-----------|
| opcode | rs | rt | immediate |

immediate is a signed integer 2s complement (up to  $2^{16}$  values)

#### J Format:

| 6 bits | 26 bits        |
|--------|----------------|
| 1-     | h              |
| opcode | target address |

- MIPS will take the 4 MSBs from PC+4 (next instruction after the jump instruction)
- omit 2 LSB (rightmost) since instruction addresses are word-aligned
- maximum jump range =  $2^{26+2+4} = 2^{32}$

### **PC-Relative Addressing**

- Program Counter (PC): special register that keeps address of the instruction being executed in the processor
- target address = PC + 16-bit immediate field
   can branch + -2<sup>15</sup> words = 2<sup>17</sup> bytes from the PC
   interpret immediate as the number of words since instructions are word-aligned: larger range!
- next branch calculation:
- o if branch is not taken: PC+4
- o if branch is taken: (PC+4) + (immediate x 4)

### **Addressing Modes**

• **Register Addressing**: operands are registers. (R format Instructions)



• Immediate Addressing: operand is a constant within the instruction itself. e.g. andi, addi, ori slti etc.



• Base/Displacement Addressing: operand is at the memory location whose address is the sum of a register and a constant in the instruction. lw, sw: (base address) + immediate (displacement)



• **PC-relative Addressing**: address is the sum of PC and constant in the instruction (e.g. beq , bne ). branch address is relative to PC+4



• **Pseudo-direct Addressing**: 26-bit of instruction concatenated with the 4 MSBs of PC (e.g. j )



#### Summary

| MIPS assembly language |                            |                      |                                             |                                   |  |  |
|------------------------|----------------------------|----------------------|---------------------------------------------|-----------------------------------|--|--|
|                        |                            |                      |                                             |                                   |  |  |
|                        | add                        | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3                          | Three operands; data in registers |  |  |
| Arithmetic             | subtract                   | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3                          | Three operands; data in registers |  |  |
|                        | add immediate              | addi \$s1, \$s2, 100 | \$s1 = \$s2 + 100                           | Used to add constants             |  |  |
|                        | load w ord                 | lw \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100                    | Word from memory to register      |  |  |
|                        | store word                 | sw \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                   | Word from register to memory      |  |  |
| Data transfer          | load byte                  | lb \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100                    | Byte from memory to register      |  |  |
|                        | store byte                 | sb \$s1, 100(\$s2)   |                                             | Byte from register to memory      |  |  |
|                        | load upper<br>immediate    | lui \$s1, 100        | \$s1 = 100 * 2 <sup>16</sup>                | Loads constant in upper 16 bits   |  |  |
|                        | branch on equal            | beq \$s1, \$s2, 25   | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch    |  |  |
| Conditional            | branch on not equal        | bne \$s1, \$s2, 25   | if (\$s1 != \$s2) go to<br>PC+4+100         | Not equal test; PC-relative       |  |  |
| branch                 | set on less than           | slt \$s1, \$s2, \$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne   |  |  |
|                        | set less than<br>immediate | slti \$s1, \$s2, 100 | if (\$s2 < 100) \$s1 = 1;<br>else \$s1 = 0  | Compare less than constant        |  |  |
|                        | jump                       | j 2500               | go to 10000                                 | Jump to target address            |  |  |
| Uncondi-               | jump register              | jr \$ra              | go to \$ra                                  | For switch, procedure return      |  |  |
| tional jump            | jump and link              | jal 2500             | \$ra = PC + 4; go to 10000                  | For procedure call                |  |  |

| 8. Instruction Set Architecture |  |  |
|---------------------------------|--|--|
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |
|                                 |  |  |