

# Università di Pisa

Computer Engineering

Electronic and Communication Systems

### Perceptron

Project Report

TEAM MEMBERS: Olgerti Xhanej

Academic Year: 2020/2021

# Contents

| 1 | Introduction |                                          |    |
|---|--------------|------------------------------------------|----|
|   | 1.1          | Problem Description                      | 2  |
|   | 1.2          | Applications                             | 3  |
|   | 1.3          | Possible Architectures                   | 4  |
| 2 | Architecture |                                          |    |
|   | 2.1          | Multiplication Circuit Architecture      | 5  |
|   | 2.2          | Adder Circuit Architecture               | 8  |
|   | 2.3          | Activation Function Circuit Architecture | 11 |
| 3 | VHDL CODE    |                                          |    |
|   | 3.1          | Modules List                             | 12 |
|   | 3.2          | Perceptron                               | 12 |
|   | 3.3          | Parallel Multiplier                      | 13 |
|   | 3.4          | Unsigned Parallel Multiplier             |    |
|   | 3.5          | Tree Adder                               |    |
|   | 3.6          | LUT                                      | 20 |
|   |              | 3.6.1 Lut generation code                | 20 |
| 4 | Test Plan    |                                          | 22 |
| 5 | XII          | LINX VIVADO Report                       | 23 |
| 6 | Cor          | nclusion                                 | 24 |

### 1 - Introduction

#### 1.1 Problem Description

The main goal of the activity described in this report is the following: realizing a network implementing a **perceptron** with a **sigmoid activation** function.

Before describing the whole design and implementation process a very little introduction about the architecture must be done.



Figure 1: Perceptron Architecture

A **Perceptron** is a binary classifier that maps his inputs to a specific output y = f(z), where f(z) is the **activation function** of the perceptron. The inputs are real numbers and the input z of the activation function is obtained as:

$$z = b + \sum_{i=0}^{N_L - 1} w_i x_i \tag{1}$$

Every input  $x_i$ , every weight  $w_i$  and the bias b are real numbers in the range of [-1, 1].

The activation function, in our case, will be a sigmoid function, described as follows:

$$y = \frac{1}{1 + e^{-z}} \tag{2}$$

0.6

Figure 2: Sigmoid Function Plot

Where z is the result of the equation (1.1).

#### 1.2 Applications

A single perceptron is the building block of *artificial neural networks*, in which different layers of perceptrons are connected. The output of the neural network is a real number and could be use to classify *complex objects*: patterns, human faces, handwritings, medical diagnosis, e-mail spams.



Figure 3: Neural network example

In the image above there is a simple schema of a neural network, in which the circles represent the perceptrons.

#### 1.3 Possible Architectures

The main architecture will be made up by three main logical parts, from an higher-lever point of view:

- Multiplication Circuit: implementation of the multiplication operation between each input  $x_i$  and each weight  $w_i$ .
- Adder Circuit: implementation of the addition between the results of the former phase and the bias b.
- Activation Function Circuit: implementation of the computation of the sigmoid function.

In the next chapter the architecture will be documented with more precision. Different project choices could be made for each logical part of the architecture:

- Multiplication Circuit: could be implemented through a ROM-based solution in which every possible result is stored and the two inputs represent the addresses for getting the result. This solution is good only with a very low number of bits, which is not our case: in fact the the ROM will be composed by  $2^{(n_{w_i}+n_{b_i})}$  memory cells. In order to implement the multiplication circuit will be implemented through a Paraller Multiplier.
- Adder Circuit: different choice could be made to implement the adder circuit. Starting from the simplest to the more complex solution we can exploit the Serial Adder, the Parallel Adder or the Parallel Adder with Pipeline. The first one needs less logic but requires n clock cycles for computing an n bits result. The second solution improves the first one by computing one result in one clock cycle, on the other hand it could add some problems due to long logic chains between two register. The third solution is the best from the perspective of the number of clock cycles required and the critical path, in fact by adding some registers in between the computation of the bits will reduce the logic chains.
- Activation Function Circuit: As seen during the laboratory class, this part will be implemented by exploiting a Look-Up-Table. In order to do so, could be necessary a **truncation** of the result of the former computation in order to limit the size of the LUT. With 12 bits are necessary  $2^{12} = 4096$  entries, which could be even reduced by performing some optimization by exploiting the sigmoid function symmetry.

### 2- Architecture

In this chapter will be discussed deeply the architecture of the three main parts of the perceptron. The general structure could be summarized by the following schema:



Figure 4: General Schema

### 2.1 Multiplication Circuit Architecture

The Multiplication Circuit, as said before, will be implemented through a Parallel Multiplier. The inputs  $b_i$  and  $w_i$  are composed respectively by  $b_x = 8$  bits and  $b_w = 9$  bits. In order to compute the multiplication in the correct way, the inputs need to be translated in the **unsigned form** and then is

possible to perform the multiplication with the parallel multiplier. In the following image is presented the general schema of the Parallel Multiplier:



Figure 5: Parallel Multiplier Architecture

Notice that the sign of the result will be computed by a simple XOR operation between the inputs signs. The Unsigned Parallel Multiplier architecture is the following:



Figure 6: Unsigned Parallel Multiplier Architecture

Each logic block is translated with a related logic block:



Figure 7: Unsigned Parallel Multiplier Architecture

#### 2.2 Adder Circuit Architecture

In order to compute the equation (1.1) different sums need to be computed. The building block of this part will be the **Parallel Adder with Pipeline**: as said before, by adding some registers in between the Carry chains, the critical path impact can be reduced. Furthermore, by exploiting the parallel architecture, a single sum can be computed in a single clock cycle. In the next figure will be presented the Parallel Adder:



Figure 8: Parallel Adder Architecture

To implement the whole sum of 11 terms, in order to decrease the number of cycles needed to compute the whole sum and to reduce the number of bits needed, a tree approach has been chosen. The schema of the tree parallel adder is the following:



Figure 9: Parallel Multiplier Architecture

Some register has been put in between the sum to limit the critical path impact on the performances and clock period limit.

#### 2.3 Activation Function Circuit Architecture

At the end of the computation of the latter phase the output is composed by 21 bits. The computation of the sigmoid function will be done through a **Look-Up-Table**, which will need  $2^{21} = 2097152$  entries of different outputs with 16 bits. In order to reduce the size of the Look-Up-Table a truncation is needed: from 21 bits to 12 bits. In this case the Look-Up Table will be composed by  $2^{12} = 4096$  entries, but, by exploiting the odd symmetry of the sigmoid, only 4096/2 = 2048 entries are needed.



Figure 10: Look-Up Table Architecture

### 3 - VHDL CODE

In this chapter will be presented the main modules that compose the architecture of the **Perceptron with sigmoid activation function**.

#### 3.1 Modules List

As presented in the last chapter, I have followed a similar approach for creating the architecture. The following modules were created:

- Perceptron
  - Parallel\_Multiplier
    - \* Unsigned Parallel Multiplier
      - · Full Adder
      - · Half Adder
  - Tree\_Adder
    - \* Ripple\_Carry\_Adder\_Pipelined
      - · DFF
      - · Full Adder
  - Sigmoid\_Lut\_2048

A **bottom-up strategy** was followed in order to build the architecture: starting from the some modules that will made up the architecture and after finishing each of them some testbenches were written in order to test each building block of the **Perceptron** (See next chapter for details).

#### 3.2 Perceptron

The main hardware description of the architecture. In order to not show too much lines of code only the entity definition of this module will be shown.

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.numeric_std.all;
entity Perceptron is
port(

-- x_1 to x_10 inputs of the perceptron with 8 bits
x_1: in std_logic_vector(7 downto 0);
```

```
x_2: in std_logic_vector(7 downto 0);
    x_3: in std_logic_vector(7 downto 0);
    x_4: in std_logic_vector(7 downto 0);
    x_5: in std_logic_vector(7 downto 0);
12
    x_6: in std_logic_vector(7 downto 0);
13
    x_7: in std_logic_vector(7 downto 0);
14
    x_8: in std_logic_vector(7 downto 0);
    x_9: in std_logic_vector(7 downto 0);
16
    x_10: in std_logic_vector(7 downto 0);
17
    -- w_1 to w_10 inputs of the perceptron with 9 bits
    w_1: in std_logic_vector(8 downto 0);
    w_2: in std_logic_vector(8 downto 0);
21
    w_3: in std_logic_vector(8 downto 0);
22
    w_4: in std_logic_vector(8 downto 0);
    w_5: in std_logic_vector(8 downto 0);
24
    w_6: in std_logic_vector(8 downto 0);
    w_7: in std_logic_vector(8 downto 0);
    w_8: in std_logic_vector(8 downto 0);
27
    w_9: in std_logic_vector(8 downto 0);
28
    w_10: in std_logic_vector(8 downto 0);
29
30
    -- b input of the perceptron with 9 bits
31
    b: in std_logic_vector(8 downto 0);
32
33
    clk: in std_logic;
    rst: in std_logic;
35
36
    -- output of the perceptron 16 bits
37
    f_z: out std_logic_vector(15 downto 0)
    );
    end Perceptron;
```

In the rest of this modules are instantiated and linked the various submodule that made up the **Perceptron** module.

#### 3.3 Parallel Multiplier

```
library IEEE;
use IEEE.std_logic_1164.all;
use ieee.numeric_std.all;

entity Parallel_Multiplier is
generic (
Nbit_a : positive;
Nbit_b: positive
);
```

```
port(
    a_p_signed: in std_logic_vector(Nbit_a - 1 downto 0);
12
    b_p_signed: in std_logic_vector(Nbit_b - 1 downto 0);
    p_signed: out std_logic_vector(Nbit_a + Nbit_b - 1 downto
14
     0)
    );
15
    end entity Parallel_Multiplier;
17
    architecture rtl of Parallel_Multiplier is
18
    -- Building blocks of the Parallel Multiplier
21
    component Unsigned_Parallel_Multiplier
    generic(
22
    Nbit_a : positive;
23
    Nbit_b : positive
24
25
    );
    port(
26
    a_p: in std_logic_vector(Nbit_a - 1 downto 0);
28
    b_p : in std_logic_vector(Nbit_b - 1 downto 0);
        : out std_logic_vector(Nbit_a + Nbit_b - 1 downto 0)
29
30
31
    end component Unsigned_Parallel_Multiplier;
32
33
    -- Unsigned component (will work for the unsigned parallel
34
     multiplier
    signal p_unsigned: std_logic_vector(Nbit_a + Nbit_b - 1
35
     downto 0);
    signal a_p_unsigned: std_logic_vector(Nbit_a - 1 downto 0);
36
    signal b_p_unsigned: std_logic_vector(Nbit_b - 1 downto 0);
38
    -- will carry the sign bit for the signed rapresentation of
39
      the inputs
    signal a_sign: std_logic;
    signal b_sign: std_logic;
41
42
43
    begin
44
    -- Compute the unsigned representation from the signed one
45
    a_p_unsigned <= std_logic_vector(abs(signed(a_p_signed)));</pre>
46
    b_p_unsigned <= std_logic_vector(abs(signed(b_p_signed)));</pre>
47
    -- 2's complement rapresentation, the result sign uis
49
     computed through the xor op. between a and b
    p_signed <= std_logic_vector(unsigned(not(p_unsigned)) + 1)</pre>
50
      when (((a_sign xor b_sign) = '1')) else p_unsigned;
51
    -- Getting of the sign from a and b (the MSB of the C2
     representation)
```

```
a_sign <= a_p_signed(Nbit_a - 1);</pre>
    b_sign <= b_p_signed(Nbit_b - 1);</pre>
54
55
    unsigned_parallel_mul: Unsigned_Parallel_Multiplier
56
    generic map(
57
    Nbit_a => Nbit_a,
58
    Nbit_b => Nbit_b
60
    port map(
61
    a_p => a_p_unsigned,
    b_p => b_p_unsigned,
        => p_unsigned
    );
65
end architecture rtl;
```

#### 3.4 Unsigned Parallel Multiplier

```
library IEEE;
    use IEEE.std_logic_1164.all;
    entity Unsigned_Parallel_Multiplier is
    generic (
    Nbit_a : positive;
    Nbit_b: positive
    );
   port(
    -- Unsigned representation of inputs
11
    a_p: in std_logic_vector(Nbit_a - 1 downto 0);
    b_p: in std_logic_vector(Nbit_b - 1 downto 0);
12
13
    -- p = a_p * b_p
14
    p: out std_logic_vector(Nbit_a + Nbit_b - 1 downto 0)
15
    );
16
    end entity Unsigned_Parallel_Multiplier;
17
    architecture rtl of Unsigned_Parallel_Multiplier is
19
    -- Building blocks of the Unsigned Parallel Multiplier
20
21
   component FULL_ADDER is
   port
   (
23
         : IN std_logic ;
   a
         : IN std_logic ;
    cin : IN std_logic ;
        : OUT std_logic ;
    cout : OUT std_logic
29 );
```

```
end component;
30
31
    component HALF_ADDER is
32
    port
33
    (
34
         : IN std_logic ;
35
    a
         : IN std_logic ;
         : OUT std_logic ;
37
    cout : OUT std_logic
38
39
    );
    end component;
41
    -- Will hold the carry signals among the whole architecture
42
    signal carry_signal: std_logic_vector((Nbit_a - 1)*(Nbit_b
43
      - 1) - 1 downto 0);
    signal last_carry_signal: std_logic_vector((Nbit_b - 1)
44
     downto 0);
45
    -- Will hold the sum result of the FA and HA among the
     whole architecture
    signal sum_signal: std_logic_vector((Nbit_a - 1)*(Nbit_b -
47
     2) - 1 downto 0);
48
    -- will hold the precomputed values for the inputs a and b
49
     of the various Half Adder and Full Adder
    signal a_multiplier: std_logic_vector(Nbit_a + Nbit_b - 2
     downto 0);
    signal b_multiplier: std_logic_vector((Nbit_a - 1)*(Nbit_b
51
     - 1) - 1 downto 0);
52
    begin
53
54
    -- First bit of the result
55
    p(0) \le (a_p(0) \text{ and } b_p(0));
57
58
    -- Computation of the various inputs of each HA and FA
59
    d_process: process(a_p, b_p)
60
    begin
61
62
    for j in 1 to Nbit_b loop
63
    a_multiplier(j - 1) \le (a_p(0) \text{ and } b_p(Nbit_b - j));
64
    end loop;
65
66
    for i in 2 to Nbit_a loop
67
    a_multiplier(Nbit_b + i - 2) \le (a_p(i - 1) and b_p(Nbit_b)
68
     - 1));
    end loop;
```

```
for i in 1 to Nbit_a-1 loop
     for j in 1 to Nbit_b - 1 loop
     b_multiplier((i-1)*(Nbit_b -1) + j - 1) \le (a_p(i) and b_p(i))
      Nbit_b - j - 1));
     end loop;
74
     end loop;
75
     end process d_process;
77
78
     -- Architecture will follow schema of the Parallel
     Multiplier
     -- Row index i
80
    GEN_a: for i in 1 to Nbit_a generate
81
     -- Column index j
82
     GEN_b: for j in 1 to Nbit_b - 1 generate
83
     FIRST_ROW: if i=1 generate
84
     -- In the first Row only HA
85
     LEFT: if j < Nbit_b -1 generate
87
     ROW1_LEFT: HALF_ADDER
     port map
88
89
     (
90
     a
          => a_multiplier(j - 1),
         => b_multiplier(j - 1),
91
         => sum_signal(j - 1),
92
     cout => carry_signal(j - 1)
93
     end generate LEFT;
95
     RIGHT: if j = Nbit_b - 1 generate
96
     ROW1_RIGHT: HALF_ADDER
97
     port map
98
99
     (
     a
          => a_multiplier(j - 1),
100
          => b_multiplier(j - 1),
101
          => p(1), -- Result bit
     cout => carry_signal(j - 1)
103
     );
104
105
     end generate RIGHT;
     end generate FIRST_ROW;
106
107
108
     INTERNAL_ROW: if i > 1 and i < Nbit_a generate</pre>
109
     -- Internal Rows only FA
110
     LEFT: if j = 1 generate
111
     ROW_INT_LEFT: FULL_ADDER
112
113
     port map
114
     a => a_multiplier(Nbit_b + i - 2),
115
     b \Rightarrow b_{multiplier((i-1)*(Nbit_b -1) + j - 1)}
116
     cin =  carry_signal((i-2)*(Nbit_b - 1) + (j-1)),
```

```
s => sum_signal((i-1)*(Nbit_b - 2) + (j-1)),
     cout => carry_signal((i-1)*(Nbit_b - 1) + (j-1))
119
120
     );
     end generate LEFT;
121
     CENTER: if j > 1 and j < Nbit_b - 1 generate</pre>
     ROW_INT_CENTER: FULL_ADDER
123
     port map
124
125
     a => sum_signal((i-2)*(Nbit_b - 2) + (j-2)),
126
     b \Rightarrow b_{multiplier((i-1)*(Nbit_b -1) + j - 1)}
127
     cin => carry_signal((i-2)*(Nbit_b - 1) + (j-1)),
     s => sum_signal((i-1)*(Nbit_b - 2) + (j-1)),
129
     cout => carry_signal((i-1)*(Nbit_b - 1) + (j-1))
130
131
     end generate CENTER;
132
     RIGHT: if j = Nbit_b - 1 generate
133
     ROW_INT_RIGHT: FULL_ADDER
134
     port map
135
136
     a => sum_signal((i-2)*(Nbit_b - 2) + (j-2)),
137
     b \Rightarrow b_{multiplier((i-1)*(Nbit_b -1) + j - 1)}
138
     cin =  carry_signal((i-2)*(Nbit_b - 1) + (j-1)),
139
     s \Rightarrow p(i), -- Result bit
140
     \texttt{cout} \implies \texttt{carry\_signal}((i-1)*(\texttt{Nbit\_b} - 1) + (j-1))
141
     );
142
     end generate RIGHT;
     end generate INTERNAL_ROW;
144
145
146
     LAST_ROW: if i = Nbit_a generate
147
     -- Last row FA and an HA on the rightmost block
148
     LEFT: if j = 1 generate
149
     ROW_INT_LEFT: FULL_ADDER
150
     port map
151
     (
152
     a => a_multiplier(Nbit_b + i - 2),
     b \Rightarrow carry\_signal((i-2)*(Nbit\_b - 1) + (j-1)),
154
     cin => last_carry_signal(Nbit_b - j),
155
     s \Rightarrow p((Nbit_a) + (Nbit_b) - 1 - j), -- Result bit
156
     cout => p((Nbit_a) + (Nbit_b) -1) -- Result bit
158
     end generate LEFT;
159
     CENTER: if j > 1 and j < Nbit_b - 1 generate
160
     ROW_INT_CENTER: FULL_ADDER
161
     port map
162
163
     a => sum_signal((i-2)*(Nbit_b - 2) + (j-2)),
164
     b =  carry_signal((i-2)*(Nbit_b - 1) + (j-1)),
165
     cin => last_carry_signal(Nbit_b - j),
```

```
s \Rightarrow p((Nbit_a) + (Nbit_b) - 1 - j), -- Result bit
     cout =>last_carry_signal(Nbit_b - j + 1)
168
     );
169
     end generate CENTER;
170
     RIGHT: if j = Nbit_b - 1 generate
171
     ROW_INT_RIGHT: HALF_ADDER
172
     port map
173
174
     a => sum_signal((i-2)*(Nbit_b - 2) + (j-2)),
175
    b => carry_signal((i-2)*(Nbit_b - 1) + (j-1)),
176
     s => p((Nbit_a) + (Nbit_b) -1 - j), -- Result bit
     cout =>last_carry_signal(Nbit_b - j + 1)
178
179
     end generate RIGHT;
180
     end generate LAST_ROW;
182
     end generate GEN_b;
     end generate GEN_a;
183
     end architecture rtl;
```

#### 3.5 Tree Adder

```
1 library IEEE;
2 use IEEE.std_logic_1164.all;
4 entity Tree_Adder is
5 port (
6 -- Inputs: result of the multiplication of xi*wi
7 in_1: in std_logic_vector(16 downto 0);
8 in_2: in std_logic_vector(16 downto 0);
9 in_3: in std_logic_vector(16 downto 0);
in_4: in std_logic_vector(16 downto 0);
in_5: in std_logic_vector(16 downto 0);
in_6: in std_logic_vector(16 downto 0);
in_7: in std_logic_vector(16 downto 0);
in_8: in std_logic_vector(16 downto 0);
in_9: in std_logic_vector(16 downto 0);
in_10: in std_logic_vector(16 downto 0);
18 -- Bias input
19 b: in std_logic_vector(8 downto 0);
20 clk: in std_logic;
21 rst: in std_logic;
23 -- Output
24 z: out std_logic_vector(20 downto 0)
25);
26 end Tree_Adder;
```

#### 3.5.1 Ripple Carry Adder Pipelined

```
1 library IEEE;
2 use IEEE.std_logic_1164.all;
4 -- Realize a Ripple Carry Adder in a structural way
6 entity Ripple_Carry_Adder_Pipelined is
7 generic (Nbit: positive);
8 port(
9 -- Inputs
10 a_r: in std_logic_vector(Nbit-2 downto 0);
11 b_r: in std_logic_vector(Nbit-2 downto 0);
12 cin_r: in std_logic;
13 cout_r: out std_logic;
15 -- Will store the result of a_r+b_r
16 s_r: out std_logic_vector(Nbit-1 downto 0);
17 clk: in std_logic;
18 rst: in std_logic
19);
20 end Ripple_Carry_Adder_Pipelined;
22 architecture rtl of Ripple_Carry_Adder_Pipelined is
23 -- Building blocks of the Ripple Carry Adder Pipelined
24 component FULL_ADDER
25 port (
26 a: in std_logic;
27 b: in std_logic;
28 cin: in std_logic;
29 s: out std_logic;
30 cout: out std_logic
31 );
32 end component FULL_ADDER;
34 -- Need of a register to obtain the pipelined version
35 component DFF
36 port (
37 d_dff
            : in std_logic;
           : in std_logic;
38 clk_dff
resetn_dff : in std_logic;
            : out std_logic
40 q_dff
41);
42 end component DFF;
44 signal carry_signal: std_logic_vector(Nbit-1 downto 1);
45 signal dff_signal: std_logic_vector(Nbit-1 downto 0) := (
     others => '0');
```

```
_{
m 48} -- Implemented in a structured way in a similar fashion as
     seen in the Lab lessions
49 GEN: for i in 1 to Nbit generate
50 FIRST: if i=1 generate
51 -- First FA
52 FFI: FULL_ADDER port map (a_r(0), b_r(0), cin_r, s_r(0),
     carry_signal(1));
end generate FIRST;
54 INTERNAL: if i > 1 and i < Nbit generate
55 -- Need of Register detection
56 PIPE: if (i mod 3 = 0) generate
57 DFF_I: DFF
58 port map(
59 d_dff
             => carry_signal(i-1),
            => clk,
60 clk_dff
61 resetn_dff => rst,
             => dff_signal(i-1)
62 q_dff
63);
64 FFI: FULL_ADDER port map (a_r(i-1), b_r(i-1), dff_signal(i-1)
     , s_r(i-1), carry_signal(i));
65 end generate PIPE;
66 -- No need of a register
NOT_PIPE: if (i mod 3 /= 0) generate
68 FFI: FULL_ADDER port map (a_r(i-1), b_r(i-1), carry_signal(i
     -1), s_r(i-1), carry_signal(i));
69 end generate NOT_PIPE;
70 end generate INTERNAL;
72 -- Implicit extension (the inputs have Nbit-2 bits, the
    output has Nbit-1 bits and there
73 -- are Nbit-1 FA so the last bit is replicated in order to
    make the extension in the
74 -- correct way in C2 representation)
76 LAST: if i=Nbit generate
77 FFI: FULL_ADDER port map (a_r(Nbit-2), b_r(Nbit-2),
     carry_signal(Nbit-1), s_r(Nbit-1), cout_r);
78 end generate LAST;
79 end generate GEN;
80 end rtl;
```

#### 3.6 LUT

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.numeric_std.all;
```

```
5 entity sigmoid_lut_2048 is
6 port (
7 address : in std_logic_vector(10 downto 0);
8 dds_out : out std_logic_vector(15 downto 0)
9);
10 end sigmoid_lut_2048;
11
13 -- Output between [-11; +11], rapresented with fixed point
14 -- Need for 1 bit for integer, last 15 bit for float
     rapresentation
-- Reach the LSB method
16 --
_{17} -- LSB(in) = (11)/(2^11 - 1) =
     0.00537371763556424035173424523693
_{18} -- LSB(out) = (1)/(2^15 - 1) =
     3.0518509475997192297128208258309e-5
19 -- inputs -> [-11, +11]
20 -- outputs -> [0, 1]
_{21} -- Q(f(x)) = round(f(x)/LSB(out))*LSB(out)
22 --
_{24} -- What to store in the lut? round(f(x)/LSB(out)) for x in
     [0; 2047]*LSB(in)
26 architecture rtl of sigmoid_lut_2048 is
27 type LUT_t is array (natural range 0 to 2047) of integer;
28 constant LUT: LUT_t := (
29 \ 0 => 16384,
30 1 = > 16428,
31 . . .
32 2046 => 32766,
33 2047 => 32766
34);
36 begin
37 dds_out <= std_logic_vector(TO_SIGNED(LUT(TO_INTEGER(unsigned
     (address))),16));
38 end rtl;
```

#### 3.6.1 Lut generation code

```
LSB(out) = (1)/(2^15 - 1) =
3.0518509475997192297128208258309e-5
LSB(in) = (11)/(2^11 - 1) =
0.00537371763556424035173424523693
```

```
What to store in the lut? round(f(x)/LSB(out)) for x in [0;
     2047]*LSB(in)
    import math
    #Calculate 1sb of x (16 bits) and f(x) (12 bits)
10
    lsb_out = (1)/(2**15 - 1)
11
    lsb_in = (11)/(2**11 - 1)
12
    result = ""
14
15
   for x in range(0, 2048):
16
     f_x = (1)/(1 + math.exp(-(x*lsb_in)))
17
     lut = round(f_x/lsb_out)
18
19
      #Generate lut entries for every x
20
      result += str(x) + " => " + str(lut) + ", \n"
21
22
   print(result)
23
```

## 4 — Test Plan

# 5 — XILINX VIVADO Report

# 6 — Conclusion