Graehme Blair
Drew Hasse
EECS 355
Lab 4: Behavioral Divider
Simulation Results

Two simulations were run. Input files for 16 and 32 bit test cases were used to test the design. Numbers for the divider tests were read in from a text file in the pattern:

Dividend

Divisor

And then passed to the divider component.

16-bit divider simulation input:

Output:

12 12 / 3 = 4 -- 0 3 16 16 / -3 = -5 -- 1 -3 1000 / 0 = 1000 -- 0 OVERFLOW 1000 0 -12 / 7 = -1 -- -5 -12 7 25000 / 125 = 200 -- 0 25000 12 / 9 = 1 -- 3 125 12 3200 / 52 = 61 -- 28 9 3200 -7190 / 127 = -56 -- -78 52 12345 / 123 = 100 -- 45 -7190 127 -9876 / -102 = 96 -- -84 12345 123 -128 / -5 = 25 -- -3 -9876 -102 -128 -5



Figure 1: 16-bit test waveform

45

## 32-bit divider simulation input:

## Output:

-1000000 -1000000 / 2500 = -400 -- 0 2500 4598093 4598093 / -12300 = -373 -- 10193 -12300 1000009 / 4598 = 217 -- 2243 1000009 4598 -3200000 / 24501 = -130 -- -14870 -3200000 24501 3490000 / 0 = 3490000 -- 0 OVERFLOW 3490000 123456 / 9876 = 12 -- 4944 0 123456 -4543245 / 6475 = -701 -- -4270 9876 -4543245 63665742 / 567 = 112285 -- 147 6475 -27538530 / -9852 = 2795 -- -2190 63665742 567 -6575097 / 45 = -146113 -- -12 -27538530 -9852 -6575097

|                         | Msgs             |                                                 |                                                                                                                |                                          |
|-------------------------|------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------|
| /divider_tb/start_tb    | 1                |                                                 |                                                                                                                |                                          |
| /divider_tb/dividend    | -6575097         | -1000000                                        | (4598093                                                                                                       | (1000009                                 |
| /divider_tb/divisor_tb  | 45               | 2500                                            | (-12300                                                                                                        | (4598                                    |
| /divider_tb/quotient    | -146113          | X (XXX (-400                                    | )()()()()()()()()()()()()()()()()()()()(                                                                       | ()()()()(217                             |
| /divider_tb/remaind     | -12              | x (X)(X)0                                       | )()()()()()()()()()()()()()()()()()()()(                                                                       | ( ) ( ) ( ) (2243                        |
| /divider_tb/sign_tb     | U                |                                                 |                                                                                                                |                                          |
| /divider_tb/overflo     | 0                |                                                 |                                                                                                                |                                          |
| /divider_tb/dk_tb       | 1                | ndrondrondrondrondrondrondrondrondrondro        | nhaaahaaadaaaahaaadaaaahaaadaaaahaaadaaadaaahaaadaaadaaadaaadaaadaaadaaadaaadaaadaaadaaadaaadaaadaaadaaadaaada | wwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwwww  |
| /divider_tb/hold        | 1                | والمناهب والمرافق والمرافق والمرافق والمرافق    | المدر بالما المدر                                  |                                          |
| /divider_tb/dut/dk      | 1                | ndrondrondrondrondrondrondrondrondrondro        | ուսվուսավուսավուսավուսավուսավուսավուսավո                                                                       | matamatamatam                            |
| /divider_tb/dut/start   | 1                |                                                 |                                                                                                                |                                          |
| /divider_tb/dut/divi    | 111111111100110  | 111111111111100001011110111000000               | (000000001000110001010010101101                                                                                | (0000000000001111010000100               |
| /divider_tb/dut/divisor | 0000000000101101 | 0000100111000100                                | (11001111111110100                                                                                             | (0001000111110110                        |
| /divider_tb/dut/quo     | 1111111111111111 | UUUUUUU (X)XX (11111111111111111111111001110000 | )()()()()()()()()()()()()()()()()()()(                                                                         | ( )( )( )( )( )( )( )( )( )( )( )( )( )( |
| /divider_tb/dut/rem     | 1111111111110100 | UUUUUUU (\(\)(\)(\)(000000000000000000000000000 | )()()()()()()()()0010011111010001                                                                              | )()()()()(000010                         |
| /divider_tb/dut/ove     | 0                |                                                 |                                                                                                                |                                          |
| /divider_tb/dut/curr    | idle             | init (m)()ide                                   | (init (main loop ) (idle                                                                                       | (init (main) (idle                       |
| /divider_tb/dut/nex     | idle             | main loop ( ) (idle                             | (main loop )()(ide                                                                                             | (main loop ) (idle                       |
| /divider_tb/dut/a       | -12              | x (X)(X)O                                       | )()()()()()(10193                                                                                              | ( )( )( )( )( )2243                      |
| /divider_tb/dut/b       | 45               | X (2500                                         | X 12300                                                                                                        | (4598                                    |
| /divider_tb/dut/q       | -146113          | x (\(\)(\)(\)(\)(\)(\-400                       | )()()()()()()()()()()()()()()()()()()()(                                                                       | )()()()()(217                            |
| /divider_tb/dut/r       | 21497            | X (16960                                        | X 10573                                                                                                        | (16969                                   |
| /divider_tb/dut/a_c     | -12              | 1000000 ()()(0                                  | (4598093 ), ), ), ), (10193                                                                                    | (1000009 )()()()(2243                    |
| /divider_tb/dut/b_c     | 45               | 2500                                            | (12300                                                                                                         | (4598                                    |
| /divider_tb/dut/q_c     | -146113          | 0 )()()(-400                                    | (0 )()()()()(-373                                                                                              | (0 ()))()(217                            |
| /divider_tb/dut/r_c     | 21497            | 16960                                           | ) 10573                                                                                                        | X 16969                                  |

Figure 2: 32-bit waveform output

As shown by the simulations and output files, the divider calculates the correct answer with the appropriate signs for the quotient and remainder. The sign\_tb which is shown as a red line above was removed from the divider because it was unnecssary.

## Design:

The finite state machine used to implement this division consists of five states: idle, init, b\_eq\_1, main loop, and epilogue. These are the same states shown in the finite state diagram from the lecture 9 slides. From the idle state, if the start button is pressed, the next state is the init state, in which the initial values are set so that the division can begin. The value of a is set to the dividend, b is set to the divisor, and the quotient to zero. From the init state, if b is 0 or 1, then the next state is the b eq 1 state. This is because if b is 1, the quotient will just be a, and the remainder will be zero, so we can shortcut the process. If b is 0, then you are trying to divide by zero, and the overflow flag is set and the quotient is set to the value of a. If in the init state, b is not equal to zero or one, the FSM progresses to the main loop state. This state implements the while loop in the pseudocode if the conditions are met, by calculating p using the get\_msb\_pos function, adding 2<sup>p</sup>, to the current quotient, and updating the value of a. In this case when the conditions are met, the next state will be the main loop. This state will continue to have itself as the next state until the conditions (b != 0 && a >= b) are not met, in which case, the FSM will advance to the epilogue. In the epilogue state, the sign of the quotient is found by XORing the MSB of dividend and divisor. If sign is 1, then the quotient is negated, since our loop was operating on the absolute values of the dividend and divisor. The remainder sign is determined by the sign of the dividend, so if MSB of dividend is 1, then the remainder is inverted. From the epilogue, the FSM will move to the idle state, since nothing else needs to be done, where it will wait for the start signal. Also, if at any point the start button is pressed, the current state will be set to the init state, and the calculation will start from there. Looking at the waveform in ModelSim, it appears that the average 32-bit division takes 8 or 9 cycles with this implementation. Some, are much faster as in the case when b = 1, and others may be slower, but most seem to be around 8 or 9. The 16-bit test cases appear to take around 4 or 5 cycles for the average case. The for loop implementation of get msb pos is slightly longer than the recursive version and looks more like a line. The recursive, version is much wider and more parallel, and resembles a tree. The two are functionally equivalent, but the recursive version, breaks up

the std\_logic\_vector into pieces and finds the MSB of each piece, finally returning the MSB position of the entire vector. In terms of area, the recursive implementation is more square shaped, while the long chain in the for loop implementation forms a rectangle, so it appears that the recursive version occupies a slightly larger area, but at the same time, it is also faster.



Figure 3: For loop implementation logic of get\_msb\_pos shown by RTL viewer



Figure 4: Recursive implementation logic of get\_msb\_pos shown by RTL viewer