SLAS368C-OCTOBER 2002- REVISED JUNE 2004

- Low Supply-Voltage Range, 1.8 V . . . 3.6 V
- Ultralow-Power Consumption:
  - Active Mode: 330 μA at 1 MHz, 2.2 V
  - Standby Mode: 1.1 μA
  - Off Mode (RAM Retention): 0.2 μA
- Five Power-Saving Modes
- Wake-Up From Standby Mode in less than 6 μs
- 16-Bit RISC Architecture, 125-ns Instruction Cycle Time
- Three-Channel Internal DMA
- 12-Bit A/D Converter With Internal Reference, Sample-and-Hold and Autoscan Feature
- Dual 12-Bit D/A Converters With Synchronization
- 16-Bit Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer\_B With Three or Seven Capture/Compare-With-Shadow Registers
- On-Chip Comparator
- Serial Communication Interface (USART0), Functions as Asynchronous UART or Synchronous SPI or I<sup>2</sup>C<sup>TM</sup> Interface
- Serial Communication Interface (USART1), Functions as Asynchronous UART or Synchronous SPI Interface
- Supply Voltage Supervisor/Monitor With Programmable Level Detection
- Brownout Detector
- Bootstrap Loader

I<sup>2</sup>C is a registered trademark of Philips Incorporated.

- Serial Onboard Programming, No External Programming Voltage Needed Programmable Code Protection by Security Fuse
- Family Members Include:
  - MSP430F155:

16KB+256B Flash Memory 512B RAM

- MSP430F156:

24KB+256B Flash Memory 1KB RAM

- MSP430F157:

32KB+256B Flash Memory, 1KB RAM

- MSP430F167:

32KB+256B Flash Memory, 1KB RAM

- MSP430F168:

48KB+256B Flash Memory, 2KB RAM

- MSP430F169:

60KB+256B Flash Memory, 2KB RAM

- MSP430F1610:

32KB+256B Flash Memory 5KB RAM

- MSP430F1611:

48KB+256B Flash Memory 10KB RAM

- MSP430F1612:

55KB+256B Flash Memory 5KB RAM

- Available in 64-Pin Quad Flat Pack (QFP)
- For Complete Module Descriptions, See the MSP430x1xx Family User's Guide, Literature Number SLAU049

#### description

The Texas Instruments MSP430 family of ultralow power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that attribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 6µs.

The MSP430x15x/16x/161x series are microcontroller configurations with two built-in 16-bit timers, a fast 12-bit A/D converter, dual 12-bit D/A converter, one or two universal serial synchronous/asynchronous communication interfaces (USART), I<sup>2</sup>C, DMA, and 48 I/O pins. In addition, the MSP430x161x series offers extended RAM addressing for memory-intensive applications and large C-stack requirements.

Typical applications include sensor systems, industrial control applications, hand-held meters, etc.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### **AVAILABLE OPTIONS**

| <b>-</b> .    | PACKAGED DEVICES        |
|---------------|-------------------------|
| TA            | PLASTIC 64-PIN QFP (PM) |
|               | MSP430F155IPM           |
|               | MSP430F156IPM           |
|               | MSP430F157IPM           |
|               | MSP430F167IPM           |
| -40°C to 85°C | MSP430F168IPM           |
|               | MSP430F169IPM           |
|               | MSP430F1610IPM          |
|               | MSP430F1611IPM          |
|               | MSP430F1612IPM          |

### pin designation, MSP430F155, MSP430F156, and MSP430F157





#### pin designation, MSP430F167, MSP430F168, MSP430F169



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### pin designation, MSP430F1610, MSP430F1611, MSP430F1612



#### functional block diagrams

#### MSP430x15x



#### MSP430x16x



SLAS368C-OCTOBER 2002- REVISED JUNE 2004

#### functional block diagrams (continued)

#### MSP430x161x



SLAS368C-OCTOBER 2002- REVISED JUNE 2004

### **Terminal Functions**

| TERMINAL                |     | 1/0  | DESCRIPTION                                                                                                                                                         |  |
|-------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                    | NO. | ., 0 | DEGGINI NOIV                                                                                                                                                        |  |
| AVCC                    | 64  |      | Analog supply voltage, positive terminal. Supplies only the analog portion of ADC12 and DAC12.                                                                      |  |
| AVSS                    | 62  |      | Analog supply voltage, negative terminal. Supplies only the analog portion of ADC12 and DAC12.                                                                      |  |
| DVCC                    | 1   |      | Digital supply voltage, positive terminal. Supplies all digital parts.                                                                                              |  |
| DVSS                    | 63  |      | Digital supply voltage, negative terminal. Supplies all digital parts.                                                                                              |  |
| P1.0/TACLK              | 12  | I/O  | General-purpose digital I/O pin/Timer_A, clock signal TACLK input                                                                                                   |  |
| P1.1/TA0                | 13  | I/O  | General-purpose digital I/O pin/Timer_A, capture: CCI0A input, compare: Out0 output/BSL transmit                                                                    |  |
| P1.2/TA1                | 14  | I/O  | General-purpose digital I/O pin/Timer_A, capture: CCI1A input, compare: Out1 output                                                                                 |  |
| P1.3/TA2                | 15  | I/O  | General-purpose digital I/O pin/Timer_A, capture: CCI2A input, compare: Out2 output                                                                                 |  |
| P1.4/SMCLK              | 16  | I/O  | General-purpose digital I/O pin/SMCLK signal output                                                                                                                 |  |
| P1.5/TA0                | 17  | I/O  | General-purpose digital I/O pin/Timer_A, compare: Out0 output                                                                                                       |  |
| P1.6/TA1                | 18  | I/O  | General-purpose digital I/O pin/Timer_A, compare: Out1 output                                                                                                       |  |
| P1.7/TA2                | 19  | I/O  | General-purpose digital I/O pin/Timer_A, compare: Out2 output                                                                                                       |  |
| P2.0/ACLK               | 20  | I/O  | General-purpose digital I/O pin/ACLK output                                                                                                                         |  |
| P2.1/TAINCLK            | 21  | I/O  | General-purpose digital I/O pin/Timer_A, clock signal at INCLK                                                                                                      |  |
| P2.2/CAOUT/TA0          | 22  | I/O  | General-purpose digital I/O pin/Timer_A, capture: CCI0B input/Comparator_A output/BSL receive                                                                       |  |
| P2.3/CA0/TA1            | 23  | I/O  | General-purpose digital I/O pin/Timer_A, compare: Out1 output/Comparator_A input                                                                                    |  |
| P2.4/CA1/TA2            | 24  | I/O  | General-purpose digital I/O pin/Timer_A, compare: Out2 output/Comparator_A input                                                                                    |  |
| P2.5/Rosc               | 25  | I/O  | General-purpose digital I/O pin/input for external resistor defining the DCO nominal frequency                                                                      |  |
| P2.6/ADC12CLK/<br>DMAE0 | 26  | I/O  | General-purpose digital I/O pin/conversion clock – 12-bit ADC/DMA channel 0 external trigger                                                                        |  |
| P2.7/TA0                | 27  | I/O  | General-purpose digital I/O pin/Timer_A, compare: Out0 output                                                                                                       |  |
| P3.0/STE0               | 28  | I/O  | General-purpose digital I/O pin/slave transmit enable – USART0/SPI mode                                                                                             |  |
| P3.1/SIMO0/SDA          | 29  | I/O  | General-purpose digital I/O pin/slave in/master out of USART0/SPI mode, I <sup>2</sup> C data – USART0/I <sup>2</sup> C mode                                        |  |
| P3.2/SOMI0              | 30  | I/O  | General-purpose digital I/O pin/slave out/master in of USART0/SPI mode                                                                                              |  |
| P3.3/UCLK0/SCL          | 31  | I/O  | General-purpose digital I/O pin/external clock input – USARTO/UART or SPI mode, clock output USARTO/SPI mode, I <sup>2</sup> C clock – USARTO/I <sup>2</sup> C mode |  |
| P3.4/UTXD0              | 32  | I/O  | General-purpose digital I/O pin/transmit data out – USART0/UART mode                                                                                                |  |
| P3.5/URXD0              | 33  | I/O  | General-purpose digital I/O pin/receive data in – USART0/UART mode                                                                                                  |  |
| P3.6/UTXD1 <sup>†</sup> | 34  | I/O  | General-purpose digital I/O pin/transmit data out – USART1/UART mode                                                                                                |  |
| P3.7/URXD1†             | 35  | I/O  | General-purpose digital I/O pin/receive data in – USART1/UART mode                                                                                                  |  |
| P4.0/TB0                | 36  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI0A/B input, compare: Out0 output                                                                               |  |
| P4.1/TB1                | 37  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI1A/B input, compare: Out1 output                                                                               |  |
| P4.2/TB2                | 38  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI2A/B input, compare: Out2 output                                                                               |  |
| P4.3/TB3†               | 39  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI3A/B input, compare: Out3 output                                                                               |  |
| P4.4/TB4†               | 40  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI4A/B input, compare: Out4 output                                                                               |  |
| P4.5/TB5†               | 41  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI5A/B input, compare: Out5 output                                                                               |  |
| P4.6/TB6†               | 42  | I/O  | General-purpose digital I/O pin/Timer_B, capture: CCI6A input, compare: Out6 output                                                                                 |  |
| P4.7/TBCLK              | 43  | I/O  | General-purpose digital I/O pin/Timer_B, clock signal TBCLK input                                                                                                   |  |
| P5.0/STE1†              | 44  | I/O  | General-purpose digital I/O pin/slave transmit enable – USART1/SPI mode                                                                                             |  |
| P5.1/SIMO1†             | 45  | I/O  | General-purpose digital I/O pin/slave in/master out of USART1/SPI mode                                                                                              |  |
| P5.2/SOMI1†             | 46  | I/O  | General-purpose digital I/O pin/slave out/master in of USART1/SPI mode                                                                                              |  |
| P5.3/UCLK1†             | 47  | I/O  | General-purpose digital I/O pin/external clock input – USART1/UART or SPI mode, clock output – USART1/SPI mode                                                      |  |

<sup>† 16</sup>x, 161x devices only



SLAS368C-OCTOBER 2002- REVISED JUNE 2004

# **Terminal Functions (Continued)**

| TERMINAL                               |     |     |                                                                                                                                        |
|----------------------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                   | NO. | 1/0 | DESCRIPTION                                                                                                                            |
| P5.4/MCLK                              | 48  | I/O | General-purpose digital I/O pin/main system clock MCLK output                                                                          |
| P5.5/SMCLK                             | 49  | I/O | General-purpose digital I/O pin/submain system clock SMCLK output                                                                      |
| P5.6/ACLK                              | 50  | I/O | General-purpose digital I/O pin/auxiliary clock ACLK output                                                                            |
| P5.7/TBOUTH/<br>SVSOUT                 | 51  | I/O | General-purpose digital I/O pin/switch all PWM digital output ports to high impedance – Timer_B TB0 to TB6/SVS comparator output       |
| P6.0/A0                                | 59  | I/O | General-purpose digital I/O pin/analog input a0 – 12-bit ADC                                                                           |
| P6.1/A1                                | 60  | I/O | General-purpose digital I/O pin/analog input a1 – 12-bit ADC                                                                           |
| P6.2/A2                                | 61  | I/O | General-purpose digital I/O pin/analog input a2 – 12-bit ADC                                                                           |
| P6.3/A3                                | 2   | I/O | General-purpose digital I/O pin/analog input a3 – 12-bit ADC                                                                           |
| P6.4/A4                                | 3   | I/O | General-purpose digital I/O pin/analog input a4 – 12-bit ADC                                                                           |
| P6.5/A5                                | 4   | I/O | General-purpose digital I/O pin/analog input a5 – 12-bit ADC                                                                           |
| P6.6/A6/DAC0                           | 5   | I/O | General-purpose digital I/O pin/analog input a6 – 12-bit ADC/DAC12.0 output                                                            |
| P6.7/A7/DAC1/<br>SVSIN                 | 6   | I/O | General-purpose digital I/O pin/analog input a7 – 12-bit ADC/DAC12.1 output/SVS input                                                  |
| RST/NMI                                | 58  | I   | Reset input, nonmaskable interrupt input port, or bootstrap loader start (in Flash devices).                                           |
| TCK                                    | 57  | I   | Test clock. TCK is the clock input port for device programming test and bootstrap loader start                                         |
| TDI/TCLK                               | 55  | I   | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.                                              |
| TDO/TDI                                | 54  | I/O | Test data output port. TDO/TDI data output or programming data input terminal                                                          |
| TMS                                    | 56  | I   | Test mode select. TMS is used as an input port for device programming and test.                                                        |
| Ve <sub>REF+</sub>                     | 10  | I   | Input for an external reference voltage                                                                                                |
| VREF+                                  | 7   | 0   | Output of positive terminal of the reference voltage in the ADC12                                                                      |
| V <sub>REF</sub> _/Ve <sub>REF</sub> _ | 11  | I   | Negative terminal for the reference voltage for both sources, the internal reference voltage, or an external applied reference voltage |
| XIN                                    | 8   | I   | Input port for crystal oscillator XT1. Standard or watch crystals can be connected.                                                    |
| XOUT                                   | 9   | 0   | Output terminal of crystal oscillator XT1                                                                                              |
| XT2IN                                  | 53  | I   | Input port for crystal oscillator XT2. Only standard crystals can be connected.                                                        |
| XT2OUT                                 | 52  | 0   | Output terminal of crystal oscillator XT2                                                                                              |



#### short-form description

#### **CPU**

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

#### instruction set

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 1 shows examples of the three types of instruction formats; the address modes are listed in Table 2.



**Table 1. Instruction Word Formats** 

| Dual operands, source-destination | e.g. ADD R4,R5 | R4 + R5> R5           |
|-----------------------------------|----------------|-----------------------|
| Single operands, destination only | e.g. CALL R8   | PC>(TOS), R8> PC      |
| Relative jump, un/conditional     | e.g. JNE       | Jump-on-equal bit = 0 |

**Table 2. Address Mode Descriptions** 

| ADDRESS MODE           | s | D | SYNTAX          | EXAMPLE          | OPERATION                   |
|------------------------|---|---|-----------------|------------------|-----------------------------|
| Register               | • | • | MOV Rs,Rd       | MOV R10,R11      | R10> R11                    |
| Indexed                | • | • | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | M(2+R5)> M(6+R6)            |
| Symbolic (PC relative) | • | • | MOV EDE,TONI    |                  | M(EDE)> M(TONI)             |
| Absolute               | • | • | MOV &MEM,&TCDAT |                  | M(MEM)> M(TCDAT)            |
| Indirect               | • |   | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6)           |
| Indirect autoincrement | • |   | MOV @Rn+,Rm     | MOV @R10+,R11    | M(R10)> R11<br>R10 + 2> R10 |
| Immediate              | • |   | MOV #X,TONI     | MOV #45,TONI     | #45> M(TONI)                |

NOTE: S = source D = destination



SLAS368C-OCTOBER 2002- REVISED JUNE 2004

#### operating modes

The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode AM;
  - All clocks are active
- Low-power mode 0 (LPM0);
  - CPU is disabled ACLK and SMCLK remain active. MCLK is disabled
- Low-power mode 1 (LPM1);
  - CPU is disabled
     ACLK and SMCLK remain active. MCLK is disabled
     DCO's dc-generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2);
  - CPU is disabled
     MCLK and SMCLK are disabled
     DCO's dc-generator remains enabled
     ACLK remains active
- Low-power mode 3 (LPM3);
  - CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled ACLK remains active
- Low-power mode 4 (LPM4);
  - CPU is disabled
     ACLK is disabled
     MCLK and SMCLK are disabled
     DCO's dc-generator is disabled
     Crystal oscillator is stopped



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### interrupt vector addresses

The interrupt vectors and the power-up starting address are located in the address range 0FFFFh - 0FFE0h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

| INTERRUPT SOURCE                                         | INTERRUPT FLAG                                                                   | SYSTEM INTERRUPT                                | WORD ADDRESS | PRIORITY    |
|----------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------|--------------|-------------|
| Power-up<br>External Reset<br>Watchdog<br>Flash memory   | WDTIFG<br>KEYV<br>(see Note 1)                                                   | Reset                                           | 0FFFEh       | 15, highest |
| NMI<br>Oscillator Fault<br>Flash memory access violation | NMIIFG (see Notes 1 & 3)<br>OFIFG (see Notes 1 & 3)<br>ACCVIFG (see Notes 1 & 3) | (Non)maskable<br>(Non)maskable<br>(Non)maskable | 0FFFCh       | 14          |
| Timer_B7 (see Note 5)                                    | TBCCR0 CCIFG<br>(see Note 2)                                                     | Maskable                                        | 0FFFAh       | 13          |
| Timer_B7 (see Note 5)                                    | TBCCR1 to TBCCR6<br>CCIFGs, TBIFG<br>(see Notes 1 & 2)                           | Maskable                                        | 0FFF8h       | 12          |
| Comparator_A                                             | CAIFG                                                                            | Maskable                                        | 0FFF6h       | 11          |
| Watchdog timer                                           | WDTIFG                                                                           | Maskable                                        | 0FFF4h       | 10          |
| USART0 receive                                           | URXIFG0                                                                          | Maskable                                        | 0FFF2h       | 9           |
| USART0 transmit I <sup>2</sup> C transmit/receive/others | UTXIFG0<br>I2CIFG (see Note 4)                                                   | Maskable                                        | 0FFF0h       | 8           |
| ADC12                                                    | ADC12IFG<br>(see Notes 1 & 2)                                                    | Maskable                                        | 0FFEEh       | 7           |
| Timer_A3                                                 | TACCR0 CCIFG<br>(see Note 2)                                                     | Maskable                                        | 0FFECh       | 6           |
| Timer_A3                                                 | TACCR1 and TACCR2<br>CCIFGs, TAIFG<br>(see Notes 1 & 2)                          | Maskable                                        | 0FFEAh       | 5           |
| I/O port P1 (eight flags)                                | P1IFG.0 to P1IFG.7<br>(see Notes 1 & 2)                                          | Maskable                                        | 0FFE8h       | 4           |
| USART1 receive                                           | URXIFG1                                                                          | Maskable                                        | 0FFE6h       | 3           |
| USART1 transmit                                          | UTXIFG1                                                                          | Maskable                                        | 0FFE4h       | 2           |
| I/O port P2 (eight flags)                                | P2IFG.0 to P2IFG.7<br>(see Notes 1 & 2)                                          | Maskable                                        | 0FFE2h       | 1           |
| DAC12<br>DMA                                             | DAC12_0IFG, DAC12_1IFG DMA0IFG, DMA1IFG, DMA2IFG (see Notes 1 & 2)               | Maskable                                        | 0FFE0h       | 0, lowest   |

- NOTES: 1. Multiple source flags
  - 2. Interrupt flags are located in the module.
  - 3. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.
  - 4. I<sup>2</sup>C interrupt flags located in the module
  - 5. Timer\_B7 in MSP430x16x/161x family has 7 CCRs; Timer\_B3 in MSP430x15x family has 3 CCRs; in Timer\_B3 there are only interrupt flags TBCCR0, 1 and 2 CCIFGs and the interrupt-enable bits TBCCR0, 1 and 2 CCIEs.



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### special function registers

Most interrupt and module-enable bits are collected in the lowest address space. Special-function register bits not allocated to a functional purpose are not physically present in the device. This arrangement provides simple software access.

#### interrupt enable 1 and 2



WDTIE: Watchdog timer interrupt enable. Inactive if watchdog mode is selected.

Active if watchdog timer is configured as general-purpose timer.

OFIE: Oscillator-fault-interrupt enable NMIIE: Nonmaskable-interrupt enable

ACCVIE: Flash memory access violation interrupt enable URXIE0: USART0: UART and SPI receive-interrupt enable UTXIE0: USART0: UART and SPI transmit-interrupt enable



URXIE1†: USART1: UART and SPI receive-interrupt enable UTXIE1†: USART1: UART and SPI transmit-interrupt enable

#### interrupt flag register 1 and 2

| Address | 7       | 6       | 5 | 4      | 3 | 2 | 1     | 0      |
|---------|---------|---------|---|--------|---|---|-------|--------|
| 02h     | UTXIFG0 | URXIFG0 |   | NMIIFG |   |   | OFIFG | WDTIFG |
|         | rw-1    | rw-0    |   | rw-0   |   |   | rw-1  | rw-(0) |

WDTIFG: Set on watchdog-timer overflow (in watchdog mode) or security key violation

Reset on V<sub>CC</sub> power-on, or a reset condition at the RST/NMI pin in reset mode

OFIFG: Flag set on oscillator fault

NMIIFG: Set via RST/NMI pin

URXIFG0: USART0: UART and SPI receive flag
UTXIFG0: USART0: UART and SPI transmit flag

|         |   | <del>.</del> | rw-1    | rw-0    |   |   | • | - |
|---------|---|--------------|---------|---------|---|---|---|---|
| 03h     |   |              | UTXIFG1 | URXIFG1 |   |   |   |   |
| Address | 7 | 6            | 5       | 4       | 3 | 2 | 1 | 0 |

URXIFG1‡: USART1: UART and SPI receive flag UTXIFG1‡: USART1: UART and SPI transmit flag

‡ URXIFG1 and UTXIFG1 are not present in MSP430x15x devices.



<sup>†</sup> URXIE1 and UTXIE1 are not present in MSP430x15x devices.

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

### module enable registers 1 and 2

URXE0: USART0: UART mode receive enable UTXE0: USART0: UART mode transmit enable

USPIE0: USART0: SPI mode transmit and receive enable

URXE1†: USART1: UART mode receive enable UTXE1†: USART1: UART mode transmit enable

USPIE1†: USART1: SPI mode transmit and receive enable † URXE1, UTXE1, and USPIE1 are not present in MSP430x15x devices.

Legend: rw: Bit Can Be Read and Written

rw-0: Bit Can Be Read and Written. It Is Reset by PUC.

SFR Bit Not Present in Device

SLAS368C-OCTOBER 2002- REVISED JUNE 2004

## memory organization (MSP430F15x)

|                        |           | MSP430F155            | MSP430F156           | MSP430F157           |
|------------------------|-----------|-----------------------|----------------------|----------------------|
| Memory                 | Size      | 16KB                  | 24KB                 | 32KB                 |
| Main: interrupt vector | Flash     | 0FFFFh – 0FFE0h       | 0FFFFh – 0FFE0h      | 0FFFFh – 0FFE0h      |
| Main: code memory      | Flash     | 0FFFFh – 0C000h       | 0FFFFh – 0A000h      | 0FFFFh – 08000h      |
| Information memory     | Size      | 256 Byte              | 256 Byte             | 256 Byte             |
|                        | Flash     | 010FFh – 01000h       | 010FFh – 01000h      | 010FFh – 01000h      |
| Boot memory            | Size      | 1KB                   | 1KB                  | 1KB                  |
|                        | ROM       | 0FFFh – 0C00h         | 0FFFh – 0C00h        | 0FFFh – 0C00h        |
| RAM                    | Size      | 512B<br>03FFh – 0200h | 1KB<br>05FFh – 0200h | 1KB<br>05FFh – 0200h |
| Peripherals            | 16-bit    | 01FFh – 0100h         | 01FFh - 0100h        | 01FFh – 0100h        |
|                        | 8-bit     | 0FFh – 010h           | 0FFh - 010h          | 0FFh – 010h          |
|                        | 8-bit SFR | 0Fh – 00h             | 0Fh - 00h            | 0Fh – 00h            |

## memory organization (MSP430F16x)

|                        |           | MSP430F167           | MSP430F168           | MSP430F169           |
|------------------------|-----------|----------------------|----------------------|----------------------|
| Memory                 | Size      | 32KB                 | 48KB                 | 60KB                 |
| Main: interrupt vector | Flash     | 0FFFFh – 0FFE0h      | 0FFFFh – 0FFE0h      | 0FFFFh – 0FFE0h      |
| Main: code memory      | Flash     | 0FFFFh – 08000h      | 0FFFFh – 04000h      | 0FFFFh – 01100h      |
| Information memory     | Size      | 256 Byte             | 256 Byte             | 256 Byte             |
|                        | Flash     | 010FFh – 01000h      | 010FFh – 01000h      | 010FFh – 01000h      |
| Boot memory            | Size      | 1KB                  | 1KB                  | 1KB                  |
|                        | ROM       | 0FFFh – 0C00h        | 0FFFh – 0C00h        | 0FFFh – 0C00h        |
| RAM                    | Size      | 1KB<br>05FFh – 0200h | 2KB<br>09FFh – 0200h | 2KB<br>09FFh – 0200h |
| Peripherals            | 16-bit    | 01FFh – 0100h        | 01FFh – 0100h        | 01FFh – 0100h        |
|                        | 8-bit     | 0FFh – 010h          | 0FFh – 010h          | 0FFh – 010h          |
|                        | 8-bit SFR | 0Fh – 00h            | 0Fh – 00h            | 0Fh – 00h            |

# memory organization (MSP430F161x)

|                                                       |                              | MSP430F1610                                | MSP430F1611                                | MSP430F1612                                |
|-------------------------------------------------------|------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|
| Memory<br>Main: interrupt vector<br>Main: code memory | Size<br>Flash<br>Flash       | 32KB<br>0FFFFh – 0FFE0h<br>0FFFFh – 08000h | 48KB<br>0FFFFh – 0FFE0h<br>0FFFFh – 04000h | 55KB<br>0FFFFh – 0FFE0h<br>0FFFFh – 02500h |
| RAM (Total)                                           | Size                         | 5KB<br>024FFh – 01100h                     | 10KB<br>038FFh – 01100h                    | 5KB<br>024FFh – 01100h                     |
| Extended                                              | Size                         | 3KB<br>024FFh – 01900h                     | 8KB<br>038FFh – 01900h                     | 3KB<br>024FFh – 01900h                     |
| Mirrored                                              | Size                         | 2KB<br>018FFh – 01100h                     | 2KB<br>018FFh – 01100h                     | 2KB<br>018FFh – 01100h                     |
| Information memory                                    | Size<br>Flash                | 256 Byte<br>010FFh – 01000h                | 256 Byte<br>010FFh – 01000h                | 256 Byte<br>010FFh – 01000h                |
| Boot memory                                           | Size<br>ROM                  | 1KB<br>0FFFh – 0C00h                       | 1KB<br>0FFFh – 0C00h                       | 1KB<br>0FFFh – 0C00h                       |
| RAM<br>(mirrored at<br>018FFh - 01100h)               | Size                         | 2KB<br>09FFh - 0200h                       | 2KB<br>09FFh – 0200h                       | 2KB<br>09FFh - 0200h                       |
| Peripherals                                           | 16-bit<br>8-bit<br>8-bit SFR | 01FFh – 0100h<br>0FFh – 010h<br>0Fh – 00h  | 01FFh – 0100h<br>0FFh – 010h<br>0Fh – 00h  | 01FFh - 0100h<br>0FFh - 010h<br>0Fh - 00h  |



#### bootstrap loader (BSL)

The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the Application report *Features of the MSP430 Bootstrap Loader*, Literature Number SLAA089.

| BSL Function  | PM Package Pins |
|---------------|-----------------|
| Data Transmit | 13 - P1.1       |
| Data Receive  | 22 - P2.2       |

#### flash memory

The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and two segments of information memory (A and B) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A and B can be erased individually, or as a group with segments 0-n.
   Segments A and B are also called *information memory*.
- New devices may have some bytes programmed in the information memory (needed for test during manufacturing). The user should perform an erase of the information memory prior to the first use.

|                  | MSP4             | 30F15x and       | MSP430F1         | 6x               | 1                | MSP430F16        | 1x               |                                   |                  |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|-----------------------------------|------------------|
| 16KB             | 24KB             | 32KB             | 48KB             | 60KB             | 32KB             | 48KB             | 55KB             |                                   |                  |
| 0FFFFh           | Segment 0<br>w/ Interrupt Vectors |                  |
| 0FE00h<br>0FDFFh | Segment 1                         |                  |
| 0FC00h           |                                   |                  |
| 0FBFFh           | Segment 2                         |                  |
| 0FA00h<br>0F9FFh |                                   | Main<br>  Memory |
| 0191111          | OFSFFII          | 0131111          | 0131111          | OFSFFII          | 01 31 1 11       | 01 31 1 11       | 01 31 1 11       |                                   | · Inciniory      |
| 0C400h           | 0A400h           | 08400h           | 04400h           | 01400h           | 08400h           | 04400h           | 02800h           |                                   |                  |
| 0C3FFh           | 0A3FFh           | 083FFh           | 043FFh           | 013FFh           | 083FFh           | 043FFh           | 027FFh           | Segment n-1                       |                  |
| 0C200h           | 0A200h           | 08200h           | 04200h           | 01200h           | 08200h           | 04200h           | 02600h           |                                   |                  |
| 0C1FFh           | 0A1FFh           | 081FFh           | 041FFh           | 011FFh           | 081FFh           | 041FFh           | 025FFh           | Segment n†                        |                  |
| 0C000h           | 0A000h           | 08000h           | 04000h           | 01100h           | 08000h           | 04000h           | 02500h           |                                   | _                |
|                  |                  |                  |                  |                  | 024FFh           | 038FFh           | 024FFh           |                                   | RAM<br>('F161x   |
|                  |                  |                  |                  |                  | 01100h           | 01100h           | 01100h           |                                   | only)            |
| 010FFh           |                                   |                  |
| 01080h           | Segment A                         | Info             |
| 0107Fh           | Segment B                         | Memory           |
| 01000h           |                                   | J                |

 $<sup>^{\</sup>dagger}$  MSP430F169 and MSP430F1612 flash segment n = 256 bytes.

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### peripherals

Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, see the *MSP430x1xx Family User's Guide*, literature number SLAU049.

#### **DMA** controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC12 conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode without having to awaken to move data to or from a peripheral.

#### oscillator and system clock

The clock system in the MSP430x15x and MSP430x16x(x) family of devices is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal digitally-controlled oscillator (DCO) and a high frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low-power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 6 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal or a high frequency crystal.
- Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

#### brownout, supply voltage supervisor

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. The supply voltage supervisor (SVS) circuitry detects if the supply voltage drops below a user selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (SVM, the device is not automatically reset).

The CPU begins code execution after the brownout circuit releases the device reset. However,  $V_{CC}$  may not have ramped to  $V_{CC(min)}$  at that time. The user must insure the default DCO settings are not changed until  $V_{CC}$  reaches  $V_{CC(min)}$ . If desired, the SVS circuit can be used to determine when  $V_{CC}$  reaches  $V_{CC(min)}$ .

#### digital I/O

There are six 8-bit I/O ports implemented—ports P1 through P6:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Edge-selectable interrupt input capability for all the eight bits of ports P1 and P2.
- Read/write access to port-control registers is supported by all instructions.

### watchdog timer

The primary function of the watchdog timer (WDT) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

#### hardware multiplier (MSP430x16x/161x Only)

The multiplication operation is supported by a dedicated peripheral module. The module performs  $16 \times 16$ ,  $16 \times 8$ ,  $8 \times 16$ , and  $8 \times 8$  bit operations. The module is capable of supporting signed and unsigned multiplication as well as signed and unsigned multiply and accumulate operations. The result of an operation can be accessed immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are required.



SLAS368C-OCTOBER 2002- REVISED JUNE 2004

#### **USARTO**

The MSP430x15x and the MSP430x16x(x) have one hardware universal synchronous/asynchronous receive transmit (USART0) peripheral module that is used for serial data communication. The USART supports synchronous SPI (3 or 4 pin), asynchronous UART and I2C communication protocols using double-buffered transmit and receive channels.

The I<sup>2</sup>C support is compliant with the Philips I<sup>2</sup>C specification version 2.1 and supports standard mode (up to 100 kbps) and fast mode (up to 400 kbps). In addition, 7-bit and 10-bit device addressing modes are supported, as well as master and slave modes. The USARTO also supports 16-bit-wide I<sup>2</sup>C data transfers and has two dedicated DMA channels to maximize bus throughput. Extensive interrupt capability is also given in the I<sup>2</sup>C mode.

#### **USART1 (MSP430x16x/161x Only)**

The MSP430x16x(x) devices have a second hardware universal synchronous/asynchronous receive transmit (USART1) peripheral module that is used for serial data communication. The USART supports synchronous SPI (3 or 4 pin) and asynchronous UART communication protocols, using double-buffered transmit and receive channels. With the exception of I2C support, operation of USART1 is identical to USART0.

#### timer A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|                  | Timer_A3 Signal Connections |                   |              |                      |                   |  |  |  |
|------------------|-----------------------------|-------------------|--------------|----------------------|-------------------|--|--|--|
| Input Pin Number | Device Input Signal         | Module Input Name | Module Block | Module Output Signal | Output Pin Number |  |  |  |
| 12 - P1.0        | TACLK                       | TACLK             |              |                      |                   |  |  |  |
|                  | ACLK                        | ACLK              | _            |                      |                   |  |  |  |
|                  | SMCLK                       | SMCLK             | Timer        | NA                   |                   |  |  |  |
| 21 - P2.1        | TAINCLK                     | INCLK             |              |                      |                   |  |  |  |
| 13 - P1.1        | TA0                         | CCI0A             |              |                      | 13 - P1.1         |  |  |  |
| 22 - P2.2        | TA0                         | CCI0B             | 0000         | T4.0                 | 17 - P1.5         |  |  |  |
|                  | DVSS                        | GND               | CCR0         | TA0                  | 27 - P2.7         |  |  |  |
|                  | DVCC                        | VCC               |              |                      |                   |  |  |  |
| 14 - P1.2        | TA1                         | CCI1A             |              |                      | 14 - P1.2         |  |  |  |
|                  | CAOUT (internal)            | CCI1B             | 0004         | T                    | 18 - P1.6         |  |  |  |
|                  | DV <sub>SS</sub>            | GND               | CCR1         | TA1                  | 23 - P2.3         |  |  |  |
|                  | DV <sub>CC</sub>            | Vcc               |              |                      | ADC12 (internal)  |  |  |  |
| 15 - P1.3        | TA2                         | CCI2A             |              |                      | 15 - P1.3         |  |  |  |
|                  | ACLK (internal)             | CCI2B             | 0000         | T4.0                 | 19 - P1.7         |  |  |  |
|                  | DV <sub>SS</sub>            | GND               | CCR2         | TA2                  | 24 - P2.4         |  |  |  |
|                  | DV <sub>CC</sub>            | V <sub>CC</sub>   |              |                      |                   |  |  |  |

#### timer\_B3 (MSP430x15x Only)

Timer\_B3 is a 16-bit timer/counter with three capture/compare registers. Timer\_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

SLAS368C-OCTOBER 2002- REVISED JUNE 2004

#### timer\_B7 (MSP430x16x/161x Only)

Timer\_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer\_B7 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B7 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|                  |                     | Timer_B3/B7 Si    | gnal Connections | <b>i</b> †           |                   |
|------------------|---------------------|-------------------|------------------|----------------------|-------------------|
| Input Pin Number | Device Input Signal | Module Input Name | Module Block     | Module Output Signal | Output Pin Number |
| 43 - P4.7        | TBCLK               | TBCLK             |                  |                      |                   |
|                  | ACLK                | ACLK              | _                | NA                   |                   |
|                  | SMCLK               | SMCLK             | Timer            |                      |                   |
| 43 - P4.7        | TBCLK               | INCLK             |                  |                      |                   |
| 36 - P4.0        | TB0                 | CCI0A             |                  |                      | 36 - P4.0         |
| 36 - P4.0        | TB0                 | CCI0B             | 0000             |                      | ADC12 (internal)  |
|                  | DVSS                | GND               | CCR0             | TB0                  |                   |
|                  | DV <sub>CC</sub>    | Vcc               |                  |                      |                   |
| 37 - P4.1        | TB1                 | CCI1A             |                  |                      | 37 - P4.1         |
| 37 - P4.1        | TB1                 | CCI1B             | 005/             |                      | ADC12 (internal)  |
|                  | DVSS                | GND               | CCR1             | TB1                  |                   |
|                  | DVCC                | Vcc               |                  |                      |                   |
| 38 - P4.2        | TB2                 | CCI2A             |                  |                      | 38 - P4.2         |
| 38 - P4.2        | TB2                 | CCI2B             | 0000             |                      |                   |
|                  | DVSS                | GND               | CCR2             | TB2                  |                   |
|                  | DV <sub>CC</sub>    | Vcc               |                  |                      |                   |
| 39 - P4.3        | TB3                 | CCI3A             |                  |                      | 39 - P4.3         |
| 39 - P4.3        | TB3                 | CCI3B             | 0000             | TDO                  |                   |
|                  | DVSS                | GND               | CCR3             | TB3                  |                   |
|                  | DV <sub>CC</sub>    | Vcc               |                  |                      |                   |
| 40 - P4.4        | TB4                 | CCI4A             |                  |                      | 40 - P4.4         |
| 40 - P4.4        | TB4                 | CCI4B             | 0004             | TD 4                 |                   |
|                  | DV <sub>SS</sub>    | GND               | CCR4             | TB4                  |                   |
|                  | DVCC                | Vcc               |                  |                      |                   |
| 41 - P4.5        | TB5                 | CCI5A             |                  |                      | 41 - P4.5         |
| 41 - P4.5        | TB5                 | CCI5B             | 0005             | TD.5                 |                   |
|                  | DVSS                | GND               | CCR5             | TB5                  |                   |
|                  | DVCC                | Vcc               |                  |                      |                   |
| 42 - P4.6        | TB6                 | CCI6A             |                  |                      | 42 - P4.6         |
|                  | ACLK (internal)     | CCI6B             | 0000             | TDO                  |                   |
|                  | DV <sub>SS</sub>    | GND               | CCR6             | TB6                  |                   |
|                  | DV <sub>CC</sub>    | Vcc               |                  |                      |                   |

<sup>†</sup> Timer\_B3 implements three capture/compare blocks (CCR0, CCR1 and CCR2 only).



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### comparator\_A

The primary function of the comparator\_A module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

#### ADC12

The ADC12 module supports fast, 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator and a 16 word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.

#### DAC12

The DAC12 module is a 12-bit, R-ladder, voltage output DAC. The DAC12 may be used in 8- or 12-bit mode, and may be used in conjunction with the DMA controller. When multiple DAC12 modules are present, they may be grouped together for synchronous operation.

SLAS368C-OCTOBER 2002- REVISED JUNE 2004

## peripheral file map

|       | PERIPHERAL FILE MAP               |            |       |
|-------|-----------------------------------|------------|-------|
| DMA   | DMA channel 2 transfer size       | DMA2SZ     | 01F6h |
|       | DMA channel 2 destination address | DMA2DA     | 01F4h |
|       | DMA channel 2 source address      | DMA2SA     | 01F2h |
|       | DMA channel 2 control             | DMA2CTL    | 01F0h |
|       | DMA channel 1 transfer size       | DMA1SZ     | 01EEh |
|       | DMA channel 1 destination address | DMA1DA     | 01ECh |
|       | DMA channel 1 source address      | DMA1SA     | 01EAh |
|       | DMA channel 1 control             | DMA1CTL    | 01E8h |
|       | DMA channel 0 transfer size       | DMA0SZ     | 01E6h |
|       | DMA channel 0 destination address | DMA0DA     | 01E4h |
|       | DMA channel 0 source address      | DMA0SA     | 01E2h |
|       | DMA channel 0 control             | DMA0CTL    | 01E0h |
|       | DMA module control 1              | DMACTL1    | 0124h |
|       | DMA module control 0              | DMACTL0    | 0122h |
| DAC12 | DAC12_1 data                      | DAC12_1DAT | 01CAh |
|       | DAC12_1 control                   | DAC12_1CTL | 01C2h |
|       | DAC12_0 data                      | DAC12_0DAT | 01C8h |
|       | DAC12_0 control                   | DAC12_0CTL | 01C0h |
| ADC12 | Interrupt-vector-word register    | ADC12IV    | 01A8h |
|       | Inerrupt-enable register          | ADC12IE    | 01A6h |
|       | Inerrupt-flag register            | ADC12IFG   | 01A4h |
|       | Control register 1                | ADC12CTL1  | 01A2h |
|       | Control register 0                | ADC12CTL0  | 01A0h |
|       | Conversion memory 15              | ADC12MEM15 | 015Eh |
|       | Conversion memory 14              | ADC12MEM14 | 015Ch |
|       | Conversion memory 13              | ADC12MEM13 | 015Ah |
|       | Conversion memory 12              | ADC12MEM12 | 0158h |
|       | Conversion memory 11              | ADC12MEM11 | 0156h |
|       | Conversion memory 10              | ADC12MEM10 | 0154h |
|       | Conversion memory 9               | ADC12MEM9  | 0152h |
|       | Conversion memory 8               | ADC12MEM8  | 0150h |
|       | Conversion memory 7               | ADC12MEM7  | 014Eh |
|       | Conversion memory 6               | ADC12MEM6  | 014Ch |
|       | Conversion memory 5               | ADC12MEM5  | 014Ah |
|       | Conversion memory 4               | ADC12MEM4  | 0148h |
|       | Conversion memory 3               | ADC12MEM3  | 0146h |
|       | Conversion memory 2               | ADC12MEM2  | 0144h |
|       | Conversion memory 1               | ADC12MEM1  | 0142h |
|       | Conversion memory 0               | ADC12MEM0  | 0140h |



## peripheral file map (continued)

|                | PERIPHERAL FILE MAP (CONTI                | NUED)              |       |
|----------------|-------------------------------------------|--------------------|-------|
| ADC12          | ADC memory-control register15             | ADC12MCTL15        | 08Fh  |
| (continued)    | ADC memory-control register14             | ADC12MCTL14        | 08Eh  |
|                | ADC memory-control register13             | ADC12MCTL13        | 08Dh  |
|                | ADC memory-control register12             | ADC12MCTL12        | 08Ch  |
|                | ADC memory-control register11             | ADC12MCTL11        | 08Bh  |
|                | ADC memory-control register10             | ADC12MCTL10        | 08Ah  |
|                | ADC memory-control register9              | ADC12MCTL9         | 089h  |
|                | ADC memory-control register8              | ADC12MCTL8         | 088h  |
|                | ADC memory-control register7              | ADC12MCTL7         | 087h  |
|                | ADC memory-control register6              | ADC12MCTL6         | 086h  |
|                | ADC memory-control register5              | ADC12MCTL5         | 085h  |
|                | ADC memory-control register4              | ADC12MCTL4         | 084h  |
|                | ADC memory-control register3              | ADC12MCTL3         | 083h  |
|                | ADC memory-control register2              | ADC12MCTL2         | 082h  |
|                | ADC memory-control register1              | ADC12MCTL1         | 081h  |
|                | ADC memory-control register0              | ADC12MCTL0         | 080h  |
| Timer_B7/      | Capture/compare register 6                | TBCCR6             | 019Eh |
| Timer_B3       | Capture/compare register 5                | TBCCR5             | 019Ch |
| (see Note 1)   | Capture/compare register 4                | TBCCR4             | 019Ah |
|                | Capture/compare register 3                | TBCCR3             | 0198h |
|                | Capture/compare register 2                | TBCCR2             | 0196h |
|                | Capture/compare register 1                | TBCCR1             | 0194h |
|                | Capture/compare register 0                | TBCCR0             | 0192h |
|                | Timer_B register                          | TBR                | 0190h |
|                | Capture/compare control 6                 | TBCCTL6            | 018Eh |
|                | Capture/compare control 5                 | TBCCTL5            | 018Ch |
|                | Capture/compare control 4                 | TBCCTL4            | 018Ah |
|                | Capture/compare control 3                 | TBCCTL3            | 0188h |
|                | Capture/compare control 2                 | TBCCTL2            | 0186h |
|                | Capture/compare control 1                 | TBCCTL1            | 0184h |
|                | Capture/compare control 0                 | TBCCTL0            | 0182h |
|                | Timer_B control                           | TBCTL              | 0180h |
|                | Timer_B interrupt vector                  | TBIV               | 011Eh |
| Timer_A3       | Reserved                                  |                    | 017Eh |
|                | Reserved                                  |                    | 017Ch |
|                | Reserved                                  |                    | 017Ah |
|                | Reserved                                  |                    | 0178h |
|                | Capture/compare register 2                | TACCR2             | 0176h |
|                | Capture/compare register 1                | TACCR1             | 0174h |
|                | Capture/compare register 0                | TACCR0             | 0172h |
|                | Timer_A register                          | TAR                | 0170h |
|                | Reserved                                  |                    | 016Eh |
|                | Reserved                                  |                    | 016Ch |
|                | Reserved                                  |                    | 016Ah |
|                | Reserved                                  |                    | 0168h |
| OTE 4 Times Di | 7 in MSP430x16x/161x family has 7 CCRs. T | " DO '- MOD 400-45 |       |

NOTE 1: Timer\_B7 in MSP430x16x/161x family has 7 CCRs, Timer\_B3 in MSP430x15x family has 3 CCRs.



SLAS368C-OCTOBER 2002- REVISED JUNE 2004

## peripheral file map (continued)

|                         | PERIPHERAL FILE MAP (CONTINU         | JED)    |                 |
|-------------------------|--------------------------------------|---------|-----------------|
| Timer_A3                | Capture/compare control 2            | TACCTL2 | 0166h           |
| (continued)             | Capture/compare control 1            | TACCTL1 | 0164h           |
|                         | Capture/compare control 0            | TACCTL0 | 0162h           |
|                         | Timer_A control                      | TACTL   | 0160h           |
|                         | Timer_A interrupt vector             | TAIV    | 012Eh           |
| Hardware                | Sum extend                           | SUMEXT  | 013Eh           |
| Multiplier              | Result high word                     | RESHI   | 013Ch           |
| (MSP430x16x and         | Result low word                      | RESLO   | 013Ah           |
| MSP430x161x only)       | Second operand                       | OP2     | 0138h           |
| Olly)                   | Multiply signed +accumulate/operand1 | MACS    | 0136h           |
|                         | Multiply+accumulate/operand1         | MAC     | 0134h           |
|                         | Multiply signed/operand1             | MPYS    | 0132h           |
|                         | Multiply unsigned/operand1           | MPY     | 0130h           |
| Flash                   | Flash control 3                      | FCTL3   | 012Ch           |
|                         | Flash control 2                      | FCTL2   | 012Ch           |
|                         | Flash control 1                      | FCTL1   | 012AII<br>0128h |
| Watchdoo                | Watchdog Timer control               | WDTCTL  | 0120h           |
| Watchdog<br>USART1      | Transmit buffer                      |         | 0120h           |
| (MSP430x16x and         |                                      | U1TXBUF | 0               |
| MSP430x161x             | Receive buffer                       | U1RXBUF | 07Eh            |
| only)                   | Baud rate                            | U1BR1   | 07Dh            |
|                         | Baud rate                            | U1BR0   | 07Ch            |
|                         | Modulation control                   | U1MCTL  | 07Bh            |
|                         | Receive control                      | U1RCTL  | 07Ah            |
|                         | Transmit control                     | U1TCTL  | 079h            |
|                         | USART control                        | U1CTL   | 078h            |
| USARTO                  | Transmit buffer                      | U0TXBUF | 077h            |
| (UART or SPI mode)      | Receive buffer                       | U0RXBUF | 076h            |
| or rinoue)              | Baud rate                            | U0BR1   | 075h            |
|                         | Baud rate                            | U0BR0   | 074h            |
|                         | Modulation control                   | U0MCTL  | 073h            |
|                         | Receive control                      | U0RCTL  | 072h            |
|                         | Transmit control                     | UOTCTL  | 071h            |
|                         | USART control                        | U0CTL   | 070h            |
| USART0                  | I2C interrupt vector                 | I2CIV   | 011Ch           |
| (I <sup>2</sup> C mode) | I2C slave address                    | I2CSA   | 011Ah           |
|                         | I2C own address                      | I2COA   | 0118h           |
|                         | I2C data                             | I2CDR   | 076h            |
|                         | I2C SCLL                             | 12CSCLL | 075h            |
|                         | I2C SCLH                             | I2CSCLH | 074h            |
|                         | I2C PSC                              | I2CPSC  | 073h            |
|                         | I2C data control                     | I2CDCTL | 072h            |
|                         | I2C transfer control                 | 12CTCTL | 071h            |
|                         | USART control                        | U0CTL   | 070h            |
|                         | I2C data count                       | 12CNDAT | 052h            |
|                         | I2C interrupt flag                   | I2CIFG  | 052H            |
|                         | I2C interrupt riag                   | I2CIFG  | 051h            |
|                         | 120 interrupt enable                 | IZUIE   | บอบก            |



## peripheral file map (continued)

|                   | PERIPHERAL FILE MAP (CONTINUED)                 |         |      |
|-------------------|-------------------------------------------------|---------|------|
| Comparator_A      | Comparator_A port disable                       | CAPD    | 05Bh |
|                   | Comparator_A control2                           | CACTL2  | 05Ah |
|                   | Comparator_A control1                           | CACTL1  | 059h |
| Basic Clock       | Basic clock system control2                     | BCSCTL2 | 058h |
|                   | Basic clock system control1                     | BCSCTL1 | 057h |
|                   | DCO clock frequency control                     | DCOCTL  | 056h |
| BrownOUT, SVS     | SVS control register (reset by brownout signal) | SVSCTL  | 055h |
| Port P6           | Port P6 selection                               | P6SEL   | 037h |
|                   | Port P6 direction                               | P6DIR   | 036h |
|                   | Port P6 output                                  | P6OUT   | 035h |
|                   | Port P6 input                                   | P6IN    | 034h |
| Port P5           | Port P5 selection                               | P5SEL   | 033h |
|                   | Port P5 direction                               | P5DIR   | 032h |
|                   | Port P5 output                                  | P5OUT   | 031h |
|                   | Port P5 input                                   | P5IN    | 030h |
| Port P4           | Port P4 selection                               | P4SEL   | 01Fh |
|                   | Port P4 direction                               | P4DIR   | 01Eh |
|                   | Port P4 output                                  | P4OUT   | 01Dh |
|                   | Port P4 input                                   | P4IN    | 01Ch |
| Port P3           | Port P3 selection                               | P3SEL   | 01Bh |
|                   | Port P3 direction                               | P3DIR   | 01Ah |
|                   | Port P3 output                                  | P3OUT   | 019h |
|                   | Port P3 input                                   | P3IN    | 018h |
| Port P2           | Port P2 selection                               | P2SEL   | 02Eh |
|                   | Port P2 interrupt enable                        | P2IE    | 02Dh |
|                   | Port P2 interrupt-edge select                   | P2IES   | 02Ch |
|                   | Port P2 interrupt flag                          | P2IFG   | 02Bh |
|                   | Port P2 direction                               | P2DIR   | 02Ah |
|                   | Port P2 output                                  | P2OUT   | 029h |
|                   | Port P2 input                                   | P2IN    | 028h |
| Port P1           | Port P1 selection                               | P1SEL   | 026h |
|                   | Port P1 interrupt enable                        | P1IE    | 025h |
|                   | Port P1 interrupt-edge select                   | P1IES   | 024h |
|                   | Port P1 interrupt flag                          | P1IFG   | 023h |
|                   | Port P1 direction                               | P1DIR   | 022h |
|                   | Port P1 output                                  | P1OUT   | 021h |
|                   | Port P1 input                                   | P1IN    | 020h |
| Special Functions | SFR module enable 2                             | ME2     | 005h |
|                   | SFR module enable 1                             | ME1     | 004h |
|                   | SFR interrupt flag2                             | IFG2    | 003h |
|                   | SFR interrupt flag1                             | IFG1    | 002h |
|                   | SFR interrupt enable2                           | IE2     | 001h |
|                   | SFR interrupt enable1                           | IE1     | 000h |



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>         |                                  |
|---------------------------------------------------------------|----------------------------------|
| Voltage applied to any pin (see Note)                         | 0.3 V to V <sub>CC</sub> + 0.3 V |
| Diode current at any device terminal                          | ±2 mA                            |
| Storage temperature, T <sub>sta</sub> : (unprogrammed device) | –55°C to 150°C                   |
|                                                               | –40°C to 85°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                                                                                                     |                         |                         | MIN  | NOM    | MAX  | UNITS |
|-----------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------|--------|------|-------|
| Supply voltage during program execution, VCC (AVCC = DVCC = VCC)                                    |                         | MSP430F15x/16x/<br>161x | 1.8  |        | 3.6  | V     |
| Supply voltage during flash memory program (AV <sub>CC</sub> = DV <sub>CC</sub> = V <sub>CC</sub> ) | ming, V <sub>CC</sub>   | MSP430F15x/16x/<br>161x | 2.7  |        | 3.6  | V     |
| Supply voltage during program execution, S\Note 1), VCC (AVCC = DVCC = VCC)                         | MSP430F15x/16x/<br>161x | 2                       |      | 3.6    | V    |       |
| Supply voltage, VSS (AVSS = DVSS = VSS)                                                             |                         |                         | 0    |        | 0    | V     |
| Operating free-air temperature range, TA                                                            |                         | MSP430F15x/16x/<br>161x | -40  |        | 85   | °C    |
|                                                                                                     | LF selected, XTS=0      | Watch crystal           |      | 32.768 |      | kHz   |
| LFXT1 crystal frequency, f(LFXT1) (see Notes 2 and 3)                                               | XT1 selected, XTS=1     | Ceramic resonator       | 450  |        | 8000 | kHz   |
| (300 110103 2 4110 0)                                                                               | XT1 selected, XTS=1     | Crystal                 | 1000 |        | 8000 | kHz   |
| VT2                                                                                                 |                         | Ceramic resonator       | 450  |        | 8000 |       |
| XT2 crystal frequency, f(XT2)                                                                       |                         | Crystal                 | 1000 |        | 8000 | kHz   |
|                                                                                                     | V <sub>CC</sub> = 1.8 V | DC                      |      | 4.15   |      |       |
| Processor frequency (signal MCLK), f(Syster                                                         | n)                      | V <sub>CC</sub> = 3.6 V | DC   |        | 8    | MHz   |

- NOTES: 1. The minimum operating supply voltage is defined according to the trip point where POR is going active by decreasing the supply voltage. POR is going inactive when the V<sub>CC</sub> is raised above the minimum supply voltage plus the hysteresis of the SVS circuitry.
  - In LF mode, the LFXT1 oscillator requires a watch crystal. A 5.1MΩ resistor from XOUT to V<sub>SS</sub> is recommended when V<sub>CC</sub> < 2.5 V. In XT1 mode, the LFXT1 and XT2 oscillators accept a ceramic resonator or crystal up to 4.15MHz at V<sub>CC</sub> ≥ 2.2 V. In XT1 mode, the LFXT1 and XT2 oscillators accept a ceramic resonator or crystal up to 8MHz at V<sub>CC</sub> ≥ 2.8 V.
  - 3. In LF mode, the LFXT1 oscillator requires a watch crystal. In XT1 mode, LFXT1 accepts a ceramic resonator or a crystal.



Figure 1. Frequency vs Supply Voltage, MSP430F15x/16x/161x



NOTE: All voltages referenced to VSS. The JTAG fuse-blow voltage, VFB, is allowed to exceed the absolute maximum rating. The voltage is applied to the TDI/TCLK pin when blowing the JTAG fuse.

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted)

## MSP430F15x/16x supply current into $AV_{CC} + DV_{CC}$ excluding external current ( $AV_{CC} = DV_{CC} = V_{CC}$ )

| PARAMETER |                                                                                     | TEST CONDITIONS                                           |                              | MIN | NOM | MAX | UNIT |
|-----------|-------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------|-----|-----|-----|------|
|           | Active mode, (see Note 1) $f(MCLK) = f(SMCLK) = 1 \text{ MHz},$                     | $T_{\Delta} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | V <sub>CC</sub> = 2.2 V      |     | 330 | 400 | μA   |
| 1         | f(ACLK) = 32,768 Hz<br>XTS=0, SELM=(0,1)                                            | 14 10 0 10 00 0                                           | V <sub>CC</sub> = 3 V        |     | 500 | 600 | μ    |
| I(AM)     | Active mode, (see Note 1)<br>f(MCLK) = f(SMCLK) = 4,096 Hz,                         | T 4000 4 0500                                             | V <sub>CC</sub> = 2.2 V      |     | 2.5 | 7   |      |
|           | f(ACLK) = 4,096 Hz<br>XTS=0, SELM=3                                                 | $T_A = -40^{\circ}C$ to $85^{\circ}C$                     | V <sub>CC</sub> = 3 V        |     | 9   | 20  | μΑ   |
| la pro    | Low-power mode, (LPM0)<br>f(MCLK) = 0 MHz, f(SMCLK) = 1 MHz,<br>f(ACLK) = 32,768 Hz | $T_{\Delta} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | V <sub>CC</sub> = 2.2 V      |     | 50  | 60  | ^    |
| I(LPM0)   | XTS=0, SELM=(0,1)<br>(see Note 1)                                                   | 1A = -40°C to 85°C                                        | V <sub>CC</sub> = 3 V        |     | 75  | 90  | μΑ   |
|           | Low-power mode, (LPM2),                                                             |                                                           | V <sub>CC</sub> = 2.2 V      |     | 11  | 14  | .    |
| I(LPM2)   | f(MCLK) = f(SMCLK) = 0 MHz,<br>f(ACLK) = 32.768 Hz, SCG0 = 0                        | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$              | V <sub>CC</sub> = 3 V        |     | 17  | 22  | μΑ   |
|           |                                                                                     | T <sub>A</sub> = -40°C                                    |                              |     | 1.1 | 1.6 |      |
|           | Low-power mode, (LPM3)                                                              | T <sub>A</sub> = 25°C                                     | V <sub>CC</sub> = 2.2 V      |     | 1.1 | 1.6 |      |
| la pues   | f(MCLK) = f(SMCLK) = 0 MHz,                                                         | T <sub>A</sub> = 85°C                                     |                              |     | 2.2 | 3.0 |      |
| I(LPM3)   | $f_{(ACLK)} = 32,768 \text{ Hz}, SCG0 = 1$                                          | T <sub>A</sub> = -40°C                                    |                              |     | 2.2 | 2.8 | μΑ   |
|           | (see Note 2)                                                                        | T <sub>A</sub> = 25°C                                     | V <sub>CC</sub> = 3 V        |     | 2.0 | 2.6 |      |
|           |                                                                                     | T <sub>A</sub> = 85°C                                     |                              |     | 3.0 | 4.3 |      |
|           | Low-power mode, (LPM4)                                                              | $T_A = -40^{\circ}C$                                      |                              |     | 0.1 | 0.5 | μА   |
| I(LPM4)   | f(MCLK) = 0 MHz, f(SMCLK) = 0 MHz,                                                  | T <sub>A</sub> = 25°C                                     | V <sub>CC</sub> = 2.2V / 3 V |     | 0.2 | 0.5 |      |
| , ,       | f <sub>(ACLK)</sub> = 0 Hz, SCG0 = 1                                                | T <sub>A</sub> = 85°C                                     |                              |     | 1.3 | 2.5 |      |

NOTES: 1. Timer\_B is clocked by f(DCOCLK) = 1 MHz. All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

Current consumption of active mode versus system frequency, F-version

$$I(AM) = I(AM) [1 MHz] \times f(System) [MHz]$$

Current consumption of active mode versus supply voltage, F-version

$$I_{(AM)} = I_{(AM)[3\ V]} + 210\ \mu\text{A/V} \times (V_{CC} - 3\ V)$$

<sup>2.</sup> WDT is clocked by f<sub>(ACLK)</sub> = 32,768 Hz. All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current. The current consumption in LPM2 and LPM3 are measured with ACLK selected.

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted)

### MSP430F161x supply current into $AV_{CC} + DV_{CC}$ excluding external current ( $AV_{CC} = DV_{CC} = V_{CC}$ )

| PARAMETER |                                                                                       | TEST CONDITIONS                                                   |                              | MIN | NOM | MAX | UNIT |
|-----------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------|-----|-----|-----|------|
|           | Active mode, (see Note 1) $f(MCLK) = f(SMCLK) = 1 \text{ MHz},$                       | $T_{\Delta} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | V <sub>CC</sub> = 2.2 V      |     | 330 | 400 | μА   |
| 1         | f(ACLK) = 32,768 Hz<br>XTS=0, SELM=(0,1)                                              | 1A - 10 0 to 00 0                                                 | V <sub>CC</sub> = 3 V        |     | 500 | 600 | μ    |
| I(AM)     | Active mode, (see Note 1)<br>f(MCLK) = f(SMCLK) = 4,096 Hz,                           | T 4000 4 0500                                                     | V <sub>CC</sub> = 2.2 V      |     | 2.5 | 7   |      |
|           | f(ACLK) = 4,096 Hz<br>XTS=0, SELM=3                                                   | $T_A = -40^{\circ}C$ to $85^{\circ}C$                             | V <sub>CC</sub> = 3 V        |     | 9   | 20  | μΑ   |
| 10        | Low-power mode, (LPM0)<br>f(MCLK) = 0  MHz, f(SMCLK) = 1  MHz, $f(MCLK) = 22.768  Hz$ | T. 400C to 050C                                                   | V <sub>CC</sub> = 2.2 V      |     | 50  | 60  | ^    |
| I(LPM0)   | f(ACLK) = 32,768 Hz<br>XTS=0, SELM=(0,1)<br>(see Note 1)                              | $T_A = -40^{\circ}C$ to $85^{\circ}C$                             | V <sub>CC</sub> = 3 V        |     | 75  | 95  | μΑ   |
|           | Low-power mode, (LPM2),                                                               |                                                                   | V <sub>CC</sub> = 2.2 V      |     | 11  | 14  |      |
| I(LPM2)   | f(MCLK) = f(SMCLK) = 0 MHz,<br>f(ACLK) = 32.768 Hz, SCG0 = 0                          | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                      | V <sub>CC</sub> = 3 V        |     | 17  | 22  | μΑ   |
|           |                                                                                       | T <sub>A</sub> = -40°C                                            |                              |     | 1.3 | 1.6 |      |
|           | Low-power mode, (LPM3)                                                                | T <sub>A</sub> = 25°C                                             | V <sub>CC</sub> = 2.2 V      |     | 1.3 | 1.6 |      |
| 10        | f(MCLK) = f(SMCLK) = 0 MHz,                                                           | T <sub>A</sub> = 85°C                                             |                              |     | 3.0 | 6.0 |      |
| I(LPM3)   | $f_{(ACLK)} = 32,768 \text{ Hz}, SCG0 = 1$                                            | T <sub>A</sub> = -40°C                                            |                              |     | 2.6 | 3.0 | μΑ   |
|           | (see Note 2)                                                                          | T <sub>A</sub> = 25°C                                             | VCC = 3 V                    |     | 2.6 | 3.0 |      |
|           |                                                                                       | T <sub>A</sub> = 85°C                                             |                              |     | 4.4 | 8.0 |      |
|           | Low-power mode, (LPM4)                                                                | $T_A = -40^{\circ}C$                                              |                              |     | 0.2 | 0.5 | μА   |
| I(LPM4)   | f(MCLK) = 0 MHz, $f(SMCLK) = 0 MHz$ ,                                                 | T <sub>A</sub> = 25°C                                             | V <sub>CC</sub> = 2.2V / 3 V |     | 0.2 | 0.5 |      |
| , ,       | f(ACLK) = 0 Hz, $SCG0 = 1$                                                            | T <sub>A</sub> = 85°C                                             |                              |     | 2.0 | 5.0 |      |

NOTES: 1. Timer\_B is clocked by f(DCOCLK) = 1 MHz. All inputs are tied to 0 V or to VCC. Outputs do not source or sink any current.

Current consumption of active mode versus system frequency, F-version

$$I(AM) = I(AM) [1 MHz] \times f(System) [MHz]$$

Current consumption of active mode versus supply voltage, F-version

$$I_{(AM)} = I_{(AM)} [3 V] + 210 \mu A/V \times (V_{CC} - 3 V)$$

<sup>2.</sup> WDT is clocked by f(ACLK) = 32,768 Hz. All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current. The current consumption in LPM2 and LPM3 are measured with ACLK selected.

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

## SCHMITT-trigger inputs – Ports P1, P2, P3, P4, P5, P6; RST/NMI; JTAG: TCK, TMS, TDI/TCLK, TDO/TDI

|                  | PARAMETER                                                       | TEST CONDITIONS         | MIN | TYP MAX | UNIT |
|------------------|-----------------------------------------------------------------|-------------------------|-----|---------|------|
| .,               | Death a section to set the selection of                         | V <sub>CC</sub> = 2.2 V | 1.1 | 1.5     | .,   |
| V <sub>IT+</sub> | Positive-going input threshold voltage                          | VCC = 3 V               | 1.5 | 1.98    | V    |
| .,               | No mative assistant in part through and a saltant               | V <sub>CC</sub> = 2.2 V | 0.4 | 0.9     | V    |
| $V_{IT-}$        | Negative-going input threshold voltage                          | VCC = 3 V               | 0.9 | 1.3     | V    |
| \/.              | Input voltage bystoresis (Vi- Vi- )                             | V <sub>CC</sub> = 2.2 V | 0.3 | 1.1     | V    |
| V <sub>hys</sub> | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) | V <sub>CC</sub> = 3 V   | 0.5 | 1       | V    |

#### inputs Px.x, TAx, TBx

|                                        | PARAMETER                                          | TEST CONDITIONS                                | VCC   | MIN | TYP | MAX | UNIT   |
|----------------------------------------|----------------------------------------------------|------------------------------------------------|-------|-----|-----|-----|--------|
| 40.0                                   | Port P1, P2: P1.x to P2.x, external trigger signal | 2.2 V                                          | 62    |     |     | 20  |        |
| t(int)                                 | External interrupt timing                          | for the interrupt flag, (see Note 1)           | 3 V   | 50  |     |     | ns     |
| t(cap) Timer_A, Timer_B capture timing |                                                    | TA0, TA1, TA2                                  | 2.2 V | 62  |     |     |        |
|                                        |                                                    | TB0, TB1, TB2, TB3, TB4, TB5, TB6 (see Note 2) | 3 V   | 50  |     |     | ns     |
| f(TAext)                               | Timer_A, Timer_B clock                             | TACLK TROLK INCLKATOR AND                      | 2.2 V |     |     | 8   | MI I-  |
| f(TBext)                               | frequency externally applied to pin                |                                                | 3 V   |     |     | 10  | MHz    |
| f(TAint)                               | Timer_A, Timer_B clock                             | SMCLK or ACLK signal calcated                  | 2.2 V |     |     | 8   | MHz    |
| f(TBint)                               | frequency                                          | SMCLK or ACLK signal selected                  | 3 V   |     |     | 10  | IVIT1Z |

NOTES: 1. The external signal sets the interrupt flag every time the minimum  $t_{(int)}$  parameters are met. It may be set even with trigger signals shorter than  $t_{(int)}$ .

2. Seven capture/compare registers in 'x16x/161x and three capture/compare registers in 'x15x.

#### leakage current - Ports P1, P2, P3, P4, P5 and P6 (see Note 1)

| PARAMETER              |                 |         | TEST CONDITIONS                  |                             | MIN | TYP | MAX | UNIT |
|------------------------|-----------------|---------|----------------------------------|-----------------------------|-----|-----|-----|------|
| I <sub>lkg(Px.y)</sub> | Leakage current | Port Px | V <sub>(Px.y)</sub> (see Note 2) | V <sub>CC</sub> = 2.2 V/3 V |     |     | ±50 | nA   |

NOTES: 1. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted.

2. The port pin must be selected as input.

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### outputs - Ports P1, P2, P3, P4, P5, and P6

|     | PARAMETER                  | TEST                             | CONDITIONS                |            | MIN                   | TYP MAX               | UNIT |
|-----|----------------------------|----------------------------------|---------------------------|------------|-----------------------|-----------------------|------|
|     |                            | $I_{OH(max)} = -1.5 \text{ mA},$ | $V_{CC} = 2.2 \text{ V},$ | See Note 1 | V <sub>CC</sub> -0.25 | VCC                   |      |
| V   | Lligh lovel output voltage | $I_{OH(max)} = -6 \text{ mA},$   | $V_{CC} = 2.2 \text{ V},$ | See Note 2 | VCC-0.6               | VCC                   | V    |
| VOH | High-level output voltage  | $I_{OH(max)} = -1.5 \text{ mA},$ | $V_{CC} = 3 V$ ,          | See Note 1 | V <sub>CC</sub> -0.25 | VCC                   | V    |
|     |                            | $I_{OH(max)} = -6 \text{ mA},$   | $V_{CC} = 3 V$ ,          | See Note 2 | VCC-0.6               | VCC                   |      |
|     |                            | $I_{OL(max)} = 1.5 \text{ mA},$  | $V_{CC} = 2.2 \text{ V},$ | See Note 1 | V <sub>SS</sub>       | V <sub>SS</sub> +0.25 |      |
| V   | Low-level output voltage   | $I_{OL(max)} = 6 \text{ mA},$    | $V_{CC} = 2.2 \text{ V},$ | See Note 2 | VSS                   | V <sub>SS</sub> +0.6  | V    |
| VOL | Low-level output voltage   | $I_{OL(max)} = 1.5 \text{ mA},$  | $V_{CC} = 3 V$ ,          | See Note 1 | VSS                   | V <sub>SS</sub> +0.25 | V    |
|     |                            | $I_{OL(max)} = 6 \text{ mA},$    | V <sub>C</sub> C = 3 V,   | See Note 2 | VSS                   | V <sub>SS</sub> +0.6  | ]    |

- NOTES: 1. The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to satisfy the maximum specified voltage drop.
  - 2. The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to satisfy the maximum specified voltage drop.

#### output frequency

|                                | PARAMETER                                                    | TEST                                                             | CONDITIONS                    | MIN           | TYP | MAX                 | UNIT |
|--------------------------------|--------------------------------------------------------------|------------------------------------------------------------------|-------------------------------|---------------|-----|---------------------|------|
| f <sub>(Px.y)</sub>            | $(1 \le x \le 6, \ 0 \le y \le 7)$                           | C <sub>L</sub> = 20 pF,<br>I <sub>L</sub> = ±1.5 mA              | V <sub>CC</sub> = 2.2 V / 3 V | DC            |     | f <sub>System</sub> | MHz  |
| f(ACLK)<br>f(MCLK)<br>f(SMCLK) | P2.0/ACLK, P5.6/ACLK<br>P5.4/MCLK,<br>P1.4/SMCLK, P5.5/SMCLK | C <sub>L</sub> = 20 pF                                           | V <sub>CC</sub> = 2.2 V / 3 V |               |     | fSystem             | MHz  |
| , ,                            |                                                              | P1.0/TACLK<br>C <sub>L</sub> = 20 pF                             | f(ACLK) = f(LFXT1) = f(XT1)   | 40%           |     | 60%                 |      |
|                                |                                                              |                                                                  | f(ACLK) = f(LFXT1) = f(LF)    | 30%           |     | 70%                 |      |
|                                |                                                              | $V_{CC} = 2.2 \text{ V} / 3 \text{ V}$                           | f(ACLK) = f(LFXT1)            |               | 50% |                     |      |
|                                |                                                              | P1.1/TA0/MCLK,                                                   | f(MCLK) = f(XT1)              | 40%           |     | 60%                 |      |
| <sup>†</sup> (Xdc)             | Duty cycle of output frequency                               | $C_L = 20 \text{ pF},$<br>$V_{CC} = 2.2 \text{ V} / 3 \text{ V}$ | f(MCLK) = f(DCOCLK)           | 50%–<br>15 ns | 50% | 50%+<br>15 ns       |      |
|                                |                                                              | P1.4/TBCLK/SMCLK,                                                | f(SMCLK) = f(XT2)             | 40%           |     | 60%                 |      |
|                                |                                                              | C <sub>L</sub> = 20 pF,<br>V <sub>CC</sub> = 2.2 V / 3 V         | f(SMCLK) = f(DCOCLK)          | 50%–<br>15 ns | 50% | 50%+<br>15 ns       |      |

electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

outputs - Ports P1, P2, P3, P4, P5, and P6 (continued)

# TYPICAL LOW-LEVEL OUTPUT CURRENT vs



# TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE



# TYPICAL HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE



# TYPICAL HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

#### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### wake-up LPM3

| PARAMETER          | TEST CONDITIONS                                                       | MIN | TYP | MAX | UNIT |
|--------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| t(LPM3) Delay time | V <sub>CC</sub> = 2.2 V/3 V,<br>f <sub>DCO</sub> ≥ f <sub>DCO43</sub> |     |     | 6   | μs   |

#### **RAM**

| PARAMETER | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|-----------|-------------------------|-----|-----|-----|------|
| VRAMh     | CPU HALTED (see Note 1) | 1.6 |     |     | V    |

NOTE 1: This parameter defines the minimum supply voltage when the data in program memory RAM remain unchanged. No program execution should take place during this supply voltage condition.

#### Comparator\_A (see Note 1)

|                         | PARAMETER                           | TEST CONDITION                                                            | IS                          | MIN  | TYP  | MAX                | UNIT |
|-------------------------|-------------------------------------|---------------------------------------------------------------------------|-----------------------------|------|------|--------------------|------|
|                         |                                     | 04004 4 040054 0 04055 0                                                  | V <sub>CC</sub> = 2.2 V     |      | 25   | 40                 | •    |
| I(DD)                   |                                     | CAON=1, CARSEL=0, CAREF=0                                                 | VCC = 3 V                   |      | 45   | 60                 | μΑ   |
|                         |                                     | CAON=1, CARSEL=0,                                                         | V <sub>CC</sub> = 2.2 V     |      | 30   | 50                 | ^    |
| <sup>I</sup> (Refladder | /Refdiode)                          | CAREF=1/2/3, no load at P2.3/CA0/TA1 and P2.4/CA1/TA2                     | VCC = 3 V                   |      | 45   | 71                 | μΑ   |
| V <sub>(IC)</sub>       | Common-mode input voltage           | CAON =1                                                                   | V <sub>CC</sub> = 2.2 V/3 V | 0    |      | V <sub>CC</sub> -1 | V    |
| V(Ref025)               | Voltage @ 0.25 V <sub>CC</sub> node | PCA0=1, CARSEL=1, CAREF=1, no load at P2.3/CA0/TA1 and P2.4/CA1/TA2       | V <sub>CC</sub> = 2.2 V/3 V | 0.23 | 0.24 | 0.25               |      |
| V(Ref050)               | Voltage @ 0.5V <sub>CC</sub> node   | PCA0=1, CARSEL=1, CAREF=2,<br>no load at P2.3/CA0/TA1 and<br>P2.4/CA1/TA2 | V <sub>CC</sub> = 2.2 V/3 V | 0.47 | 0.48 | 0.5                |      |
| .,                      | / Firms 0   Firms 7\                | PCA0=1, CARSEL=1, CAREF=3,                                                | V <sub>CC</sub> = 2.2 V     | 390  | 480  | 540                |      |
| V(RefVT)                | (see Figure 6 and Figure 7)         | no load at P2.3/CA0/TA1 and P2.4/CA1/TA2 T <sub>A</sub> = 85°C            | V <sub>CC</sub> = 3 V       | 400  | 490  | 550                | mV   |
| V <sub>(offset)</sub>   | Offset voltage                      | See Note 2                                                                | V <sub>CC</sub> = 2.2 V/3 V | -30  |      | 30                 | mV   |
| V <sub>hys</sub>        | Input hysteresis                    | CAON=1                                                                    | V <sub>CC</sub> = 2.2 V/3 V | 0    | 0.7  | 1.4                | mV   |
|                         |                                     | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                   | V <sub>CC</sub> = 2.2 V     | 130  | 210  | 300                | 20   |
| 4.                      |                                     | Without filter: CAF=0                                                     | VCC = 3 V                   | 80   | 150  | 240                | ns   |
| t(response              | LH)                                 | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                   | V <sub>CC</sub> = 2.2 V     | 1.4  | 1.9  | 3.4                |      |
|                         |                                     | With filter: CAF=1                                                        | VCC = 3 V                   | 0.9  | 1.5  | 2.6                | μs   |
|                         |                                     | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                   | V <sub>CC</sub> = 2.2 V     | 130  | 210  | 300                |      |
|                         |                                     | Without filter: CAF=0                                                     | V <sub>CC</sub> = 3 V       | 80   | 150  | 240                | ns   |
| t(response              | HL)                                 | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                   | V <sub>CC</sub> = 2.2 V     | 1.4  | 1.9  | 3.4                |      |
|                         |                                     | With filter: CAF=1                                                        |                             | 0.9  | 1.5  | 2.6                | μs   |

NOTES: 1. The leakage current for the Comparator\_A terminals is identical to I<sub>lkg(Px.x)</sub> specification.



<sup>2.</sup> The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A inputs on successive measurements. The two successive measurements are then summed together.

electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)





Figure 6.  $V_{(RefVT)}$  vs Temperature,  $V_{CC} = 3 V$ 

Figure 7.  $V_{(RefVT)}$  vs Temperature,  $V_{CC} = 2.2 \text{ V}$ 



Figure 8. Block Diagram of Comparator\_A Module



Figure 9. Overdrive Definition



SLAS368C-OCTOBER 2002-REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### POR/brownout reset (BOR) (see Notes 1 and 2)

| PARAMETER               |           | TEST CONDITIONS                                                                                            | MIN | TYP                      | MAX  | UNIT |
|-------------------------|-----------|------------------------------------------------------------------------------------------------------------|-----|--------------------------|------|------|
| td(BOR)                 |           |                                                                                                            |     |                          | 2000 | μs   |
| VCC(Start)              | Brownout  | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 10)                                                               | (   | $0.7 \times V_{(B\_IT)}$ | -)   | V    |
| V(B_IT-)                |           | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 10 through Figure 12)                                             |     |                          | 1.71 | V    |
| V <sub>hys(B_IT-)</sub> | Biowilout | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 10)                                                               | 70  | 130                      | 180  | mV   |
| t(reset)                |           | Pulse length needed at $\overline{RST}/NMI$ pin to accepted reset internally, $V_{CC} = 2.2 \text{ V/3 V}$ | 2   |                          |      | μs   |

- NOTES: 1. The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data. The voltage level V<sub>(B\_IT-)</sub> + V<sub>hvs(B\_IT-)</sub> is ≤ 1.8 V.
  - During power up, the CPU begins code execution following a period of tBOR(delay) after VCC = V(B\_IT-) + Vhys(B\_IT-). The default DCO settings must not be changed until VCC ≥ VCC(min), where VCC(min) is the minimum supply voltage for the desired operating frequency. See the MSP430x1xx Family User's Guide (SLAU049) for more information on the brownout/SVS circuit.

#### typical characteristics



Figure 10. POR/Brownout Reset (BOR) vs Supply Voltage

## typical characteristics (continued)



Figure 11. V<sub>CC(min)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 12. V<sub>CC(min)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal

SLAS368C-OCTOBER 2002-REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature (unless otherwise noted)

#### SVS (supply voltage supervisor/monitor)

| PARAMETER                  | TEST CONDITIONS                                                                           |            | MIN                   | NOM  | MAX                   | UNIT |
|----------------------------|-------------------------------------------------------------------------------------------|------------|-----------------------|------|-----------------------|------|
| A                          | dV <sub>CC</sub> /dt > 30 V/ms (see Figure 13)                                            |            | 5                     |      | 150                   | μs   |
| <sup>t</sup> (SVSR)        | dV <sub>CC</sub> /dt ≤ 30 V/ms                                                            |            |                       |      | 2000                  | μs   |
| td(SVSon)                  | SVSON, switch from VLD = 0 to VLD ≠ 0, V <sub>CC</sub> = 3 V                              |            | 20                    |      | 150                   | μs   |
| t <sub>settle</sub>        | VLD ≠ 0 <sup>‡</sup>                                                                      |            |                       |      | 12                    | μs   |
| V(SVSstart)                | VLD ≠ 0, V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 13)                                      |            |                       | 1.55 | 1.7                   | V    |
| , ,                        |                                                                                           | VLD = 1    | 70                    | 120  | 155                   | mV   |
| V <sub>hys</sub> (SVS_IT-) | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 13)                                               | VLD = 2 14 | V(SVS_IT-)<br>x 0.004 |      | V(SVS_IT-)<br>x 0.008 |      |
| , , ,                      | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 13), External voltage applied on A7               | VLD = 15   | 4.4                   |      | 10.4                  | mV   |
|                            |                                                                                           | VLD = 1    | 1.8                   | 1.9  | 2.05                  |      |
|                            |                                                                                           | VLD = 2    | 1.94                  | 2.1  | 2.25                  |      |
|                            |                                                                                           | VLD = 3    | 2.05                  | 2.2  | 2.37                  |      |
|                            | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 13 and Figure 14)                                 | VLD = 4    | 2.14                  | 2.3  | 2.48                  |      |
|                            |                                                                                           | VLD = 5    | 2.24                  | 2.4  | 2.6                   |      |
|                            |                                                                                           | VLD = 6    | 2.33                  | 2.5  | 2.71                  |      |
|                            |                                                                                           | VLD = 7    | 2.46                  | 2.65 | 2.86                  |      |
| V(SVS_IT-)                 | VC(70t ≥ 5 V/5 (See Figure 15 and Figure 14)                                              | VLD = 8    | 2.58                  | 2.8  | 3                     | V    |
| v(SVS_II-)                 |                                                                                           | VLD = 9    | 2.69                  | 2.9  | 3.13                  | v    |
|                            |                                                                                           | VLD = 10   | 2.83                  | 3.05 | 3.29                  | ]    |
|                            |                                                                                           | VLD = 11   | 2.94                  | 3.2  | 3.42                  | ]    |
|                            |                                                                                           | VLD = 12   | 3.11                  | 3.35 | 3.61†                 | ]    |
|                            |                                                                                           | VLD = 13   | 3.24                  | 3.5  | 3.76†                 | ]    |
|                            |                                                                                           | VLD = 14   | 3.43                  | 3.7† | 3.99†                 | ]    |
|                            | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 13 and Figure 14), External voltage applied on A7 | VLD = 15   | 1.1                   | 1.2  | 1.3                   |      |
| ICC(SVS)<br>(see Note 1)   | VLD ≠ 0, V <sub>CC</sub> = 2.2 V/3 V                                                      |            |                       | 10   | 15                    | μА   |

<sup>†</sup>The recommended operating voltage range is limited to 3.6 V.

NOTE 1: The current consumption of the SVS module is not included in the  $I_{CC}$  current consumption data.

<sup>‡</sup> t<sub>settle</sub> is the settling time that the comparator o/p needs to have a stable level after VLD is switched VLD ≠ 0 to a different VLD value somewhere between 2 and 15. The overdrive is assumed to be > 50 mV.

### typical characteristics



Figure 13. SVS Reset (SVSR) vs Supply Voltage



Figure 14. V<sub>CC(min)</sub>: Square Voltage Drop and Triangle Voltage Drop to Generate an SVS Signal (VLD = 1)



# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### DCO (see Note 1)

| PARAMETER         | TEST CONDITIONS                                                                           |                             | MIN            | NOM             | MAX             | UNIT        |
|-------------------|-------------------------------------------------------------------------------------------|-----------------------------|----------------|-----------------|-----------------|-------------|
|                   |                                                                                           | V <sub>CC</sub> = 2.2 V     | 0.08           | 0.12            | 0.15            |             |
| f(DCO03)          | R <sub>Sel</sub> = 0, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | V <sub>CC</sub> = 3 V       | 0.08           | 0.13            | 0.16            | MHz         |
|                   | D 4 DOO 0 MOD 0 DOOD 0 T 0500                                                             | V <sub>CC</sub> = 2.2 V     | 0.14           | 0.19            | 0.23            |             |
| f(DCO13)          | R <sub>sel</sub> = 1, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | VCC = 3 V                   | 0.14           | 0.18            | 0.22            | MHz         |
| <b>.</b>          | $R_{Sel} = 2$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C                                 | V <sub>CC</sub> = 2.2 V     | 0.22           | 0.30            | 0.36            | N 41 1-     |
| f(DCO23)          | $R_{Sel} = 2$ , $DCO = 3$ , $MOD = 0$ , $DCOR = 0$ , $T_A = 25$ °C                        | V <sub>CC</sub> = 3 V       | 0.22           | 0.28            | 0.34            | MHz         |
| <b>.</b>          | D . 2 DOO 2 MOD 0 DOOD 0 T. 2500                                                          | $V_{CC} = 2.2 \text{ V}$    | 0.37           | 0.49            | 0.59            | N 41 1-     |
| f(DCO33)          | R <sub>sel</sub> = 3, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | V <sub>CC</sub> = 3 V       | 0.37           | 0.47            | 0.56            | 0.56 MHz    |
| 4                 | B 4 DCO - 3 MOD - 0 DCOB - 0 Tr - 25°C                                                    | $V_{CC} = 2.2 \text{ V}$    | 0.61           | 0.77            | 0.93            | MHz         |
| f(DCO43)          | R <sub>sel</sub> = 4, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | V <sub>CC</sub> = 3 V       | 0.61           | 0.75            | 0.90            | 0   1/11/12 |
| <b>4</b>          | D . 5 DCC 2 MCD 0 DCCD 0 T. 250C                                                          | V <sub>CC</sub> = 2.2 V     | 1 1.2          | 1.5             | MHz             |             |
| f(DCO53)          | R <sub>sel</sub> = 5, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | V <sub>CC</sub> = 3 V       | 1              | 1.3             | 1.5             | 1.5         |
| <b>f</b>          | R <sub>Sel</sub> = 6, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | $V_{CC} = 2.2 \text{ V}$    | 1.6            | 1.9             | 2.2             | MHz         |
| f(DCO63)          |                                                                                           | V <sub>CC</sub> = 3 V       | 1.69           | 2.0             | 2.29            | IVIHZ       |
| <b>4</b>          |                                                                                           | $V_{CC} = 2.2 \text{ V}$    | 2.4            | 2.9             | 3.4             | N 41 1-     |
| f(DCO73)          | R <sub>sel</sub> = 7, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | V <sub>CC</sub> = 3 V       | 2.7            | 3.2             | 3.65            | MHz         |
| f(DCO47)          | R <sub>sel</sub> = 4, DCO = 7, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | V <sub>CC</sub> = 2.2 V/3 V | fDCO40<br>×1.7 | fDCO40<br>× 2.1 | fDCO40<br>× 2.5 | MHz         |
|                   | D 7 DOO 7 MOD 0 DOOD 0 T 0500                                                             | V <sub>CC</sub> = 2.2 V     | 4              | 4.5             | 4.9             |             |
| f(DCO77)          | R <sub>sel</sub> = 7, DCO = 7, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                   | VCC = 3 V                   | 4.4            | 4.9             | 5.4             | MHz         |
| S <sub>Rsel</sub> | S <sub>R</sub> = f <sub>Rsel+1</sub> / f <sub>Rsel</sub>                                  | V <sub>CC</sub> = 2.2 V/3 V | 1.35           | 1.65            | 2               |             |
| S <sub>DCO</sub>  | $S_{DCO} = f_{(DCO+1)} / f_{(DCO)}$                                                       | V <sub>CC</sub> = 2.2 V/3 V | 1.07           | 1.12            | 1.16            |             |
| 5                 | Temperature drift, R <sub>sel</sub> = 4, DCO = 3, MOD = 0                                 | V <sub>CC</sub> = 2.2 V     | -0.31          | -0.36           | -0.40           | 0/ /00      |
| Dt                | (see Note 2)                                                                              | V <sub>CC</sub> = 3 V       | -0.33          | -0.38           | -0.43           | %/°C        |
| DV                | Drift with V <sub>CC</sub> variation, R <sub>Sel</sub> = 4, DCO = 3, MOD = 0 (see Note 2) | V <sub>CC</sub> = 2.2 V/3 V | 0              | 5               | 10              | %/V         |

NOTES: 1. The DCO frequency may not exceed the maximum system frequency defined by parameter processor frequency, f(System).

2. This parameter is not production tested.



Figure 15. DCO Characteristics



### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### main DCO characteristics

- Individual devices have a minimum and maximum operation frequency. The specified parameters for f<sub>(DCOx0)</sub> to f<sub>(DCOx7)</sub> are valid for all devices.
- All ranges selected by Rsel(n) overlap with Rsel(n+1): Rsel0 overlaps Rsel1, ... Rsel6 overlaps Rsel7.
- DCO control bits DCO0, DCO1, and DCO2 have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MOD0 to MOD4 select how often f<sub>(DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>(DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{average} = \frac{32 \times f_{(DCO)} \times f_{(DCO+1)}}{MOD \times f_{(DCO)} + (32 - MOD) \times f_{(DCO+1)}}$$

#### DCO when using R<sub>OSC</sub> (see Note 1)

| PARAMETER                                             | TEST CONDITIONS                                   | VCC       | MIN NOM  | MAX | UNIT |
|-------------------------------------------------------|---------------------------------------------------|-----------|----------|-----|------|
| for a p DCO output fraguessor                         | R <sub>sel</sub> = 4, DCO = 3, MOD = 0, DCOR = 1, | 2.2 V     | 1.8±15%  |     | MHz  |
| f <sub>DCO</sub> , DCO output frequency               | T <sub>A</sub> = 25°C                             | 3 V       | 1.95±15% |     | MHz  |
| D <sub>t</sub> , Temperature drift                    | R <sub>Sel</sub> = 4, DCO = 3, MOD = 0, DCOR = 1  | 2.2 V/3 V | ±0.1     |     | %/°C |
| D <sub>V</sub> , Drift with V <sub>CC</sub> variation | R <sub>Sel</sub> = 4, DCO = 3, MOD = 0, DCOR = 1  | 2.2 V/3 V | 10       |     | %/V  |

NOTES: 1.  $R_{OSC} = 100 k\Omega$ . Metal film resistor, type 0257. 0.6 watt with 1% tolerance and  $T_K = \pm 50 ppm/^{\circ}C$ .

#### crystal oscillator, LFXT1 oscillator (see Note 1)

|                   | PARAMETER                        | TEST CO                     | NDITIONS                                                 | MIN                   | NOM | MAX                 | UNIT |
|-------------------|----------------------------------|-----------------------------|----------------------------------------------------------|-----------------------|-----|---------------------|------|
|                   | Latermate disease and assessment | XTS=0; LF oscillator sele   | ected, V <sub>CC</sub> = 2.2 V/3 V                       |                       | 12  |                     |      |
| C <sub>XIN</sub>  | Integrated input capacitance     | XTS=1; XT1 oscillator se    |                                                          | 2                     |     | pF                  |      |
|                   | lete metad autout con estama     | XTS=0; LF oscillator sele   | ected, V <sub>CC</sub> = 2.2 V/3 V                       |                       | 12  |                     |      |
| C <sub>XOUT</sub> | Integrated output capacitance    | XTS=1; XT1 oscillator se    | =1; XT1 oscillator selected, V <sub>CC</sub> = 2.2 V/3 V |                       | 2   |                     | pF   |
| VIL               |                                  | V <sub>CC</sub> = 2.2 V/3 V | XTS = 0 or 1<br>XT1 or LF modes                          | VSS                   | (   | 0.2×V <sub>CC</sub> |      |
| V                 | Input levels at XIN              | (see Note 2)                | XTS = 0, LF mode                                         | 0.9 × V <sub>CC</sub> |     | Vcc                 | V    |
| VIH               |                                  |                             | XTS = 1, XT1 mode                                        | 0.8 × V <sub>CC</sub> |     | VCC                 |      |

NOTES: 1. The oscillator needs capacitors at both terminals, with values specified by the crystal manufacturer.

2. Applies only when using an external logic-level clock source. Not applicable when using a crystal or resonator.

#### crystal oscillator, XT2 oscillator (see Note 1)

| .,               | ( ( ( ( ( ( (-                | - 11-11-17                               |                        |     |                       |      |
|------------------|-------------------------------|------------------------------------------|------------------------|-----|-----------------------|------|
|                  | PARAMETER                     | TEST CONDITIONS                          | MIN                    | NOM | MAX                   | UNIT |
| C <sub>XIN</sub> | Integrated input capacitance  | V <sub>CC</sub> = 2.2 V/3 V              |                        | 2   |                       | pF   |
| CXOUT            | Integrated output capacitance | V <sub>CC</sub> = 2.2 V/3 V              | 2                      |     |                       | рF   |
| V <sub>IL</sub>  | Input levels at XIN           | Vec - 2.2.V/2.V (see Note 2)             | VSS                    | (   | 0.2 × V <sub>CC</sub> | V    |
| VIH              | Input levels at AIN           | V <sub>CC</sub> = 2.2 V/3 V (see Note 2) | 0.8 × V <sub>C</sub> C |     | VCC                   | V    |

NOTES: 1. The oscillator needs capacitors at both terminals, with values specified by the crystal manufacturer.

2. Applies only when using an external logic-level clock source. Not applicable when using a crystal or resonator.

#### **USARTO, USART1 (see Note 1)**

|                                   | PARAMETER                    | TEST CONDITIONS       | MIN | NOM | MAX | UNIT |
|-----------------------------------|------------------------------|-----------------------|-----|-----|-----|------|
| t(τ) USART0/USART1: deglitch time | V <sub>CC</sub> = 2.2 V      | 200                   | 430 | 800 |     |      |
| t <sub>(\tau)</sub>               | USARTO/USARTT. degition time | V <sub>CC</sub> = 3 V | 150 | 280 | 500 | ns   |

NOTE 1: The signal applied to the USART0/USART1 receive signal/terminal (URXD0/1) should meet the timing requirements of  $t_{(\tau)}$  to ensure that the URXS flip-flop is set. The URXS flip-flop is set with negative pulses meeting the minimum-timing condition of  $t_{(\tau)}$ . The operating conditions to set the flag must be met independently from this timing constraint. The deglitch circuitry is active only on negative transitions on the URXD0/1 line.



### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit ADC, power supply and input range conditions (see Note 1)

|                  | PARAMETER                                   | TEST CONDITIONS                                                                                                                                 | 3                                                                                                                                     | MIN | NOM  | MAX   | UNIT |
|------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|------|
| AVCC             | Analog supply voltage                       | AV <sub>CC</sub> and DV <sub>CC</sub> are connected toge<br>AV <sub>SS</sub> and DV <sub>SS</sub> are connected toge<br>V(AVSS) = V(DVSS) = 0 V |                                                                                                                                       | 2.2 |      | 3.6   | ٧    |
| V(P6.x/Ax)       | Analog input voltage range (see Note 2)     | selected in ADC12MCTLx register ar                                                                                                              | P6.0/A0 to P6.7/A7 terminals. Analog inputs ected in ADC12MCTLx register and P6Sel.x=1 $x \le 7$ ; $V(AVSS) \le VP6.x/Ax \le V(AVCC)$ |     |      | VAVCC | ٧    |
|                  | Operating supply current                    | fADC12CLK = 5.0 MHz                                                                                                                             | 2.2 V                                                                                                                                 |     | 0.65 | 1.3   |      |
| IADC12           | into AV <sub>CC</sub> terminal (see Note 3) | ADC12ON = 1, REFON = 0<br>SHT0=0, SHT1=0, ADC12DIV=0                                                                                            | 3 V                                                                                                                                   |     | 0.8  | 1.6   | mA   |
|                  | Operating supply current                    | fADC12CLK = 5.0 MHz<br>ADC12ON = 0,<br>REFON = 1, REF2_5V = 1                                                                                   | 3 V                                                                                                                                   |     | 0.5  | 0.8   | mA   |
| IREF+            | into AV <sub>CC</sub> terminal (see Note 4) | fADC12CLK = 5.0 MHz                                                                                                                             | 2.2 V                                                                                                                                 |     | 0.5  | 0.8   |      |
|                  |                                             | ADC12ON = 0,<br>REFON = 1, REF2_5V = 0                                                                                                          | 3 V                                                                                                                                   |     | 0.5  | 0.8   | mA   |
| C <sub>I</sub> † | Input capacitance                           | Only one terminal can be selected at one time, P6.x/Ax                                                                                          | 2.2 V                                                                                                                                 |     |      | 40    | pF   |
| R <sub>I</sub> † | Input MUX ON resistance                     | $0V \le V_{AX} \le V_{AVCC}$                                                                                                                    | 3 V                                                                                                                                   |     |      | 2000  | Ω    |

<sup>†</sup> Not production tested, limits verified by design

NOTES: 1. The leakage current is defined in the leakage current table with P6.x/Ax parameter.

- 2. The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R-</sub> for valid conversion results.
- 3. The internal reference supply current is not included in current consumption parameter IADC12.
- 4. The internal reference current is supplied via terminal AV<sub>CC</sub>. Consumption is independent of the ADC12ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.

#### 12-bit ADC, external reference (see Note 1)

| PA                         | RAMETER                                       | TEST CONDITIONS                                                          |           | MIN | NOM | MAX   | UNIT |
|----------------------------|-----------------------------------------------|--------------------------------------------------------------------------|-----------|-----|-----|-------|------|
| V <sub>eREF+</sub>         | Positive external reference voltage input     | V <sub>eREF+</sub> > V <sub>REF</sub> _/V <sub>eREF</sub> _ (see Note 2) |           | 1.4 |     | VAVCC | ٧    |
| VREF-/VeREF-               | Negative external reference voltage input     | VeREF+ > VREF_/VeREF_ (see Note 3)                                       |           | 0   |     | 1.2   | ٧    |
| (VeREF+ -<br>VREF-/VeREF-) | Differential external reference voltage input | VeREF+ > VREF_/VeREF_ (see Note 4)                                       |           | 1.4 |     | VAVCC | V    |
| I <sub>VeREF+</sub>        | Static input current                          | 0V ≤V <sub>eREF+</sub> ≤ V <sub>AVCC</sub>                               | 2.2 V/3 V |     |     | ±1    | μΑ   |
| IVREF-/VeREF-              | Static input current                          | 0V ≤ V <sub>eREF</sub> – ≤ V <sub>AVCC</sub>                             | 2.2 V/3 V |     | •   | ±1    | μΑ   |

- NOTES: 1. The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>i</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.
  - 2. The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
  - 3. The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
  - 4. The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.



# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit ADC, built-in reference

| P                                    | ARAMETER                                                             | TEST CONDITIONS                                                                                                                                                                                                                                                  |                          | MIN  | NOM | MAX  | UNIT   |
|--------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-----|------|--------|
| .,                                   | Positive built-in reference                                          | REF2_5V = 1 for 2.5 V<br>$I_{VREF+max} \le I_{VREF+} \le I_{VREF+min}$                                                                                                                                                                                           | 3 V                      | 2.4  | 2.5 | 2.6  | .,     |
| VREF+                                | voltage output                                                       | REF2_5V = 0 for 1.5 V<br>$I_{VREF+max} \le I_{VREF+} \le I_{VREF+min}$                                                                                                                                                                                           | 2.2 V/3 V                | 1.44 | 1.5 | 1.56 | V      |
|                                      | AV <sub>CC</sub> minimum voltage,                                    | $REF2\_5V = 0, I_{VREF+} max \le I_{VREF+}$                                                                                                                                                                                                                      | ≤ I <sub>VREF+</sub> min | 2.2  |     |      |        |
| AVCC(min)                            | Positive built-in reference                                          | $REF2\_5V = 1, -0.5mA \le I_{VREF+} \le I_{V}$                                                                                                                                                                                                                   | REF+ <sup>min</sup>      | 2.8  |     |      | V      |
| , ,                                  | active                                                               | $REF2_5V = 1$ , $-1mA \le I_{VREF+} \le I_{VRE}$                                                                                                                                                                                                                 | EF+min                   | 2.9  |     |      |        |
| h                                    | Load current out of VREF+                                            |                                                                                                                                                                                                                                                                  | 2.2 V                    | 0.01 |     | -0.5 | mA     |
| I <sub>VREF+</sub>                   | terminal                                                             |                                                                                                                                                                                                                                                                  | 3 V                      | 0.01 |     | -1   | mA     |
|                                      | Load-current regulation<br>VREF+ terminal                            | I <sub>VREF+</sub> = 500 μA +/- 100 μA                                                                                                                                                                                                                           | 2.2 V                    |      |     | ±2   | 1.00   |
| . +                                  |                                                                      | Analog input voltage ~0.75 V;<br>REF2_5V = 0                                                                                                                                                                                                                     | 3 V                      |      |     | ±2   | LSB    |
| IL(VREF)+ †                          |                                                                      | $I_{VREF+}$ = 500 μA ± 100 μA<br>Analog input voltage ~1.25 V;<br>REF2_5V = 1                                                                                                                                                                                    | 3 V                      |      |     | ±2   | LSB    |
| I <sub>DL(VREF)</sub> + <sup>‡</sup> | Load current regulation<br>VREF+ terminal                            | $\begin{array}{l} \text{IVREF+} = & 100 \; \mu\text{A} \rightarrow 900 \; \mu\text{A}, \\ \text{CVREF+} = & 5 \; \mu\text{F}, \; \text{ax} \; \sim & 0.5 \; \text{x} \; \text{VREF+} \\ \text{Error of conversion result} \; \leq & 1 \; \text{LSB} \end{array}$ | 3 V                      |      |     | 20   | ns     |
| C <sub>VREF+</sub>                   | Capacitance at pin V <sub>REF+</sub> (see Note 1)                    | REFON =1,<br>0 mA ≤ I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max                                                                                                                                                                                                  | 2.2 V/3 V                | 5    | 10  |      | μF     |
| T <sub>REF+</sub> †                  | Temperature coefficient of built-in reference                        | $I_{VREF+}$ is a constant in the range of 0 mA $\leq I_{VREF+} \leq 1$ mA                                                                                                                                                                                        | 2.2 V/3 V                |      |     | ±100 | ppm/°C |
| tREFON <sup>†</sup>                  | Settle time of internal reference voltage (see Figure 16 and Note 2) | $I_{VREF+} = 0.5$ mA, $C_{VREF+} = 10$ $\mu$ F, $V_{REF+} = 1.5$ V, $V_{AVCC} = 2.2$ V                                                                                                                                                                           |                          |      |     | 17   | ms     |

<sup>†</sup> Not production tested, limits characterized

NOTES: 1. The internal buffer operational amplifier and the accuracy specifications require an external capacitor. All INL and DNL tests uses two capacitors between pins V<sub>REF+</sub> and AV<sub>SS</sub> and V<sub>REF-</sub>/V<sub>eREF-</sub> and AV<sub>SS</sub>: 10 μF tantalum and 100 nF ceramic.

2. The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB. The settling time depends on the external capacitive load.



Figure 16. Typical Settling Time of Internal Reference  $t_{\mbox{\scriptsize REFON}}$  vs External Capacitor on  $V_{\mbox{\scriptsize REF}}$ +

<sup>&</sup>lt;sup>‡</sup> Not production tested, limits verified by design



Figure 17. Supply Voltage and Reference Voltage Design V<sub>REF-</sub>/V<sub>eREF-</sub> External Supply



Figure 18. Supply Voltage and Reference Voltage Design V<sub>REF-</sub>/V<sub>eREF-</sub> = AV<sub>SS</sub>, Internally Connected

### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit ADC, timing parameters

| F                                 | PARAMETER                                      | TEST CONDITIONS                                                                |                                                                                                 | MIN  | NOM                         | MAX  | UNIT |
|-----------------------------------|------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-----------------------------|------|------|
| fADC12CLK                         |                                                | For specified performance of ADC12 linearity parameters                        | 2.2V/<br>3 V                                                                                    | 0.45 | 5                           | 6.3  | MHz  |
| fADC12OSC                         | Internal ADC12 oscillator                      | ADC12DIV=0,<br>fADC12CLK=fADC12OSC                                             | 2.2 V/<br>3 V                                                                                   | 3.7  | 5                           | 6.3  | MHz  |
|                                   | Conversion time                                | C <sub>VREF+</sub> ≥ 5 μF, Internal oscillator, fADC12OSC = 3.7 MHz to 6.3 MHz | 2.2 V/<br>3 V                                                                                   | 2.06 |                             | 3.51 | μs   |
| <sup>t</sup> CONVERT              |                                                | External f <sub>ADC12CLK</sub> from ACLK, MCLK or SMCLK: ADC12SSEL ≠ 0         |                                                                                                 |      | 13×ADC12DIV×<br>1/fADC12CLK |      | μs   |
| <sup>t</sup> ADC12ON <sup>‡</sup> | Turn on settling time of the ADC               | (see Note 1)                                                                   |                                                                                                 |      |                             | 100  | ns   |
| . +                               | $R_{S} = 400 \Omega$ , $R_{I} = 1000 \Omega$ , |                                                                                | 3 V                                                                                             | 1220 |                             |      |      |
| <sup>t</sup> Sample <sup>‡</sup>  |                                                | $\tau = [R_S + R_I] \times C_{I;}$ (see Note 2)                                | C <sub>I</sub> = 30 pF<br>t = [R <sub>S</sub> + R <sub>I</sub> ] x C <sub>I</sub> :(see Note 2) |      |                             |      | ns   |

<sup>†</sup> Not production tested, limits characterized

NOTES: 1. The condition is that the error in a conversion started after t<sub>ADC12ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

2. Approximately ten Tau  $(\tau)$  are needed to get an error of less than  $\pm 0.5$  LSB:  $t_{Sample} = ln(2^{n+1}) \times (R_S + R_I) \times C_I + 800$  ns where n = ADC resolution = 12,  $R_S =$  external source resistance.

#### 12-bit ADC, linearity parameters

|    | PARAMETER                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                            |            | MIN | NOM  | MAX       | UNIT |
|----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|-----------|------|
| _  | lata anal lia a arity a man  | $1.4 \text{ V} \le (\text{V}_{\text{eREF+}} - \text{V}_{\text{REF-}}/\text{V}_{\text{eREF-}}) \text{ min} \le 1.6 \text{ V}$                                                                                                                                                                                                                                               | 0.0.1/0.1/ |     |      | <u>+2</u> | 1.00 |
| ΕĮ | Integral linearity error     | $1.6 \text{ V} < (\text{V}_{\text{eREF+}} - \text{V}_{\text{REF-}}/\text{V}_{\text{eREF-}}) \text{ min} \le [\text{V}_{\text{AVCC}}]$                                                                                                                                                                                                                                      | 2.2 V/3 V  |     |      | ±1.7      | LSB  |
| ED | Differential linearity error | $ \begin{array}{l} (V_{\mbox{\footnotesize{eREF+}}}-V_{\mbox{\footnotesize{REF-}}})_{\mbox{\footnotesize{min}}} \leq (V_{\mbox{\footnotesize{eREF+}}}-V_{\mbox{\footnotesize{REF-}}}), \\ C_{\mbox{\footnotesize{VREF+}}} = 10~\mu F \mbox{\footnotesize{(tantalum)}} \mbox{\footnotesize{and}} \mbox{\footnotesize{100 nF}} \mbox{\footnotesize{(ceramic)}} \end{array} $ | 2.2 V/3 V  |     |      | ±1        | LSB  |
| EO | Offset error                 | $ \begin{array}{l} (V_{eREF+}-V_{REF-}\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$                                                                                                                                                                                                                                                            | 2.2 V/3 V  |     | ±2   | ±4        | LSB  |
| EG | Gain error                   | $\begin{array}{l} (V_{eREF+}-V_{REF-}/V_{eREF-})_{min} \leq (V_{eREF+}-V_{REF-}/V_{eREF-}), \\ C_{VREF+} = 10~\mu F~(tantalum)~and~100~nF~(ceramic) \end{array}$                                                                                                                                                                                                           | 2.2 V/3 V  |     | ±1.1 | ±2        | LSB  |
| ET | Total unadjusted error       | $\begin{array}{l} (V_{eREF+}-V_{REF-}/V_{eREF-})_{min} \leq (V_{eREF+}-V_{REF-}/V_{eREF-}), \\ C_{VREF+} = 10~\mu F~(tantalum)~and~100~nF~(ceramic) \end{array}$                                                                                                                                                                                                           | 2.2 V/3 V  |     | ±2   | ±5        | LSB  |

<sup>‡</sup> Not production tested, limits verified by design

#### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit ADC, temperature sensor and built-in V<sub>MID</sub>

|                                          | PARAMETER                              | TEST CONDITIONS                                            |       | MIN  | NOM  | MAX          | UNIT  |  |
|------------------------------------------|----------------------------------------|------------------------------------------------------------|-------|------|------|--------------|-------|--|
|                                          | Operating supply current into          | REFON = 0, INCH = 0Ah,                                     | 2.2 V |      | 40   | 120          | •     |  |
| ISENSOR                                  | AV <sub>CC</sub> terminal (see Note 1) | ADC12ON=NA, $T_A = 25^{\circ}C$                            | 3 V   |      | 60   | 160          | μΑ    |  |
| t                                        | (and Nata O)                           | ADC12ON = 1, INCH = 0Ah,                                   | 2.2 V |      | 986  |              |       |  |
| VSENSOR <sup>†</sup>                     | (see Note 2) $T_A = 0^{\circ}C$ 3 V    |                                                            |       | 986  |      | mV           |       |  |
| TO +                                     |                                        | ADOLOGNI A INICII GAL                                      | 2.2 V |      | 3.55 | 3.55 3.55±3% |       |  |
| TC <sub>SENSOR</sub> †                   |                                        | ADC12ON = 1, INCH = 0Ah                                    | 3 V   |      | 3.55 | 3.55±3%      | mV/°C |  |
| +                                        | Sample time required if channel        | ADC12ON = 1, INCH = 0Ah,<br>Error of conversion result ≤ 1 | 2.2 V | 30   |      |              |       |  |
| <sup>t</sup> SENSOR(sample) <sup>†</sup> | 10 is selected (see Note 3)            | LSB                                                        | 3 V   | 30   |      |              | μS    |  |
|                                          | Current into divider at channel 11     | ADOLOGNI A INICII ODI                                      | 2.2 V |      |      | NA           |       |  |
| IVMID                                    | (see Note 4)                           | ADC12ON = 1, $INCH = 0Bh$ ,                                | 3 V   |      |      | NA           | μΑ    |  |
| .,                                       | AV. 15:14                              | ADC12ON = 1, INCH = 0Bh,                                   | 2.2 V |      | 1.1  | 1.1±0.04     | .,    |  |
| VMID                                     | AV <sub>CC</sub> divider at channel 11 | V <sub>MID</sub> is ~0.5 x V <sub>AVCC</sub>               | 3 V   |      | 1.5  | 1.50±0.04    | V     |  |
| t) (1 (1D (                              | Sample time required if channel        | ADC12ON = 1, INCH = 0Bh,<br>Error of conversion result ≤ 1 | 2.2 V | 1400 |      |              | ns    |  |
| tVMID(sample)                            | 11 is selected (see Note 5)            | LSB                                                        | 3 V   | 1220 |      |              | 115   |  |

<sup>†</sup> Not production tested, limits characterized

- NOTES: 1. The sensor current ISENSOR is consumed if (ADC12ON = 1 and REFON=1), or (ADC12ON=1 AND INCH=0Ah and sample signal is high). When REFON = 1, ISENSOR is already included in IREF+.
  - 2. The temperature sensor offset can be as much as ±20°C. A single-point calibration is recommended in order to minimize the offset error of the built-in temperature sensor.
  - 3. The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>
  - 4. No additional current is needed. The V<sub>MID</sub> is used during sampling.
  - 5. The on-time  $t_{VMID(on)}$  is included in the sampling time  $t_{VMID(sample)}$ ; no additional on time is needed.

#### 12-bit DAC, supply specifications

|                 | PARAMETER                                                     | TEST CONDITIONS                                                                                    | VCC     | MIN  | TYP | MAX  | UNIT |
|-----------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------|------|-----|------|------|
| AVCC            | Analog supply voltage                                         | AVCC = DVCC,<br>AVSS = DVSS = 0 V                                                                  |         | 2.20 |     | 3.60 | ٧    |
| Supply Current: |                                                               | DAC12AMPx=2, DAC12IR=0,<br>DAC12_xDAT=0800h                                                        | 2.2V/3V |      | 50  | 110  |      |
|                 | DAC12AMPx=2, DAC12IR=1, DAC12_xDAT=0800h , VeREF+=VREF+= AVCC | 2.2V/3V                                                                                            |         | 50   | 110 | •    |      |
| IDD             | Single DAC Channel (see Notes 1 and 2)                        | DAC12AMPx=5, DAC12IR=1, DAC12_xDAT=0800h, V <sub>eREF+</sub> =V <sub>REF+</sub> = AV <sub>CC</sub> | 2.2V/3V |      | 200 | 440  | μΑ   |
|                 |                                                               | DAC12AMPx=7, DAC12IR=1, DAC12_xDAT=0800h, V <sub>eREF+</sub> =V <sub>REF+</sub> = AV <sub>CC</sub> | 2.2V/3V |      | 700 | 1500 |      |
| DODD            | Power supply                                                  | DAC12_xDAT = 800h, $V_{REF} = 1.5 \text{ V}$<br>$\Delta AV_{CC} = 100 \text{mV}$                   | 2.2V    |      | 70  |      | 5    |
| PSRR            | rejection ratio<br>(see Notes 3 and 4)                        | DAC12_xDAT = 800h, $V_{REF}$ = 1.5 V or 2.5 V $\Delta AV_{CC}$ = 100mV                             | 3V      | 70   |     |      | dB   |

NOTES: 1. No load at the output pin, DAC12\_0 or DAC12\_1, assuming that the control bits for the shared pins are set properly.

- 2. Current into reference terminals not included. If DAC12IR = 1 current flows through the input divider; see Reference Input specifications.
- 3.  $PSRR = 20*log{\Delta AV_{CC}/\Delta V_{DAC12\_xOUT}}$ .
- 4. VREF is applied externally. The internal reference is not used.



### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit DAC, linearity specifications (see Figure 19)

|                         | PARAMETER                                               | TEST CONDITIONS                                        | VCC     | MIN | TYP  | MAX   | UNIT             |
|-------------------------|---------------------------------------------------------|--------------------------------------------------------|---------|-----|------|-------|------------------|
|                         | Resolution                                              | (12-bit Monotonic)                                     |         | 12  |      |       | bits             |
|                         | Integral nonlinearity                                   | V <sub>ref</sub> = 1.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2V    |     |      |       | - 05             |
| INL                     | (see Note 1)                                            | V <sub>ref</sub> = 2.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 3V      |     | ±2.0 | ±8.0  | LSB              |
| D.11                    | Differential nonlinearity                               | V <sub>ref</sub> = 1.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2V    |     | 10.4 | 14.0  | 1.00             |
| DNL                     | (see Note 1)                                            | V <sub>ref</sub> = 2.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 3V      |     | ±0.4 | ±1.0  | LSB              |
|                         | Offset voltage w/o                                      | V <sub>ref</sub> = 1.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2V    |     |      | ±21   |                  |
| EO                      | (see Notes 1, 2)                                        | V <sub>ref</sub> = 2.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 3V      |     |      | ±21   |                  |
|                         | Offset voltage with calibration (see Notes 1, 2)        | V <sub>ref</sub> = 1.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2V    |     |      | 10.5  | mV               |
|                         |                                                         | V <sub>ref</sub> = 2.5 V<br>DAC12AMPx = 7, DAC12IR = 1 | 3V      |     |      | ±2.5  |                  |
| dE(O)/dT                | Offset error<br>temperature coefficient<br>(see Note 1) |                                                        | 2.2V/3V |     | 30   |       | uV/C             |
| _                       | O-1 ( N-1- 4)                                           | V <sub>REF</sub> = 1.5 V                               | 2.2V    |     |      | 10.50 | 0/ FOD           |
| EG                      | Gain error (see Note 1)                                 | V <sub>REF</sub> = 2.5 V                               | 3V      |     |      | ±3.50 | % FSR            |
| dE(G)/dT                | Gain temperature coefficient (see Note 1)               |                                                        | 2.2V/3V |     | 10   |       | ppm of<br>FSR/°C |
|                         | The forether sellent                                    | DAC12AMPx=2                                            | 2.2V/3V |     |      | 100   |                  |
| <sup>t</sup> Offset_Cal | Time for offset calibration (see Note 3)                | DAC12AMPx=3,5                                          | 2.2V/3V |     |      | 32    | ms               |
|                         | (366 14016 3)                                           | DAC12AMPx=4,6,7                                        | 2.2V/3V |     |      | 6     |                  |

NOTES: 1. Parameters calculated from the best-fit curve from 0x0A to 0xFFF. The best-fit curve method is used to deliver coefficients "a" and "b" of the first order equation: y = a + b\*x. VDAC12\_xOUT = EO + (1 + EG) \* (VeREF+/4095) \* DAC12\_xDAT, DAC12IR = 1.

- 2. The offset calibration works on the output operational amplifier. Offset Calibration is triggered setting bit DAC12CALON
- 3. The offset calibration can be done if DAC12AMPx = {2, 3, 4, 5, 6, 7}. The output operational amplifier is switched off with DAC12AMPx = {0, 1}. It is recommended that the DAC12 module be configured prior to initiating calibration. Port activity during calibration may effect accuracy and is not recommended.



Figure 19. Linearity Test Load Conditions and Gain/Offset Definition



electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

12-bit DAC, linearity specifications (continued)

TYPICAL INL ERROR vs
DIGITAL INPUT DATA



# TYPICAL DNL ERROR vs DIGITAL INPUT DATA





# electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued)

#### 12-bit DAC, output specifications

| PAR.                  | METER                                   | TEST CONDITIONS                                                                                                            | VCC                            | MIN                    | TYP | MAX   | UNIT |
|-----------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------|-----|-------|------|
|                       |                                         | No Load, VeREF+ = AVCC,<br>DAC12_xDAT = 0h, DAC12IR = 1,<br>DAC12AMPx = 7                                                  | 2.2V/3V                        | 0                      |     | 0.005 |      |
|                       | Output voltage range                    | No Load, Ve <sub>REF+</sub> = AV <sub>CC</sub> ,<br>DAC12_xDAT = 0FFFh, DAC12IR = 1,<br>DAC12AMPx = 7                      | 2.2V/3V                        | AV <sub>CC</sub> -0.05 |     | AVCC  | V    |
| Vo                    | (see Note 1,<br>Figure 22)              | $R_{Load}$ = 3 k $\Omega$ , $Ve_{REF+}$ = AV $_{CC}$ , DAC12_xDAT = 0h, DAC12IR = 1, DAC12AMPx = 7                         | 2.2V/3V                        | 0                      |     | 0.1   | V    |
|                       |                                         | $R_{Load}$ = 3 k $\Omega$ , $Ve_{REF+}$ = AV $_{CC}$ , DAC12_xDAT = 0FFFh, DAC12IR = 1, DAC12AMPx = 7                      | 2.2V/3V AV <sub>CC</sub> -0.13 |                        |     | AVCC  | V    |
| C <sub>L(DAC12)</sub> | Max DAC12<br>load capacitance           |                                                                                                                            | 2.2V/3V                        |                        |     | 100   | pF   |
| 1. (2 2               | Max DAC12                               |                                                                                                                            | 2.2V                           | -0.5                   |     | +0.5  | mA   |
| IL(DAC12)             | load current                            |                                                                                                                            | 3V                             | -1.0                   |     | +1.0  | mA   |
|                       |                                         | $R_{Load} = 3 k\Omega$ $VO/P(DAC12) = 0 V$ $DAC12AMPx = 7$ $DAC12_xDAT = 0h$                                               | 2.2V/3V                        |                        | 150 | 250   |      |
| RO/P(DAC12)           | Output<br>Resistance<br>(see Figure 22) | $R_{Load}$ = 3 k $\Omega$<br>VO/P(DAC12) = AVCC<br>DAC12AMPx = 7<br>DAC12_xDAT = 0FFFh                                     | 2.2V/3V                        |                        | 150 | 250   | Ω    |
|                       | ,                                       | $R_{Load} = 3 \text{ k}\Omega$ $0.3 \text{ V} \leq \text{VO/P(DAC12)} \leq \text{AV}_{CC} - 0.3 \text{ V}$ $DAC12AMPx = 7$ | 2.2V/3V                        |                        | 1   | 4     |      |

NOTES: 1. Data is valid after the offset calibration of the output amplifier.



Figure 22. DAC12\_x Output Resistance Tests

### electrical characteristics over recommended operating free-air temperature (unless otherwise noted)

#### 12-bit DAC, reference input specifications

| PAR                | AMETER          | TEST CONDITIONS                          | VCC     | MIN | TYP                 | MAX                   | UNIT |
|--------------------|-----------------|------------------------------------------|---------|-----|---------------------|-----------------------|------|
| \/-                | Reference input | DAC12IR=0, (see Notes 1 and 2)           | 2.2V/3V |     | AV <sub>CC</sub> /3 | AV <sub>CC</sub> +0.2 |      |
| Ve <sub>REF+</sub> | voltage range   | DAC12IR=1, (see Notes 3 and 4)           | 2.2V/3V |     | AVcc                | AVcc+0.2              | V    |
|                    |                 | DAC12_0 IR=DAC12_1 IR =0                 | 2.2V/3V | 20  |                     |                       | MΩ   |
|                    |                 | DAC12_0 IR=1, DAC12_1 IR = 0             | 2.2V/3V | 40  | 40                  |                       | 1.0  |
| Ri(VREF+),         | Reference input | DAC12_0 IR=0, DAC12_1 IR = 1             | 2.2V/3V | 40  | 48                  | 56                    | kΩ   |
| Ri(VeREF+)         | resistance      | DAC12_0 IR=DAC12_1 IR =1                 |         |     |                     |                       |      |
| ,                  |                 | DAC12_0 SREFx = DAC12_1 SREFx 2.2V/3V 20 | 24      | 28  | kΩ                  |                       |      |
|                    |                 | (see Note 5)                             |         |     |                     |                       |      |

- NOTES: 1. For a full-scale output, the reference input voltage can be as high as 1/3 of the maximum output voltage swing (AVCC).
  - The maximum voltage applied at reference input voltage terminal Ve<sub>REF+</sub> = [AV<sub>CC</sub> V<sub>E(O)</sub>] / [3\*(1 + E<sub>G</sub>)].
  - 3. For a full-scale output, the reference input voltage can be as high as the maximum output voltage swing (AV<sub>CC</sub>).
  - 4. The maximum voltage applied at reference input voltage terminal VeREF+ = [AVCC VE(O)] / (1 + EG).
  - 5. When DAC12IR = 1 and DAC12SREFx = 0 or 1 for both channels, the reference input resistive dividers for each DAC are in parallel reducing the reference input resistance.

#### 12-bit DAC, dynamic specifications; V<sub>ref</sub> = V<sub>CC</sub>, DAC12IR = 1 (see Figure 23 and Figure 24)

|                                 |                                                         | •                                                       | 61 00,                                 |         | _    | -    |     |      |
|---------------------------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------|---------|------|------|-----|------|
| PAI                             | RAMETER                                                 | Т                                                       | EST CONDITIONS                         | VCC     | MIN  | TYP  | MAX | UNIT |
|                                 | DA040                                                   | DAC12_xDAT = 800h,                                      | DAC12AMPx= $0 \rightarrow \{2, 3, 4\}$ | 2.2V/3V |      | 60   | 120 |      |
| tON                             | DAC12 on-<br>time                                       | $Error_{V(O)} < \pm 0.5 LSB$                            | DAC12AMPx= $0 \rightarrow \{5, 6\}$    | 2.2V/3V |      | 15   | 30  | μs   |
|                                 | ume                                                     | (see Note 1,Figure 23)                                  | DAC12AMPx= $0 \rightarrow 7$           | 2.2V/3V |      | 6    | 12  |      |
|                                 | 0 441                                                   | DAGAS DAT                                               | DAC12AMPx=2                            | 2.2V/3V |      | 100  | 200 |      |
| tS(FS) Settling time,full-scale | $DAC12\_xDAT = \\ 80h \rightarrow F7Fh \rightarrow 80h$ | DAC12AMPx=3,5                                           | 2.2V/3V                                | V 40    | 80   | μs   |     |      |
|                                 | time,ruii-scale                                         | 00(1→ F/F(1→ 80f)                                       | DAC12AMPx=4,6,7                        | 2.2V/3V |      | 15   | 30  |      |
|                                 | O a till a sa til a a                                   | DAC12_xDAT =                                            | DAC12AMPx=2                            | 2.2V/3V |      | 5    |     |      |
| tS(C-C)                         | Settling time, code to code                             | 3F8h→ 408h→ 3F8h                                        | DAC12AMPx=3,5                          | 2.2V/3V |      | 2    |     | μs   |
|                                 | code to code                                            | $BF8h{\to}C08h{\to}BF8h$                                | DAC12AMPx=4,6,7                        | 2.2V/3V |      | 1    |     |      |
|                                 |                                                         | DAGAS DAT                                               | DAC12AMPx=2                            | 2.2V/3V | 0.05 | 0.12 |     |      |
| SR                              | Slew Rate                                               | $DAC12\_xDAT = 80h \rightarrow F7Fh \rightarrow 80h$    | DAC12AMPx=3,5                          | 2.2V/3V | 0.35 | 0.7  |     | V/μs |
|                                 |                                                         | 0011→ F7F11→ 0011                                       | DAC12AMPx=4,6,7                        | 2.2V/3V | 1.5  | 2.7  |     |      |
|                                 |                                                         | DAGAGDAT                                                | DAC12AMPx=2                            | 2.2V/3V |      | 10   |     |      |
| Glitch er                       | nergy: full-scale                                       | $DAC12\_xDAT = \\ 80h \rightarrow F7Fh \rightarrow 80h$ | DAC12AMPx=3,5                          | 2.2V/3V |      | 10   |     | nV-s |
|                                 |                                                         | 0011→ F7F11→ 0011                                       | DAC12AMPx=4,6,7                        | 2.2V/3V |      | 10   |     |      |

NOTES: 1. R<sub>Load</sub> and C<sub>Load</sub> connected to AV<sub>SS</sub> (not AV<sub>CC</sub>/2) in Figure 23.

2. Slew rate applies to output voltage steps >= 200mV.



Figure 23. Settling Time and Glitch Energy Testing



electrical characteristics over recommended operating free-air temperature (unless otherwise noted)



Figure 24. Slew Rate Testing

#### 12-bit DAC, dynamic specifications continued (T<sub>A</sub> = 25°C unless otherwise noted)

|                                                         | PARAMETER                                                             | TEST CONDITIONS                                                                                                                | VCC     | MIN | TYP | MAX | UNIT |
|---------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|-----|------|
|                                                         |                                                                       | DAC12AMPx = {2, 3, 4}, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                       | 2.2V/3V | 40  |     |     |      |
| 3-dB bandwidth,  BW_3dB                                 | DAC12AMPx = {5, 6}, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h | 2.2V/3V                                                                                                                        | 180     |     |     | kHz |      |
|                                                         | (see Figure 25)                                                       | DAC12AMPx = 7, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                               | 2.2V/3V | 550 |     |     |      |
|                                                         |                                                                       | DAC12_0DAT = 800h, No Load,<br>DAC12_1DAT = 80h<->F7Fh, $R_{Load}$ = $3k\Omega$<br>$f_{DAC12_1OUT}$ = 10kHz @ 50/50 duty cycle | 2.2V/3V |     | -80 |     | 15   |
| Channel to channel crosstalk (see Note 1 and Figure 26) |                                                                       | DAC12_1001                                                                                                                     |         |     | -80 |     | dB   |

NOTES: 1.  $R_{LOAD} = 3 \text{ k}\Omega$ ,  $C_{LOAD} = 100 \text{ pF}$ 



Figure 25. Test Conditions for 3-dB Bandwidth Specification



Figure 26. Crosstalk Test Conditions



### electrical characteristics over recommended operating free-air temperature (unless otherwise noted)

#### Flash Memory

|                          | PARAMETER                                           | TEST<br>CONDITIONS    | Vcc          | MIN             | NOM             | MAX | UNIT   |
|--------------------------|-----------------------------------------------------|-----------------------|--------------|-----------------|-----------------|-----|--------|
| VCC(PGM/<br>ERASE)       | Program and Erase supply voltage                    |                       |              | 2.7             |                 | 3.6 | ٧      |
| fFTG                     | Flash Timing Generator frequency                    |                       |              | 257             |                 | 476 | kHz    |
| IPGM                     | Supply current from DV <sub>CC</sub> during program |                       | 2.7 V/ 3.6 V |                 | 3               | 5   | mA     |
| IERASE                   | Supply current from DV <sub>CC</sub> during erase   |                       | 2.7 V/ 3.6 V |                 | 3               | 7   | mA     |
| t <sub>CPT</sub>         | Cumulative program time                             | see Note 1            | 2.7 V/ 3.6 V |                 |                 | 4   | ms     |
| <sup>t</sup> CMErase     | Cumulative mass erase time                          | see Note 2            | 2.7 V/ 3.6 V | 200             |                 |     | ms     |
|                          | Program/Erase endurance                             |                       |              | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles |
| <sup>t</sup> Retention   | Data retention duration                             | T <sub>J</sub> = 25°C |              | 100             |                 |     | years  |
| <sup>t</sup> Word        | Word or byte program time                           |                       |              |                 | 35              |     |        |
| <sup>t</sup> Block, 0    | Block program time for 1 <sup>St</sup> byte or word |                       |              |                 | 30              |     |        |
| <sup>t</sup> Block, 1-63 | Block program time for each additional byte or word | and Nata O            |              |                 | 21              |     |        |
| <sup>t</sup> Block, End  | Block program end-sequence wait time                | see Note 3            |              |                 | 6               |     | tFTG   |
| tMass Erase              | Mass erase time                                     |                       |              |                 | 5297            |     |        |
| tSeg Erase               | Segment erase time                                  |                       |              |                 | 4819            |     |        |

- NOTES: 1. The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.
  - 2. The mass erase duration generated by the flash timing generator is at least 11.1ms (= 5297x1/fFTG,max = 5297x1/476kHz). To achieve the required cumulative mass erase time the Flash Controller's mass erase operation can be repeated until this time is met. (A worst case minimum of 19 cycles are required).
  - 3. These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).

#### JTAG Interface

|                       | PARAMETER                                         | TEST<br>CONDITIONS | Vcc        | MIN | NOM | MAX     | UNIT |
|-----------------------|---------------------------------------------------|--------------------|------------|-----|-----|---------|------|
| ,                     | TOK                                               | and Materia        | 2.2 V      | 0   |     | 5<br>10 | MHz  |
| TCK                   | TCK input frequency                               | see Note 1         | 3 V        | 0   |     | 10      | MHz  |
| R <sub>Internal</sub> | Internal pull-up resistance on TMS, TCK, TDI/TCLK | see Note 2         | 2.2 V/ 3 V | 25  | 60  | 90      | kΩ   |

NOTES: 1. f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.

2. TMS, TDI/TCLK, and TCK pull-up resistors are implemented in all versions.

#### JTAG Fuse (see Note 1)

|                     | PARAMETER                                           | TEST<br>CONDITIONS    | VCC | MIN | NOM | MAX | UNIT |
|---------------------|-----------------------------------------------------|-----------------------|-----|-----|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition           | T <sub>A</sub> = 25°C |     | 2.5 |     |     | V    |
| $V_{FB}$            | Voltage level on TDI/TCLK for fuse-blow: F versions |                       |     | 6   |     | 7   | V    |
| I <sub>FB</sub>     | Supply current into TDI/TCLK during fuse blow       |                       |     |     |     | 100 | mA   |
| tFB                 | Time to blow fuse                                   |                       |     |     |     | 1   | ms   |

NOTES: 1. Once the fuse is blown, no further access to the MSP430 JTAG/Test and emulation features is possible. The JTAG block is switched to bypass mode.



#### input/output schematic

#### port P1, P1.0 to P1.7, input/output with Schmitt-trigger



| PnSel.x | PnDIR.x | Dir. CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT             | PnIN.x | MODULE X IN        | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|-----------------------------|---------|--------------------------|--------|--------------------|--------|---------|---------|
| P1Sel.0 | P1DIR.0 | P1DIR.0                     | P1OUT.0 | DV <sub>SS</sub>         | P1IN.0 | TACLK <sup>†</sup> | P1IE.0 | P1IFG.0 | P1IES.0 |
| P1Sel.1 | P1DIR.1 | P1DIR.1                     | P1OUT.1 | Out0 signal <sup>†</sup> | P1IN.1 | CCI0A†             | P1IE.1 | P1IFG.1 | P1IES.1 |
| P1Sel.2 | P1DIR.2 | P1DIR.2                     | P1OUT.2 | Out1 signal <sup>†</sup> | P1IN.2 | CCI1A <sup>†</sup> | P1IE.2 | P1IFG.2 | P1IES.2 |
| P1Sel.3 | P1DIR.3 | P1DIR.3                     | P1OUT.3 | Out2 signal <sup>†</sup> | P1IN.3 | CCI2A†             | P1IE.3 | P1IFG.3 | P1IES.3 |
| P1Sel.4 | P1DIR.4 | P1DIR.4                     | P1OUT.4 | SMCLK                    | P1IN.4 | unused             | P1IE.4 | P1IFG.4 | P1IES.4 |
| P1Sel.5 | P1DIR.5 | P1DIR.5                     | P1OUT.5 | Out0 signal <sup>†</sup> | P1IN.5 | unused             | P1IE.5 | P1IFG.5 | P1IES.5 |
| P1Sel.6 | P1DIR.6 | P1DIR.6                     | P1OUT.6 | Out1 signal <sup>†</sup> | P1IN.6 | unused             | P1IE.6 | P1IFG.6 | P1IES.6 |
| P1Sel.7 | P1DIR.7 | P1DIR.7                     | P1OUT.7 | Out2 signal <sup>†</sup> | P1IN.7 | unused             | P1IE.7 | P1IFG.7 | P1IES.7 |

<sup>†</sup>Signal from or to Timer\_A

#### **APPLICATION INFORMATION**

#### input/output schematic (continued)

port P2, P2.0 to P2.2, P2.6, and P2.7 input/output with Schmitt-trigger



#### x: Bit Identifier 0 to 2, 6, and 7 for Port P2

| PnSel.x | PnDIR.x | Dir. CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT     | PnIN.x | MODULE X IN | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|-----------------------------|---------|------------------|--------|-------------|--------|---------|---------|
| P2Sel.0 | P2DIR.0 | P2DIR.0                     | P2OUT.0 | ACLK             | P2IN.0 | unused      | P2IE.0 | P2IFG.0 | P2IES.0 |
| P2Sel.1 | P2DIR.1 | P2DIR.1                     | P2OUT.1 | DV <sub>SS</sub> | P2IN.1 | INCLK‡      | P2IE.1 | P2IFG.1 | P2IES.1 |
| P2Sel.2 | P2DIR.2 | P2DIR.2                     | P2OUT.2 | CAOUT            | P2IN.2 | CCI0B‡      | P2IE.2 | P2IFG.2 | P2IES.2 |
| P2Sel.6 | P2DIR.6 | P2DIR.6                     | P2OUT.6 | ADC12CLK¶        | P2IN.6 | DMAE0#      | P2IE.6 | P2IFG.6 | P2IES.6 |
| P2Sel.7 | P2DIR.7 | P2DIR.7                     | P2OUT.7 | Out0 signal§     | P2IN.7 | unused      | P2IE.7 | P2IFG.7 | P2IES.7 |

<sup>†</sup> Signal from Comparator\_A



<sup>‡</sup> Signal to Timer\_A

<sup>§</sup> Signal from Timer\_A

<sup>¶</sup> ADC12CLK signal is output of the 12-bit ADC module

<sup>#</sup> Signal to DMA, channel 0, 1 and 2

#### input/output schematic (continued)

#### port P2, P2.3 to P2.4, input/output with Schmitt-trigger



| PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT             | PnIN.x | MODULE X IN | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|-------------------------------------|---------|--------------------------|--------|-------------|--------|---------|---------|
| P2Sel.3 | P2DIR.3 | P2DIR.3                             | P2OUT.3 | Out1 signal <sup>†</sup> | P2IN.3 | unused      | P2IE.3 | P2IFG.3 | P2IES.3 |
| P2Sel.4 | P2DIR.4 | P2DIR.4                             | P2OUT.4 | Out2 signal†             | P2IN.4 | unused      | P2IE.4 | P2IFG.4 | P2IES.4 |

<sup>†</sup> Signal from Timer\_A



#### input/output schematic (continued)

port P2, P2.5, input/output with Schmitt-trigger and R<sub>osc</sub> function for the basic clock module



| PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT | PnIN.x | MODULE X IN | PnIE.x | PnlFG.x | PnlES.x |
|---------|---------|-------------------------------------|---------|--------------|--------|-------------|--------|---------|---------|
| P2Sel.5 | P2DIR.5 | P2DIR.5                             | P2OUT.5 | DVSS         | P2IN.5 | unused      | P2IE.5 | P2IFG.5 | P2IES.5 |

### input/output schematic (continued)

#### port P3, P3.0 and P3.4 to P3.7, input/output with Schmitt-trigger



| x: Bit Identifier. | Λ | and.  | 4  | to 7 | for | Port | DЗ |
|--------------------|---|-------|----|------|-----|------|----|
| x: bit identifier, | U | anu 4 | 41 | 10 / | 101 | POIT | rs |

| PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT       | PnIN.x | MODULE X IN |
|---------|---------|-------------------------------------|---------|--------------------|--------|-------------|
| P3Sel.0 | P3DIR.0 | DV <sub>SS</sub>                    | P3OUT.0 | DV <sub>SS</sub>   | P3IN.0 | STE0        |
| P3Sel.4 | P3DIR.4 | DV <sub>CC</sub>                    | P3OUT.4 | UTXD0 <sup>†</sup> | P3IN.4 | Unused      |
| P3Sel.5 | P3DIR.5 | DVSS                                | P3OUT.5 | DVSS               | P3IN.5 | URXD0§      |
| P3Sel.6 | P3DIR.6 | DVCC                                | P3OUT.6 | UTXD1 <sup>‡</sup> | P3IN.6 | Unused      |
| P3Sel.7 | P3DIR.7 | DVSS                                | P3OUT.7 | DVSS               | P3IN.7 | URXD1¶      |

<sup>†</sup> Output from USART0 module

<sup>‡</sup> Output from USART1 module

<sup>‡</sup> Input to USART0 module

<sup>¶</sup> Input to USART1 module

#### **APPLICATION INFORMATION**

input/output schematic (continued)

port P3, P3.1, input/output with Schmitt-trigger



#### input/output schematic (continued)

#### port P3, P3.2, input/output with Schmitt-trigger



#### port P3, P3.3, input/output with Schmitt-trigger



NOTE: UART mode: The UART clock can only be an input. If UART mode and UART function are selected, the P3.3/UCLK0 is always

an input.

SPI, slave mode: The clock applied to UCLK0 is used to shift data in and out.

SPI, master mode: The clock to shift data in and out is supplied to connected devices on pin P3.3/UCLK0 (in slave mode).

I<sup>2</sup>C, slave mode: The clock applied to SCL is used to shift data in and out. The frequency of the clock source of the module must be

 $\geq$  10 times the frequency of the SCL clock.

I<sup>2</sup>C, master mode: To shift data in and out, the clock is supplied via the SCL terminal to all I<sup>2</sup>C slaves. The frequency of the clock source

of the module must be  $\geq$  10 times the frequency of the SCL clock.

#### input/output schematic (continued)

#### port P4, P4.0 to P4.6, input/output with Schmitt-trigger



#### x: Bit Identifier, 0 to 6 for Port P4

| PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT             | PnIN.x | MODULE X IN                |
|---------|---------|-------------------------------------|---------|--------------------------|--------|----------------------------|
| P4Sel.0 | P4DIR.0 | P4DIR.0                             | P4OUT.0 | Out0 signal†             | P4IN.0 | CCI0A / CCI0B‡             |
| P4Sel.1 | P4DIR.1 | P4DIR.1                             | P4OUT.1 | Out1 signal <sup>†</sup> | P4IN.1 | CCI1A / CCI1B‡             |
| P4Sel.2 | P4DIR.2 | P4DIR.2                             | P4OUT.2 | Out2 signal†             | P4IN.2 | CCI2A / CCI2B‡             |
| P4Sel.3 | P4DIR.3 | P4DIR.3                             | P4OUT.3 | Out3 signal†             | P4IN.3 | CCI3A / CCI3B‡             |
| P4Sel.4 | P4DIR.4 | P4DIR.4                             | P4OUT.4 | Out4 signal <sup>†</sup> | P4IN.4 | CCI4A / CCI4B <sup>‡</sup> |
| P4Sel.5 | P4DIR.5 | P4DIR.5                             | P4OUT.5 | Out5 signal†             | P4IN.5 | CCI5A / CCI5B‡             |
| P4Sel.6 | P4DIR.6 | P4DIR.6                             | P4OUT.6 | Out6 signal†             | P4IN.6 | CCI6A                      |

<sup>†</sup> Signal from Timer\_B

<sup>‡</sup> Signal to Timer\_B

#### input/output schematic (continued)

#### port P4, P4.7, input/output with Schmitt-trigger



#### port P5, P5.0 and P5.4 to P5.7, input/output with Schmitt-trigger



x: Bit Identifier, 0 and 4 to 7 for Port P5

| PnSel.x | PnDIR.x | Dir. CONTROL FROM MODULE | PnOUT.x | MODULE X OUT     | PnIN.x | MODULE X IN |
|---------|---------|--------------------------|---------|------------------|--------|-------------|
| P5Sel.0 | P5DIR.0 | DV <sub>SS</sub>         | P5OUT.0 | DV <sub>SS</sub> | P5IN.0 | STE.1       |
| P5Sel.4 | P5DIR.4 | DVCC                     | P5OUT.4 | MCLK             | P5IN.4 | unused      |
| P5Sel.5 | P5DIR.5 | DVCC                     | P5OUT.5 | SMCLK            | P5IN.5 | unused      |
| P5Sel.6 | P5DIR.6 | DVCC                     | P5OUT.6 | ACLK             | P5IN.6 | unused      |
| P5Sel.7 | P5DIR.7 | DV <sub>SS</sub>         | P5OUT.7 | SVSOUT           | P5IN.7 | TBOUTHiZ    |

NOTE: TBOUTHiZ signal is used by port module P4, pins P4.0 to P4.6. The function of TBOUTHiZ is mainly useful when used with Timer\_B7.



#### input/output schematic (continued)

port P5, P5.1, input/output with Schmitt-trigger



#### port P5, P5.2, input/output with Schmitt-trigger



#### **APPLICATION INFORMATION**

#### input/output schematic (continued)

port P5, P5.3, input/output with Schmitt-trigger



NOTE: UART mode: The UART clock can only be an input. If UART mode and UART function are selected, the P5.3/UCLK1 direction

is always input.

SPI, slave mode: The clock applied to UCLK1 is used to shift data in and out.

SPI, master mode: The clock to shift data in and out is supplied to connected devices on pin P5.3/UCLK1 (in slave mode).

#### input/output schematic (continued)

port P6, P6.0 to P6.5, input/output with Schmitt-trigger



#### x: Bit Identifier, 0 to 5 for Port P6

NOTE: Analog signals applied to digital gates can cause current flow from the positive to the negative terminal. The throughput current flows if the analog signal is in the range of transitions 0→1 or 1←0. The value of the throughput current depends on the driving capability of the gate. For MSP430, it is approximately 100 µA.

Use P6SEL.x=1 to prevent throughput current. P6SEL.x should be set, even if the signal at the pin is not being used by the ADC12.

| PnSel.x | PnDIR.x | DIR. CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT     | PnIN.x | MODULE X IN |
|---------|---------|-----------------------------|---------|------------------|--------|-------------|
| P6Sel.0 | P6DIR.0 | P6DIR.0                     | P6OUT.0 | DVSS             | P6IN.0 | unused      |
| P6Sel.1 | P6DIR.1 | P6DIR.1                     | P6OUT.1 | DVSS             | P6IN.1 | unused      |
| P6Sel.2 | P6DIR.2 | P6DIR.2                     | P6OUT.2 | DVSS             | P6IN.2 | unused      |
| P6Sel.3 | P6DIR.3 | P6DIR.3                     | P6OUT.3 | DV <sub>SS</sub> | P6IN.3 | unused      |
| P6Sel.4 | P6DIR.4 | P6DIR.4                     | P6OUT.4 | DV <sub>SS</sub> | P6IN.4 | unused      |
| P6Sel.5 | P6DIR.5 | P6DIR.5                     | P6OUT.5 | DVSS             | P6IN.5 | unused      |

NOTE: The signal at pins P6.x/Ax is used by the 12-bit ADC module.



### input/output schematic (continued)

#### port P6, P6.6, input/output with Schmitt-trigger



†Signal from or to ADC12

#### input/output schematic (continued)

#### port P6, P6.7, input/output with Schmitt-trigger



<sup>†</sup>Signal to SVS Block, Selected if VLD = 15

<sup>‡</sup>Signal From or To ADC12

<sup>§</sup>VLD Control Bits are Located in SVS

#### JTAG pins TMS, TCK, TDI/TCLK, TDO/TDI, input/output with Schmitt-trigger



During Programming Activity and During Blowing of the Fuse, Pin TDO/TDI Is Used to Apply the Test Input Data for JTAG Circuitry

#### **APPLICATION INFORMATION**

#### JTAG fuse check mode

MSP430 devices that have the fuse on the TDI/TCLK terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current, I<sub>TF</sub>, of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TDI/TCLK pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if the TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current will only flow when the fuse check mode is active and the TMS pin is in a low state (see Figure 27). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition).



Figure 27. Fuse Check Mode Current, MSP430x15x/16x/161x

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated