# 1. Description

# 1.1. Project

| Project Name    | auv_proto         |
|-----------------|-------------------|
| Board Name      | NUCLEO-F767ZI     |
| Generated with: | STM32CubeMX 5.4.0 |
| Date            | 01/30/2020        |

## 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x7     |
| MCU name       | STM32F767ZITx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate     | Label                                        |
|------------|-----------------|----------|---------------|----------------------------------------------|
| LQFP144    | (function after |          | Function(s)   |                                              |
|            | reset)          |          |               |                                              |
| 6          | VBAT            | Power    |               |                                              |
| 7          | PC13            | I/O      | GPIO_EXTI13   | USER_Btn [B1]                                |
| 8          | PC14/OSC32_IN   | I/O      | RCC_OSC32_IN  |                                              |
| 9          | PC15/OSC32_OUT  | I/O      | RCC_OSC32_OUT |                                              |
| 16         | VSS             | Power    |               |                                              |
| 17         | VDD             | Power    |               |                                              |
| 23         | PH0/OSC_IN      | I/O      | RCC_OSC_IN    | MCO<br>[STM32F103CBT6_PA8]                   |
| 24         | PH1/OSC_OUT     | I/O      | RCC_OSC_OUT   |                                              |
| 25         | NRST            | Reset    |               |                                              |
| 27         | PC1             | I/O      | ETH_MDC       | RMII_MDC [LAN8742A-CZ-<br>TR_MDC]            |
| 30         | VDD             | Power    |               |                                              |
| 31         | VSSA            | Power    |               |                                              |
| 32         | VREF+           | Power    |               |                                              |
| 33         | VDDA            | Power    |               |                                              |
| 35         | PA1             | I/O      | ETH_REF_CLK   | RMII_REF_CLK<br>[LAN8742A-CZ-<br>TR_REFCLK0] |
| 36         | PA2             | I/O      | ETH_MDIO      | RMII_MDIO [LAN8742A-CZ-<br>TR_MDIO]          |
| 38         | VSS             | Power    |               |                                              |
| 39         | VDD             | Power    |               |                                              |
| 42         | PA6             | I/O      | TIM3_CH1      |                                              |
| 43         | PA7             | I/O      | ETH_CRS_DV    | RMII_CRS_DV [LAN8742A-<br>CZ-TR_CRS_DV]      |
| 44         | PC4             | I/O      | ETH_RXD0      | RMII_RXD0 [LAN8742A-CZ-<br>TR_RXD0]          |
| 45         | PC5             | I/O      | ETH_RXD1      | RMII_RXD1 [LAN8742A-CZ-<br>TR_RXD1]          |
| 46         | PB0 *           | I/O      | GPIO_Output   | LD1 [Green]                                  |
| 47         | PB1             | I/O      | TIM3_CH4      |                                              |
| 51         | VSS             | Power    |               |                                              |
| 52         | VDD             | Power    |               |                                              |
| 61         | VSS             | Power    |               |                                              |
| 62         | VDD             | Power    |               |                                              |
| 71         | VCAP_1          | Power    |               |                                              |

| Pin Number | Pin Name        | Pin Type | Alternate       | Label                                  |
|------------|-----------------|----------|-----------------|----------------------------------------|
| LQFP144    | (function after |          | Function(s)     |                                        |
| LGITTI     | reset)          |          | r ariotion(o)   |                                        |
| 72         | VDD             | Power    |                 |                                        |
| 74         | PB13            | I/O      | ETH_TXD1        | RMII_TXD1 [LAN8742A-CZ-                |
| 74         | FBI3            | 1/0      | EIII_IXDI       | TR_TXD1]                               |
| 75         | PB14 *          | I/O      | GPIO_Output     | LD3 [Red]                              |
| 77         | PD8             | I/O      | USART3_TX       | STLK_RX<br>[STM32F103CBT6_PA3]         |
| 78         | PD9             | I/O      | USART3_RX       | STLK_TX<br>[STM32F103CBT6_PA2]         |
| 81         | PD12            | I/O      | TIM4_CH1        |                                        |
| 82         | PD13            | I/O      | TIM4_CH2        |                                        |
| 83         | VSS             | Power    |                 |                                        |
| 84         | VDD             | Power    |                 |                                        |
| 85         | PD14            | I/O      | TIM4_CH3        |                                        |
| 86         | PD15            | I/O      | TIM4_CH4        |                                        |
| 91         | PG6 *           | I/O      | GPIO_Output     | USB_PowerSwitchOn<br>[STMPS2151STR_EN] |
| 92         | PG7 *           | I/O      | GPIO_Input      | USB_OverCurrent [STMPS2151STR_FAULT]   |
| 94         | VSS             | Power    |                 |                                        |
| 95         | VDDUSB          | Power    |                 |                                        |
| 97         | PC7             | I/O      | TIM3_CH2        |                                        |
| 98         | PC8             | I/O      | TIM3_CH3        |                                        |
| 100        | PA8 **          | I/O      | USB_OTG_FS_SOF  | USB_SOF [TP1]                          |
| 101        | PA9 **          | I/O      | USB_OTG_FS_VBUS | USB_VBUS                               |
| 102        | PA10 **         | I/O      | USB_OTG_FS_ID   | USB_ID                                 |
| 103        | PA11 **         | I/O      | USB_OTG_FS_DM   | USB_DM                                 |
| 104        | PA12 **         | I/O      | USB_OTG_FS_DP   | USB_DP                                 |
| 105        | PA13            | I/O      | SYS_JTMS-SWDIO  | TMS                                    |
| 106        | VCAP_2          | Power    |                 |                                        |
| 107        | VSS             | Power    |                 |                                        |
| 108        | VDD             | Power    |                 |                                        |
| 109        | PA14            | I/O      | SYS_JTCK-SWCLK  | TCK                                    |
| 120        | VSS             | Power    |                 |                                        |
| 121        | VDDSDMMC        | Power    |                 |                                        |
| 126        | PG11            | I/O      | ETH_TX_EN       | RMII_TX_EN [LAN8742A-<br>CZ-TR_TXEN]   |
| 128        | PG13            | I/O      | ETH_TXD0        | RMII_TXD0 [LAN8742A-CZ-<br>TR_TXD0]    |
| 130        | VSS             | Power    |                 |                                        |
| 131        | VDD             | Power    |                 |                                        |
| 133        | PB3 **          | I/O      | SYS_JTDO-SWO    | SWO                                    |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label      |
|-----------------------|---------------------------------------|----------|--------------------------|------------|
| 137                   | PB7 *                                 | I/O      | GPIO_Output              | LD2 [Blue] |
| 138                   | воото                                 | Boot     |                          |            |
| 143                   | PDR_ON                                | Reset    |                          |            |
| 144                   | VDD                                   | Power    |                          |            |

<sup>\*</sup> The pin is affected with an I/O function

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

# 4. Clock Tree Configuration



# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                              |
|-----------------------------------|----------------------------------------------------|
| Project Name                      | auv_proto                                          |
| Project Folder                    | C:\Users\Kurat\Documents\git_repos\auv_proto\stm32 |
| Toolchain / IDE                   | TrueSTUDIO                                         |
| Firmware Package Name and Version | STM32Cube FW_F7 V1.15.0                            |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x7     |
| мси       | STM32F767ZITx |
| Datasheet | 029041_Rev4   |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| IVAC        | 3.6 |

# 7. IPs and Middleware Configuration 7.1. CORTEX\_M7

#### 7.1.1. Parameter Settings:

#### **Cortex Interface Settings:**

Flash Interface AXI Interface
ART ACCLERATOR Disabled
Instruction Prefetch Disabled
CPU ICache Disabled
CPU DCache Disabled

#### **Cortex Memory Protection Unit Control Settings:**

MPU Control Mode MPU NOT USED

#### 7.2. ETH

Mode: RMII

#### 7.2.1. Parameter Settings:

**Advanced : Ethernet Media Configuration:** 

Auto Negotiation Enabled

**General: Ethernet Configuration:** 

Ethernet MAC Address 00:80:E1:00:00:00

PHY Address 0 \*

**Ethernet Basic Configuration:** 

Rx Mode Interrupt Mode

TX IP Header Checksum Computation By hardware

#### 7.2.2. Advanced Parameters:

#### **External PHY Configuration:**

PHY LAN8742A\_PHY\_ADDRESS

PHY Address Value 0

PHY Reset delay these values are based on a 1 ms 0x000000FF \*

Systick interrupt

PHY Configuration delay

PHY Read TimeOut

Ox0000FFF \*

PHY Write TimeOut

Ox0000FFF \*

#### **Common: External PHY Configuration:**

Transceiver Basic Control Register 0x00 \* Transceiver Basic Status Register 0x01 \* **PHY Reset** 0x8000 \* Select loop-back mode 0x4000 \* Set the full-duplex mode at 100 Mb/s 0x2100 \* Set the half-duplex mode at 100 Mb/s 0x2000 \* Set the full-duplex mode at 10 Mb/s 0x0100 \* Set the half-duplex mode at 10 Mb/s 0x0000 \* Enable auto-negotiation function 0x1000 \* Restart auto-negotiation function 0x0200 \* Select the power down mode 0x0800 \* Isolate PHY from MII 0x0400 \* Auto-Negotiation process completed 0x0020 \* Valid link established 0x0004 \* Jabber condition detected 0x0002 \*

#### **Extended: External PHY Configuration:**

PHY special control/status register Offset

Ox1F \*

PHY Speed mask

Ox0004 \*

PHY Duplex mask

Ox0010 \*

PHY Interrupt Source Flag register Offset

Ox001D \*

PHY Link down inturrupt

Ox000B \*

#### 7.3. GPIO

#### 7.4. RCC

High Speed Clock (HSE): BYPASS Clock Source Low Speed Clock (LSE): Crystal/Ceramic Resonator

#### 7.4.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3

Flash Latency(WS) 7 WS (8 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Over Drive Enabled

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

#### 7.5. SYS

**Debug: Serial Wire** 

**Timebase Source: TIM1** 

#### 7.6. TIM3

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

7.6.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

auto-reload preload

Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable

Fast Mode Disable

CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable
Fast Mode Disable

CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable
Fast Mode Disable

CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Output compare preload Enable
Fast Mode Disable
CH Polarity High

#### 7.7. TIM4

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

7.7.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value) 0

Internal Clock Division (CKD)

No Division

auto-reload preload

Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable

Fast Mode Disable

CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable

Fast Mode Disable

CH Polarity High

#### 7.8. **USART3**

#### **Mode: Asynchronous**

#### 7.8.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

**Advanced Features:** 

Auto Baudrate Disable TX Pin Active Level Inversion Disable **RX Pin Active Level Inversion** Disable **Data Inversion** Disable TX and RX Pins Swapping Disable Enable Overrun DMA on RX Error Enable MSB First Disable

#### 7.9. FREERTOS

Interface: CMSIS\_V1

#### 7.9.1. Config parameters:

API:

FreeRTOS API CMSIS v1

**Versions:** 

FreeRTOS version 10.0.1 CMSIS-RTOS version 1.02

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

TICK\_RATE\_HZ 1000

MAX\_PRIORITIES 28 \*

MINIMAL\_STACK\_SIZE 128

MAX\_TASK\_NAME\_LEN 16

USE\_16\_BIT\_TICKS Disabled

IDLE\_SHOULD\_YIELD Enabled

USE\_MUTEXES Enabled
USE\_RECURSIVE\_MUTEXES Disabled
USE\_COUNTING\_SEMAPHORES Disabled

QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled

ENABLE\_BACKWARD\_COMPATIBILITY Enabled

USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled

USE\_TICKLESS\_IDLE Disabled

USE\_TASK\_NOTIFICATIONS Enabled

RECORD\_STACK\_HIGH\_ADDRESS Enabled \*\*

Memory management settings:

Memory Allocation Dynamic / Static

TOTAL\_HEAP\_SIZE 15360

Memory Management scheme heap\_4

Hook function related definitions:

USE\_IDLE\_HOOK Disabled
USE\_TICK\_HOOK Disabled
USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

Software timer definitions:

USE\_TIMERS Disabled

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 7.9.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled vTaskDelete Enabled vTaskCleanUpResources Disabled vTaskSuspend Enabled vTaskDelayUntil Disabled vTaskDelay Enabled Enabled xTaskGetSchedulerState xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled Disabled xSemaphoreGetMutexHolder pcTaskGetTaskName Disabled uxTaskGetStackHighWaterMark Disabled xTaskGetCurrentTaskHandle Disabled eTaskGetState Disabled xEventGroupSetBitFromISR Disabled xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled xTaskGetHandle Disabled

7.10. LWIP

mode: Enabled

Advanced parameters are not listed except if modified by user.

## 7.10.1. General Settings:

| LwIP Version:                                                            |          |
|--------------------------------------------------------------------------|----------|
| LwIP Version (Version of LwIP supported by CubeMX ** CubeMX specific **) | 2.0.3    |
| IPv4 - DHCP Options:                                                     |          |
| LWIP_DHCP (DHCP Module)                                                  | Enabled  |
| RTOS Dependency:                                                         |          |
| WITH_RTOS (Use FREERTOS ** CubeMX specific **)                           | Enabled  |
| CMSIS_VERSION (CMSIS API Version used)                                   | CMSIS v1 |
| Protocols Options:                                                       |          |
| LWIP_ICMP (ICMP Module Activation)                                       | Enabled  |
| LWIP_IGMP (IGMP Module)                                                  | Disabled |
| LWIP_DNS (DNS Module)                                                    | Disabled |
| LWIP_UDP (UDP Module)                                                    | Enabled  |
| MEMP_NUM_UDP_PCB (Number of UDP Connections)                             | 4        |
| LWIP_TCP (TCP Module)                                                    | Enabled  |
| MEMP_NUM_TCP_PCB (Number of TCP Connections)                             | 5        |
|                                                                          |          |

## 7.10.2. Key Options:

| Infrastructure - OS Awarness Option:                                   |         |
|------------------------------------------------------------------------|---------|
| NO_SYS (OS Awarness)                                                   | OS Used |
| Infrastructure - Timers Options:                                       |         |
| LWIP_TIMERS (Use Support For sys_timeout)                              | Enabled |
| Infrastructure - Core Locking and MPU Options:                         |         |
| SYS_LIGHTWEIGHT_PROT (Memory Functions Protection)                     | Enabled |
| Infrastructure - Heap and Memory Pools Options:                        |         |
| MEM_SIZE (Heap Memory Size)                                            | 1600    |
| Infrastructure - Internal Memory Pool Sizes:                           |         |
| MEMP_NUM_PBUF (Number of Memory Pool struct Pbufs)                     | 16      |
| MEMP_NUM_RAW_PCB (Number of Raw Protocol Control Blocks)               | 4       |
| MEMP_NUM_TCP_PCB_LISTEN (Number of Listening TCP Connections)          | 8       |
| MEMP_NUM_TCP_SEG (Number of TCP Segments simultaneously queued)        | 16      |
| MEMP_NUM_LOCALHOSTLIST (Number of Host Entries in the Local Host List) | 1       |
| Pbuf Options:                                                          |         |
| PBUF_POOL_SIZE (Number of Buffers in the Pbuf Pool)                    | 16      |
| PBUF_POOL_BUFSIZE (Size of each pbuf in the pbuf pool)                 | 592     |
| IPv4 - ARP Options:                                                    |         |
| LWIP_ARP (ARP Functionality)                                           | Enabled |

| IPv4 - ICMP Options:                                                       |                |
|----------------------------------------------------------------------------|----------------|
| LWIP_BROADCAST_PING (Respond to Broadcast Pings)                           | Enabled *      |
| LWIP_MULTICAST_PING (Respond to Multicast Pings)                           | Enabled *      |
| Callback - TCP Options:                                                    |                |
| TCP_TTL (Number of Time-To-Live Used by TCP Packets)                       | 255            |
| TCP_WND (TCP Receive Window Maximum Size)                                  | 2144           |
| TCP_QUEUE_OOSEQ (Allow Out-Of-Order Incoming Packets)                      | Enabled        |
| TCP_MSS (Maximum Segment Size)                                             | 536            |
| TCP_SND_BUF (TCP Sender Buffer Space)                                      | 1072           |
| TCP_SND_QUEUELEN (Number of Packet Buffers Allowed for TCP Sender)         | 9              |
| Network Interfaces Options:                                                |                |
| LWIP_NETIF_STATUS_CALLBACK (Callback Function on Interface Status Changes) | Disabled       |
| LWIP_NETIF_LINK_CALLBACK (Callback Function on Interface Link Changes)     | Disabled       |
| NETIF - Loopback Interface Options:                                        |                |
| LWIP_NETIF_LOOPBACK (NETIF Loopback)                                       | Disabled       |
| Infrastructure - Threading Options:                                        |                |
| TCPIP_THREAD_NAME (TCPIP Thread Name)                                      | "tcpip_thread" |
| TCPIP_THREAD_STACKSIZE (TCPIP Thread Stack Size)                           | 1024           |
| TCPIP_THREAD_PRIO (TCPIP Thread Priority Level)                            | 24 *           |
| TCPIP_MBOX_SIZE (TCPIP Mailbox Size)                                       | 6              |
| DEFAULT_THREAD_NAME (Default LwIP Thread Name)                             | "lwIP"         |
| DEFAULT_THREAD_STACKSIZE (Default LwIP Thread Stack Size)                  | 1024           |
| DEFAULT_THREAD_PRIO (Default LwIP Thread Priority Level)                   | 24 *           |
| DEFAULT_RAW_RECVMBOX_SIZE (Default Mailbox Size on a NETCONN Raw)          | 0              |
| DEFAULT_TCP_RECVMBOX_SIZE (Default Mailbox Size on a NETCONN TCP)          | 6              |
| DEFAULT_ACCEPTMBOX_SIZE (Default Mailbox Size for Incoming Connections)    | 6              |
| Thread Safe APIs - Netconn Options:                                        |                |
| LWIP_NETCONN (NETCONN API)                                                 | Enabled        |
| Thread Safe APIs - Socket Options:                                         |                |
| LWIP_SOCKET (Socket API)                                                   | Enabled        |
| LWIP_COMPAT_SOCKETS (BSD-style Socket Functions Names)                     | 1              |
| LWIP_SOCKET_OFFSET (Socket Offset Number)                                  | 0              |
|                                                                            |                |
| 7.10.3. PPP:                                                               |                |

**PPP Options:** 

PPP\_SUPPORT (PPP Module)

Disabled

7.10.4. IPv6:

**IPv6 Options:** 

LWIP\_IPV6 (IPv6 Protocol)

Disabled

7.10.5. HTTPD:

**HTTPD Options:** 

LWIP\_HTTPD (LwIP HTTPD Support \*\* CubeMX specific \*\*)

Disabled

7.10.6. SNMP:

**SNMP Options:** 

LWIP\_SNMP (LwIP SNMP Agent)

Disabled

7.10.7. SNTP:

**SNTP Options:** 

LWIP\_SNTP (LWIP SNTP Support \*\* CubeMX specific \*\*)

Disabled

7.10.8. MDNS/TFTP:

**MDNS Options:** 

LWIP\_MDNS (Multicast DNS Support \*\* CubeMX specific \*\*)

Disabled

**TFTP Options:** 

LWIP\_TFTP (TFTP Support \*\* CubeMX specific \*\*)

Disabled

7.10.9. Perf/Checks:

**Sanity Checks:** 

LWIP\_DISABLE\_TCP\_SANITY\_CHECKS (TCP Sanity Checks)

LWIP\_DISABLE\_MEMP\_SANITY\_CHECKS (MEMP Sanity Checks)

Disabled Disabled

**Performance Options:** 

LWIP\_PERF (Performace Testing for LwIP)

Disabled

7.10.10. Statistics:

#### **Debug - Statistics Options:**

LWIP\_STATS (Statictics Collection)

Disabled

#### 7.10.11. Checksum:

#### **Infrastructure - Checksum Options:**

| CHECKSUM_BY_HARDWARE (Hardware Checksum ** CubeMX specific **)               | Disabled |
|------------------------------------------------------------------------------|----------|
| LWIP_CHECKSUM_CTRL_PER_NETIF (Generate/Check Checksum per Netif)             | Disabled |
| CHECKSUM_GEN_IP (Generate Software Checksum for Outgoing IP Packets)         | Disabled |
| CHECKSUM_GEN_UDP (Generate Software Checksum for Outgoing UDP Packets)       | Disabled |
| CHECKSUM_GEN_TCP (Generate Software Checksum for Outgoing TCP Packets)       | Disabled |
| CHECKSUM_GEN_ICMP (Generate Software Checksum for Outgoing ICMP Packets)     | Disabled |
| CHECKSUM_GEN_ICMP6 (Generate Software Checksum for Outgoing ICMP6 Packets)   | Disabled |
| CHECKSUM_CHECK_IP (Generate Software Checksum for Incoming IP Packets)       | Disabled |
| CHECKSUM_CHECK_UDP (Generate Software Checksum for Incoming UDP Packets)     | Disabled |
| CHECKSUM_CHECK_TCP (Generate Software Checksum for Incoming TCP Packets)     | Disabled |
| CHECKSUM_CHECK_ICMP (Generate Software Checksum for Incoming ICMP Packets)   | Disabled |
| CHECKSUM_CHECK_ICMP6 (Generate Software Checksum for Incoming ICMP6 Packets) | Disabled |

#### 7.10.12. Debug:

#### **LwIP Main Debugging Options:**

LWIP\_DBG\_MIN\_LEVEL (Minimum Level)

ΑII

<sup>\*</sup> User modified value

# 8. System Configuration

# 8.1. GPIO configuration

| IP   | Pin                | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label                                   |
|------|--------------------|--------------------|------------------------------|-----------------------------|----------------|----------------------------------------------|
| ETH  | PC1                | ETH_MDC            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_MDC [LAN8742A-<br>CZ-TR_MDC]            |
|      | PA1                | ETH_REF_CLK        | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_REF_CLK<br>[LAN8742A-CZ-<br>TR_REFCLK0] |
|      | PA2                | ETH_MDIO           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_MDIO [LAN8742A-<br>CZ-TR_MDIO]          |
|      | PA7                | ETH_CRS_DV         | Alternate Function Push Pull | No pull-up and no pull-down | Very High<br>* | RMII_CRS_DV<br>[LAN8742A-CZ-<br>TR_CRS_DV]   |
|      | PC4                | ETH_RXD0           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_RXD0 [LAN8742A-<br>CZ-TR_RXD0]          |
|      | PC5                | ETH_RXD1           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_RXD1 [LAN8742A-<br>CZ-TR_RXD1]          |
|      | PB13               | ETH_TXD1           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_TXD1 [LAN8742A-<br>CZ-TR_TXD1]          |
|      | PG11               | ETH_TX_EN          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_TX_EN [LAN8742A-<br>CZ-TR_TXEN]         |
|      | PG13               | ETH_TXD0           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      | RMII_TXD0 [LAN8742A-<br>CZ-TR_TXD0]          |
| RCC  | PC14/OSC3<br>2_IN  | RCC_OSC32_IN       | n/a                          | n/a                         | n/a            |                                              |
|      | PC15/OSC3<br>2_OUT | RCC_OSC32_O<br>UT  | n/a                          | n/a                         | n/a            |                                              |
|      | PH0/OSC_I          | RCC_OSC_IN         | n/a                          | n/a                         | n/a            | MCO<br>[STM32F103CBT6_PA8]                   |
|      | PH1/OSC_O<br>UT    | RCC_OSC_OUT        | n/a                          | n/a                         | n/a            |                                              |
| SYS  | PA13               | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a            | TMS                                          |
|      | PA14               | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a            | тск                                          |
| TIM3 | PA6                | TIM3_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |                                              |
|      | PB1                | TIM3_CH4           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |                                              |
|      | PC7                | TIM3_CH2           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |                                              |
|      | PC8                | TIM3_CH3           | Alternate Function Push Pull | No pull-up and no pull-down | Low            |                                              |
|      |                    |                    |                              |                             |                |                                              |

| IP               | Pin  | Signal              | GPIO mode                                                  | GPIO pull/up pull           | Max       | User Label                              |
|------------------|------|---------------------|------------------------------------------------------------|-----------------------------|-----------|-----------------------------------------|
|                  |      |                     |                                                            | down                        | Speed     |                                         |
| TIM4             | PD12 | TIM4_CH1            | Alternate Function Push Pull                               | No pull-up and no pull-down | Low       |                                         |
|                  | PD13 | TIM4_CH2            | Alternate Function Push Pull                               | No pull-up and no pull-down | Low       |                                         |
|                  | PD14 | TIM4_CH3            | Alternate Function Push Pull                               | No pull-up and no pull-down | Low       |                                         |
|                  | PD15 | TIM4_CH4            | Alternate Function Push Pull                               | No pull-up and no pull-down | Low       |                                         |
| USART3           | PD8  | USART3_TX           | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High | STLK_RX<br>[STM32F103CBT6_PA3]          |
|                  | PD9  | USART3_RX           | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High | STLK_TX<br>[STM32F103CBT6_PA2]          |
| Single<br>Mapped | PA8  | USB_OTG_FS_<br>SOF  | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High | USB_SOF [TP1]                           |
| Signals          | PA9  | USB_OTG_FS_<br>VBUS | Input mode                                                 | No pull-up and no pull-down | n/a       | USB_VBUS                                |
|                  | PA10 | USB_OTG_FS_I<br>D   | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High | USB_ID                                  |
|                  | PA11 | USB_OTG_FS_<br>DM   | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High | USB_DM                                  |
|                  | PA12 | USB_OTG_FS_<br>DP   | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High | USB_DP                                  |
|                  | PB3  | SYS_JTDO-<br>SWO    | n/a                                                        | n/a                         | n/a       | SWO                                     |
| GPIO             | PC13 | GPIO_EXTI13         | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a       | USER_Btn [B1]                           |
|                  | PB0  | GPIO_Output         | Output Push Pull                                           | No pull-up and no pull-down | Low       | LD1 [Green]                             |
|                  | PB14 | GPIO_Output         | Output Push Pull                                           | No pull-up and no pull-down | Low       | LD3 [Red]                               |
|                  | PG6  | GPIO_Output         | Output Push Pull                                           | No pull-up and no pull-down | Low       | USB_PowerSwitchOn [STMPS2151STR_EN]     |
|                  | PG7  | GPIO_Input          | Input mode                                                 | No pull-up and no pull-down | n/a       | USB_OverCurrent<br>[STMPS2151STR_FAULT] |
|                  | PB7  | GPIO_Output         | Output Push Pull                                           | No pull-up and no pull-down | Low       | LD2 [Blue]                              |

# 8.2. DMA configuration

nothing configured in DMA service

# 8.3. NVIC configuration

| Interrupt Table                                  | Enable | Preenmption Priority | SubPriority |  |  |
|--------------------------------------------------|--------|----------------------|-------------|--|--|
| Non maskable interrupt                           | true   | 0                    | 0           |  |  |
| Hard fault interrupt                             | true   | 0                    | 0           |  |  |
| Memory management fault                          | true   | 0                    | 0           |  |  |
| Pre-fetch fault, memory access fault             | true   | 0                    | 0           |  |  |
| Undefined instruction or illegal state           | true   | 0                    | 0           |  |  |
| System service call via SWI instruction          | true   | 0                    | 0           |  |  |
| Debug monitor                                    | true   | 0                    | 0           |  |  |
| Pendable request for system service              | true   | 15                   | 0           |  |  |
| System tick timer                                | true   | 15                   | 0           |  |  |
| TIM1 update interrupt and TIM10 global interrupt | true   | 0                    | 0           |  |  |
| Ethernet global interrupt                        | true   | 5                    | 0           |  |  |
| PVD interrupt through EXTI line 16               | unused |                      |             |  |  |
| Flash global interrupt                           | unused |                      |             |  |  |
| RCC global interrupt                             | unused |                      |             |  |  |
| TIM3 global interrupt                            | unused |                      |             |  |  |
| TIM4 global interrupt                            | unused |                      |             |  |  |
| USART3 global interrupt                          | unused |                      |             |  |  |
| EXTI line[15:10] interrupts                      | unused |                      |             |  |  |
| Ethernet wake-up interrupt through EXTI line 19  | unused |                      |             |  |  |
| FPU global interrupt                             | unused |                      |             |  |  |

#### \* User modified value

# 9. Software Pack Report