# ECE 361 Final Design Project GILBERT NYAME

### **Division Algorithm chosen:**

The algorithm I chose for this divider project is the same approach we followed along with during lecture that uses the shift registers and adders with implementations that would be needed to have a 6-bit divider and the same 4-bit divisor. Adder A uses the 2's complement of the divisor.

| DIVISOR  | 0011   | 3        | MSB    |         |     | LSB |   |   |     |     |     |     |     |     |     |
|----------|--------|----------|--------|---------|-----|-----|---|---|-----|-----|-----|-----|-----|-----|-----|
| DIVIDENT | 001101 | 13       | 0      | 0       | 1   | 1   | D | 1 | V   | D   | E   | N   | T   |     |     |
| MSB      |        |          |        |         |     |     | 0 | 0 | 0   | 1   | 1   | 0   | 1   |     |     |
|          |        |          |        |         |     |     |   |   |     |     |     |     |     |     |     |
|          |        |          |        |         |     |     |   |   |     |     |     |     |     |     |     |
| DUMMY    | SHIFT  |          |        |         |     |     |   |   | D   | I   | ٧   | 1   | D   | E   |     |
|          |        | Adder B  | 0      | 0       | 0   | 0   | 0 | 0 | 0   | 0   | 1   | 1   | 0   | 1   |     |
|          |        | Adder A  | 1      | 1       | 1   | 1   | 0 | 1 |     |     |     |     |     | LSB |     |
|          |        | Sum      | 1      | 1       | 1   | 1   | 0 | 1 |     |     |     |     |     |     |     |
| Shift    | 1      |          |        |         |     |     |   |   | D   | 1   | V   | 1   | D   | E   |     |
|          |        | Adder B  | 0      | 0       | 0   | 0   | 0 | 0 | 0   | 1   | 1   | 0   | 1   | 0   |     |
| Q        | MSB    | AdderA   | 1      | 1       | 1   | 1   | 0 | 1 | 0   | 1   |     | U   | LSB | 0   |     |
| 0        | 0      | Sum      | 1      | 1       | 1   | 1   | 0 | 1 |     |     |     |     | LOD |     |     |
| 0        | - 0    | Juili    | 1      | - 1     |     | 1   |   | 1 |     |     |     |     |     |     |     |
| Shift    | 2      |          |        |         |     |     |   |   | D   | 1   | ٧   | 1   | D   | E   |     |
|          |        | Adder B  | 0      | 0       | 0   | 0   | 0 | 0 | 1   | 1   | 0   | 1   | 0   | 0   |     |
| Q        | MSB    | AdderA   | 1      | 1       | 1   | 1   | 0 | 1 |     |     |     | LSB |     |     |     |
| 0        | 1      | Sum      | 1      | 1       | 1   | 1   | 0 | 1 |     |     |     |     |     |     |     |
| Shift    | 3      |          |        |         |     |     |   |   | D   | 1   | V   | 1   | D   | E   |     |
| Q        | 3      | Adder B  | 0      | 0       | 0   | 0   | 0 |   | 1   | 0   | 1   | 0   | 0   | 0   |     |
|          | MSB    | Adder A  | 1      | 1       | 1   | 1   | 0 | 0 | 1   | U   | LSb | 0   | U   | 0   |     |
| 0        | 1      | Sum      | 1      | 1       | 1   | 1   | 1 | 0 |     |     | LSD |     |     |     |     |
| U        |        | Juin     | 1      |         |     | - 1 | - | 0 |     |     |     |     |     |     |     |
| Shift    | 4      |          |        |         |     |     |   |   | D   | 1   | ٧   |     | D   | E   |     |
|          |        | Adder B  | 0      | 0       | 0   | 0   | 1 | 1 | 0   | 1   | 0   | 0   | 0   | 0   |     |
| Q        | MSB    | Adder A  | 1      | 1       | 1   | 1   | 0 | 1 |     | LSB |     |     | _   | -   |     |
| 1        | 0      | Sum      | 0      | 0       | . 0 | 0   | 0 | 0 |     |     |     |     |     |     |     |
|          |        |          |        | /       |     | /   | / | / |     |     |     |     |     |     |     |
| Shift    | 5      | Replace  | Before | Shift 📈 |     |     |   |   | D   | I   | ٧   | I   | D   | E   |     |
|          |        | Adder B  | 0      | 0       | 0   | 0   | 0 | 0 | 1   | 0   | 0   | 0   | 0   | 0   |     |
| Q        | MSB    | Adder A  | 1      | 1       | 1   | 1   | 0 | 1 | LSB |     |     |     |     |     |     |
| 0        | 1      | Sum      | 1      | 1       | 1   | 1   | 0 | 1 |     |     |     |     |     |     |     |
| Shift    | 6      |          |        |         |     |     |   |   | D   | 1   | V   | 1   | D   | E   |     |
| JIIII    | υ      | Addor P  | 0      | 0       | ^   | 0   | 0 | 1 |     | _   | 0   | _   | 0   | 0   |     |
| 0        | MCD    | Adder B  | 0      | 0       | 0   | 0   | 0 |   | 0   | 0   | U   | 0   | 0   | 0   |     |
| Q<br>0   | MSB    | Adder A  | 1      | 1       |     | 1   | 1 | 1 | 1   |     |     |     |     |     |     |
| U        | 1      | Sum      | 1      | 1       | 1   | 1   | 1 | 0 |     | MSB |     |     |     |     | LSB |
| Result   | Shift  |          |        |         |     |     |   |   | Q   | 0   | 0   | 0   | 1   | 0   | 0   |
|          |        | Adder B  | 0      | 0       | 0   | 1   |   |   | `   | -   |     | MSB | _   | -   | LSB |
|          |        | . www. D |        |         |     |     |   |   | R   |     |     | 0   | 0   | 0   | 1   |

### **Needed Components:**

Multiplexers and D-Flip-Flops to build the base of the Dynamic Shift Register that will have 12 stages, for the dividend. Then reusing the Full Adder to from the last project to create a 6-bit adder in a ripple carry design. Then finally creating the and the quotient uses a modified register from the last project so it can have 6 outputs. While following the alternate given approach with the remaining design choices needed for the divider to operate correctly.

### **Multiplexer Design:**

The SELECT in the Multiplexer is used to choose which pass gate's input is to go through to be led as the output, a select value of 1 lets them into the top pass gate and 0 lets them into the bottom pass gate.





## Adder 6-Bits:

To simulate my 6-bit adder I used the values of 000100 and 001010 to which is 4+10 with a carry in of 1 so my final output should be a sum of 15 or 001111 which can be seen in my graph below. Inputs A4 and A5 were set to vdd externally since they are not needed to be used since we want to create a divisor of 4 bits large.





# **D-Shift-Register-12 Stage:**

To simulate that my D-shift-Register that uses 12 stages works I made my input be 000100 and the R-Select was 000001 so it selected the SR0 output to start shifting with input which starts at the 60u mark.





# Divider:

To verify my divider, I did three tests that show that the divider can divide with having no remainders and remainders in different remainder slots.





 $12/5 = 001100/0101 \ \mathbf{Q} = \mathbf{000010} \ \mathbf{R} = \mathbf{0010}$ 



13/3 = 001101/0011**Q** = **000100 R** = **0001** 



 $16/4 = 010000/0100 \ \mathbf{Q} = \mathbf{000011} \ \mathbf{R} = \mathbf{0000}$