This document is for the sole use of Giovanni Ferreira of Aluno



This module examines a testbench application that uses pseudocode.

# **Module Objective**

In this module, you:

• Create a testbench that executes pseudo-code

## **Topics**

- A script driven testbench in Verilog-1995
- A script driven testbench in Veirlog-2001

493 © Cadence Design Systems, Inc. All rights reserved.

cādence

Your objective is to create a testbench that executes pseudo-code.

This module presents a testbench that executes pseudo-code, and then sidles off to take another look at the various simulation outputs.



It is possible to define a set of instructions by which the operation of a testbench can be controlled. This collection of user-defined instructions is sometimes called pseudocode, and a testbench usually reads these instructions from a text file. This type of testbench is also know as a script-driven testbench.

The testbench is written to interpret the text of each instruction and then perform that operation. We will see an example of this on the following slides.

The benefits of a script-driven testbench are many, as in these examples:

- Higher level of abstraction for creating test sequences and data.
- Sequence of tests and data can be easily changed by editing the external file.
- A text file is human readable and is easier to understand than in-line, looped, or arrayed stimulus.
- Tests and testbench are modular additional tests can be easily added.

One issue is that user-defined instructions are more likely to be written by hand, and therefore contain errors, than a file of stimulus data created by, for example, a graphics tool. Therefore, our testbench needs to carefully check the instruction data it is trying to read.

## **Script-Driven Testbench Verilog-1995**

```
Array for test data
reg [15:0] cmdarr [0:6];
reg [15:0] cmd;
integer i;
parameter SEND = 4'h0, ADDR = 4'h1, NEXT = 4'h2;
                                    Read data into array
initial begin
 $readmemh("data.txt", cmdarr);
  for (i=0; i<7; i=i+1)
                                   Decode instruction
    case (cmd[15:12]) -
      SEND:do send(cmd[11:4], cmd[3:0]);
      ADDR:do addr(cmd[11:4]);
      NEXT:do next(cmd[11:4]);
      default:$display("unknown command %h",cmd);
    endcase
                                    Call tasks with
  end
                                    specified data
```

```
data.txt

0_11_A //SEND 11 A
1_00_0 //ADDR 00
0_10_F //SEND 10 F
2_01_0 //NEXT 01
1_11_0 //ADDR 11
...
```

- You encode instructions in hex.
- \$readmemh reads instructions into array.
- Testbench decodes array instructions into control and data.
  - Testbench is simple.
  - Test data is not (machine code).

cādence

In this example, there are three forms of instruction allowed in the input text file: *ADDR XX*; *NEXT XX* and *SEND XX Y* where *XX* is a hex address and *Y* is a hex number.

In Verilog 1995, the usual way to read file data is to use \$readmemb or \$readmemh to read every line of test data into a suitably sized array. This requires you to encode test instructions and data into hex or binary numbers.

Once the test data is read into the array, you can then index each line of data ,decode the instruction bits and execute the required operations.

With this approach, the testbench is simple, but the test data is more difficult to read, write and maintain.

© Cadence Design Systems, Inc. All rights reserved.



Verilog 2001 enhances file IO with a series of C-like system tasks and functions. This allows formatted test data to be read. The example above works as follows:

- \$fopen opens the cmd.txt file in read mode.
- \$feof detects the End Of File (EOF)
- \$fscanf reads formatted data from the file. The format string "%4c %2h" reads 4 characters followed by a space, then 2 hex digits. \$fscanf assigns data matching the format specifiers to the cmd and addr variables. cmd is a concatenation of 4 bytes representing the ASCII encoding for the command string.
- The case statement decodes the command and calls the tasks with the required address data. If the command is SEND, we must read the data from the file. \$fscanf reads a space, followed by a single hex digit which is assigned to data.
- The case default statement handles unknown commands.
- After the case, another \$fscanf reads the end of line ("\n") character to advance the file read to the next line. Note that assignment variables in the \$fscanf call are optional.

# **Module Summary**

You can now create a testbench that is driven from a script and is also called a pseudocode testbench.

In this module, you learned how to write:

- A script-driven testbench using Verilog 1995 readmemh system task.
- A script-driven testbench using Verilog 2001 fopen system task.

497 © Cadence Design Systems, Inc. All rights reserved.

cādence

This module examined a testbench application using pseudocode, and then sidled off to take another look at various simulation outputs.

## Labs



Lab 24-1 Developing a Script-Driven Testbench Using Verilog 1995

• You write a testbench using the Verilog 95 \$readmemh system task.

Lab 24-2 Developing a Script-Driven Testbench Using Verilog 2001

You write another testbench using the Verilog 2001 \$fopen system task.

498 © Cadence Design Systems, Inc. All rights reserved.

cadence

Try to write two testbenches. First, write a Verilog 1995 vreadmem\_test.v that uses the system task \$readmemh for getting the required commands from a data.txt into the procedure call within the testbench.

For the second testbench, write a Verilog 2001 vfopen\_test.v that uses the system task \$fopen to get the file containing the cmds to be opened by the procedure call within the testbench.