



### SAMSUNG

# Proposal for I3C SW Support in Zephyr RTOS

Shashank Prashar, YeEun Kim



- Overview of I3C
  - The I3C Protocol
  - O I3C Features
- ☐ Why I3C over Current SW support in Zephyr?
  - A Typical I2C-SPI system vs I3C System
- Proposal for I3C in Zephyr
  - SW File Structure
  - Master Driver Probing Sequence
  - Master Write Read Sequence



#### **I3C: Protocol**

#### I3C = I + I2C (The improved I2C)

- ☐ The SCL clock line is in push-pull configuration
- ☐ SDA data line in open drain with pull up
- SDA still can switch to push-pull configuration for high throughput
- ☐ Max clock rate of up to 12.5 MHz
- Availability of In Band
- ☐ Supports multiple classes of devices
  - Main master
  - Secondary master
  - O I3C slave
  - O I2C slave



#### **Backward Compatibility**

- Supports mixed bus operations -> Both I3C and I2C devices are supported.
- High-speed I3C transactions are invisible to I2C devices using filters.

#### Efficient & Faster Channels

- It has multi-drop SCL/SDA line interface:
  - > 1.2V to 3.3V voltage support
  - > 12.5Mhz of max clock rate
- Has Line coding modes for higher throughput which can double the data rate, it supports SDR, HDR-DDR etc.
- Dynamic switch between pull-up, push-pull & Hi-Z configurations.

#### Managing Device Systems

- Supports Primary and secandory masters.
- Dynamic Address assignment of slaves.
- Descriptors:
  - > DCR: Device Configuration Register
  - > BCR: Bus Configuration Register

#### Advanced Features

- Unicast and Broadcast messages
- Supports IBI: In-Band Interrupts
- Device Hot join functionality supported
- Error Detection & check via response.

I3C

### Comparison – I3C, I2C and SPI

- □ I3C Only 2 wires are required
- □ 12C 2 wires and separate wire for each interrupt signal
- □ SPI 4 wires and separate wire for each interrupt signal







Image source

### Typical I2C-SPI Sensor-host System

- ☐ Multiple Side band signals for interrupts, chip selects, power management
- □ Standard driver for such fragmented interfaces doesn't exist
- Overall increased package size and added complexity





<u>Image source</u>

# Multiple Sensor Connectivity Using I3C Interface Zephyr Project

- ☐ Takes goodness of both I2C (Simplicity & just 2 wires ) and SPI (Speed & low power)
- □ Now have In-Bound Interrupts, Dynamic Address Assignment and High Data Rates
- Old I2C Device support maintained
- Overall less complex and Better power efficiency





<u>Image source</u>

## 13C – Proposal for Zephyr RTOS

- ☐ Thus we came up with I3C driver support for Zephyr RTOS
- We will be proposing the SW support for I3C Master driver
- The code will be inspired from Linux Kernel
- ☐ The driver working has been verified with i3c slaves using zebu emulation platform





☐ I3C SW File Structure Diagram

# **Driver Software Flow Design**

#### □ I3C Probe sequence





- When zephyr probes the i3c master driver:
- ❖ Then dw\_i3c\_config structure is filled with data from device tree for each master instance.

```
struct dw_i3c_config {
    uint32_t core_clk;
    uint32_t regs;
    uint16_t max_slv_devs;
    uint8_t cmdfifodepth;
    uint8_t datafifodepth;
    void (*configuring_irq)();
};
```

This struct holds i3c master basic configuration data, here the structure members are :

- core clk: Device core clock value
- regs: register base address
- max\_slv\_devs: Max possible slave devices connection
- cmdfifodepth: Depth of the command FIFO
- datafifodepth: Depth of the data FIFO
- configuring\_irq: IRQ config function

❖ Then dw\_i3c\_data structure is filled with data from device tree for each master instance

This struct holds master's slave dev related info, here the structure members are:

- base: struct variable holds data for I3C master device
- free pos: Keeps index of free addr slot
- datstartaddr: DAT start address
- dctstartaddr: DCT start address
- slave: struct ptr that holds Slave device information
- sem\_xfer: Semaphore for data manipulation limitations
- mt: mutex for lock on data
- xfer: struct ptr that holds data & related info for data transfer

#### 13C – Master Driver Probe flow

 Address slots for Dynamic Addressing of slaves are initialized, marking them as free addresses on i3c bus.

```
/* Initializing feasible address slots for DAA */
i3c_bus_init_addrslots(i3c->base.addrslots);

/* I3C pure, I2C pure or Mix */
define_i3c_bus_mode(dev);

/* Config timing registers */
dw_init_scl_timing(dev);
```

❖ Parameters for SCL timings are initialized on basis of device types connected on i3c bus – i3c only, i2c only or mix.

#### 13C – Master Driver Probe flow

- Timing register settings for SCL are done
- Threshold values of Command Queue, Data Buffer Thresholds are done
- Interrupts are enabled

```
/* enable i3c master */
sys_write32(sys_read32(DEV_CTRL(config)) | DEV_CTRL_ENABLE, DEV_CTRL(config));
/* Assign dyn addr to slave */
slave_dyn_addr_assign(dev);
```

- Current driver doesn't support hot join and IBI with payload, features yet
- 13C master is enabled via ctrl register & do\_daa() is called

# **Dynamic Addressing**



- ☐ The flow diagram here explains the sequence of dynamic addressing during probe.
- □ *I3c\_ccc\_cmd* structure takes care of all required command attributes

```
struct i3c_ccc_cmd {
        uint8_t rnw;
        uint8_t id;
        uint8_t addr;
        uint16_t len;
        void* data;
        enum i3c_error_code err;
};
```

#### **I3C Private Write Sequence**



- ☐ The flow diagram here explains the sequence of I3C Private write
- dw\_i3c\_cmd structure takes care of attributes required for data transfer

```
struct dw_i3c_cmd {
    uint32_t cmd_lo;
    uint32_t cmd_hi;
    uint16_t tx_len;
    uint16_t rx_len;
    uint8_t error;
    void *buf;
};
```

## **I3C Private Read Sequence**



☐ The flow diagram here explains the sequence of I3C Private read

### **Conclusion & Future Scope**

#### **Future scope for i3c software**

- Code corresponding to shared software design in process for mainlining
- ☐ Other I3C Master features already planned for porting to Zephyr
- ☐ Future plans for porting slave driver to Zephyr exists



#### **Any Questions?**





# THANK YOU

